wm8350.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <trace/events/asoc.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. struct delayed_work work;
  51. int report;
  52. int short_report;
  53. };
  54. struct wm8350_data {
  55. struct wm8350 *wm8350;
  56. struct wm8350_output out1;
  57. struct wm8350_output out2;
  58. struct wm8350_jack_data hpl;
  59. struct wm8350_jack_data hpr;
  60. struct wm8350_jack_data mic;
  61. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  62. int fll_freq_out;
  63. int fll_freq_in;
  64. };
  65. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  66. unsigned int reg)
  67. {
  68. struct wm8350 *wm8350 = codec->control_data;
  69. return wm8350_reg_read(wm8350, reg);
  70. }
  71. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  72. unsigned int value)
  73. {
  74. struct wm8350 *wm8350 = codec->control_data;
  75. return wm8350_reg_write(wm8350, reg, value);
  76. }
  77. /*
  78. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  79. */
  80. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  81. {
  82. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  83. struct wm8350_output *out1 = &wm8350_data->out1;
  84. struct wm8350 *wm8350 = codec->control_data;
  85. int left_complete = 0, right_complete = 0;
  86. u16 reg, val;
  87. /* left channel */
  88. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  89. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  90. if (out1->ramp == WM8350_RAMP_UP) {
  91. /* ramp step up */
  92. if (val < out1->left_vol) {
  93. val++;
  94. reg &= ~WM8350_OUT1L_VOL_MASK;
  95. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  96. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  97. } else
  98. left_complete = 1;
  99. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  100. /* ramp step down */
  101. if (val > 0) {
  102. val--;
  103. reg &= ~WM8350_OUT1L_VOL_MASK;
  104. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  105. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  106. } else
  107. left_complete = 1;
  108. } else
  109. return 1;
  110. /* right channel */
  111. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  112. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  113. if (out1->ramp == WM8350_RAMP_UP) {
  114. /* ramp step up */
  115. if (val < out1->right_vol) {
  116. val++;
  117. reg &= ~WM8350_OUT1R_VOL_MASK;
  118. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  119. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  120. } else
  121. right_complete = 1;
  122. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  123. /* ramp step down */
  124. if (val > 0) {
  125. val--;
  126. reg &= ~WM8350_OUT1R_VOL_MASK;
  127. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  128. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  129. } else
  130. right_complete = 1;
  131. }
  132. /* only hit the update bit if either volume has changed this step */
  133. if (!left_complete || !right_complete)
  134. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  135. return left_complete & right_complete;
  136. }
  137. /*
  138. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  139. */
  140. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  141. {
  142. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  143. struct wm8350_output *out2 = &wm8350_data->out2;
  144. struct wm8350 *wm8350 = codec->control_data;
  145. int left_complete = 0, right_complete = 0;
  146. u16 reg, val;
  147. /* left channel */
  148. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  149. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  150. if (out2->ramp == WM8350_RAMP_UP) {
  151. /* ramp step up */
  152. if (val < out2->left_vol) {
  153. val++;
  154. reg &= ~WM8350_OUT2L_VOL_MASK;
  155. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  156. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  157. } else
  158. left_complete = 1;
  159. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  160. /* ramp step down */
  161. if (val > 0) {
  162. val--;
  163. reg &= ~WM8350_OUT2L_VOL_MASK;
  164. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  165. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  166. } else
  167. left_complete = 1;
  168. } else
  169. return 1;
  170. /* right channel */
  171. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  172. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  173. if (out2->ramp == WM8350_RAMP_UP) {
  174. /* ramp step up */
  175. if (val < out2->right_vol) {
  176. val++;
  177. reg &= ~WM8350_OUT2R_VOL_MASK;
  178. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  179. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  180. } else
  181. right_complete = 1;
  182. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  183. /* ramp step down */
  184. if (val > 0) {
  185. val--;
  186. reg &= ~WM8350_OUT2R_VOL_MASK;
  187. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  188. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  189. } else
  190. right_complete = 1;
  191. }
  192. /* only hit the update bit if either volume has changed this step */
  193. if (!left_complete || !right_complete)
  194. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  195. return left_complete & right_complete;
  196. }
  197. /*
  198. * This work ramps both output PGAs at stream start/stop time to
  199. * minimise pop associated with DAPM power switching.
  200. * It's best to enable Zero Cross when ramping occurs to minimise any
  201. * zipper noises.
  202. */
  203. static void wm8350_pga_work(struct work_struct *work)
  204. {
  205. struct snd_soc_dapm_context *dapm =
  206. container_of(work, struct snd_soc_dapm_context, delayed_work.work);
  207. struct snd_soc_codec *codec = dapm->codec;
  208. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  209. struct wm8350_output *out1 = &wm8350_data->out1,
  210. *out2 = &wm8350_data->out2;
  211. int i, out1_complete, out2_complete;
  212. /* do we need to ramp at all ? */
  213. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  214. return;
  215. /* PGA volumes have 6 bits of resolution to ramp */
  216. for (i = 0; i <= 63; i++) {
  217. out1_complete = 1, out2_complete = 1;
  218. if (out1->ramp != WM8350_RAMP_NONE)
  219. out1_complete = wm8350_out1_ramp_step(codec);
  220. if (out2->ramp != WM8350_RAMP_NONE)
  221. out2_complete = wm8350_out2_ramp_step(codec);
  222. /* ramp finished ? */
  223. if (out1_complete && out2_complete)
  224. break;
  225. /* we need to delay longer on the up ramp */
  226. if (out1->ramp == WM8350_RAMP_UP ||
  227. out2->ramp == WM8350_RAMP_UP) {
  228. /* delay is longer over 0dB as increases are larger */
  229. if (i >= WM8350_OUTn_0dB)
  230. schedule_timeout_interruptible(msecs_to_jiffies
  231. (2));
  232. else
  233. schedule_timeout_interruptible(msecs_to_jiffies
  234. (1));
  235. } else
  236. udelay(50); /* doesn't matter if we delay longer */
  237. }
  238. out1->ramp = WM8350_RAMP_NONE;
  239. out2->ramp = WM8350_RAMP_NONE;
  240. }
  241. /*
  242. * WM8350 Controls
  243. */
  244. static int pga_event(struct snd_soc_dapm_widget *w,
  245. struct snd_kcontrol *kcontrol, int event)
  246. {
  247. struct snd_soc_codec *codec = w->codec;
  248. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  249. struct wm8350_output *out;
  250. switch (w->shift) {
  251. case 0:
  252. case 1:
  253. out = &wm8350_data->out1;
  254. break;
  255. case 2:
  256. case 3:
  257. out = &wm8350_data->out2;
  258. break;
  259. default:
  260. BUG();
  261. return -1;
  262. }
  263. switch (event) {
  264. case SND_SOC_DAPM_POST_PMU:
  265. out->ramp = WM8350_RAMP_UP;
  266. out->active = 1;
  267. if (!delayed_work_pending(&codec->dapm.delayed_work))
  268. schedule_delayed_work(&codec->dapm.delayed_work,
  269. msecs_to_jiffies(1));
  270. break;
  271. case SND_SOC_DAPM_PRE_PMD:
  272. out->ramp = WM8350_RAMP_DOWN;
  273. out->active = 0;
  274. if (!delayed_work_pending(&codec->dapm.delayed_work))
  275. schedule_delayed_work(&codec->dapm.delayed_work,
  276. msecs_to_jiffies(1));
  277. break;
  278. }
  279. return 0;
  280. }
  281. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  282. struct snd_ctl_elem_value *ucontrol)
  283. {
  284. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  285. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  286. struct wm8350_output *out = NULL;
  287. struct soc_mixer_control *mc =
  288. (struct soc_mixer_control *)kcontrol->private_value;
  289. int ret;
  290. unsigned int reg = mc->reg;
  291. u16 val;
  292. /* For OUT1 and OUT2 we shadow the values and only actually write
  293. * them out when active in order to ensure the amplifier comes on
  294. * as quietly as possible. */
  295. switch (reg) {
  296. case WM8350_LOUT1_VOLUME:
  297. out = &wm8350_priv->out1;
  298. break;
  299. case WM8350_LOUT2_VOLUME:
  300. out = &wm8350_priv->out2;
  301. break;
  302. default:
  303. break;
  304. }
  305. if (out) {
  306. out->left_vol = ucontrol->value.integer.value[0];
  307. out->right_vol = ucontrol->value.integer.value[1];
  308. if (!out->active)
  309. return 1;
  310. }
  311. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  312. if (ret < 0)
  313. return ret;
  314. /* now hit the volume update bits (always bit 8) */
  315. val = snd_soc_read(codec, reg);
  316. snd_soc_write(codec, reg, val | WM8350_OUT1_VU);
  317. return 1;
  318. }
  319. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  320. struct snd_ctl_elem_value *ucontrol)
  321. {
  322. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  323. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  324. struct wm8350_output *out1 = &wm8350_priv->out1;
  325. struct wm8350_output *out2 = &wm8350_priv->out2;
  326. struct soc_mixer_control *mc =
  327. (struct soc_mixer_control *)kcontrol->private_value;
  328. unsigned int reg = mc->reg;
  329. /* If these are cached registers use the cache */
  330. switch (reg) {
  331. case WM8350_LOUT1_VOLUME:
  332. ucontrol->value.integer.value[0] = out1->left_vol;
  333. ucontrol->value.integer.value[1] = out1->right_vol;
  334. return 0;
  335. case WM8350_LOUT2_VOLUME:
  336. ucontrol->value.integer.value[0] = out2->left_vol;
  337. ucontrol->value.integer.value[1] = out2->right_vol;
  338. return 0;
  339. default:
  340. break;
  341. }
  342. return snd_soc_get_volsw(kcontrol, ucontrol);
  343. }
  344. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  345. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  346. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  347. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  348. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  349. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  350. static const char *wm8350_lr[] = { "Left", "Right" };
  351. static const struct soc_enum wm8350_enum[] = {
  352. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  353. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  354. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  355. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  356. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  357. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  358. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  359. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  360. };
  361. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  362. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  363. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  364. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  365. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  366. static const unsigned int capture_sd_tlv[] = {
  367. TLV_DB_RANGE_HEAD(2),
  368. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  369. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  370. };
  371. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  372. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  373. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  374. SOC_DOUBLE_R_EXT_TLV("Playback PCM Volume",
  375. WM8350_DAC_DIGITAL_VOLUME_L,
  376. WM8350_DAC_DIGITAL_VOLUME_R,
  377. 0, 255, 0, wm8350_get_volsw_2r,
  378. wm8350_put_volsw_2r_vu, dac_pcm_tlv),
  379. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  380. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  381. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  382. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  383. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  384. SOC_DOUBLE_R_EXT_TLV("Capture PCM Volume",
  385. WM8350_ADC_DIGITAL_VOLUME_L,
  386. WM8350_ADC_DIGITAL_VOLUME_R,
  387. 0, 255, 0, wm8350_get_volsw_2r,
  388. wm8350_put_volsw_2r_vu, adc_pcm_tlv),
  389. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  390. WM8350_ADC_DIVIDER,
  391. 8, 4, 15, 1, capture_sd_tlv),
  392. SOC_DOUBLE_R_EXT_TLV("Capture Volume",
  393. WM8350_LEFT_INPUT_VOLUME,
  394. WM8350_RIGHT_INPUT_VOLUME,
  395. 2, 63, 0, wm8350_get_volsw_2r,
  396. wm8350_put_volsw_2r_vu, pre_amp_tlv),
  397. SOC_DOUBLE_R("Capture ZC Switch",
  398. WM8350_LEFT_INPUT_VOLUME,
  399. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  400. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  401. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  402. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  403. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  404. 5, 7, 0, out_mix_tlv),
  405. SOC_SINGLE_TLV("Left Input Bypass Volume",
  406. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  407. 9, 7, 0, out_mix_tlv),
  408. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  409. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  410. 1, 7, 0, out_mix_tlv),
  411. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  412. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  413. 5, 7, 0, out_mix_tlv),
  414. SOC_SINGLE_TLV("Right Input Bypass Volume",
  415. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  416. 13, 7, 0, out_mix_tlv),
  417. SOC_SINGLE("Left Input Mixer +20dB Switch",
  418. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  419. SOC_SINGLE("Right Input Mixer +20dB Switch",
  420. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  421. SOC_SINGLE_TLV("Out4 Capture Volume",
  422. WM8350_INPUT_MIXER_VOLUME,
  423. 1, 7, 0, out_mix_tlv),
  424. SOC_DOUBLE_R_EXT_TLV("Out1 Playback Volume",
  425. WM8350_LOUT1_VOLUME,
  426. WM8350_ROUT1_VOLUME,
  427. 2, 63, 0, wm8350_get_volsw_2r,
  428. wm8350_put_volsw_2r_vu, out_pga_tlv),
  429. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  430. WM8350_LOUT1_VOLUME,
  431. WM8350_ROUT1_VOLUME, 13, 1, 0),
  432. SOC_DOUBLE_R_EXT_TLV("Out2 Playback Volume",
  433. WM8350_LOUT2_VOLUME,
  434. WM8350_ROUT2_VOLUME,
  435. 2, 63, 0, wm8350_get_volsw_2r,
  436. wm8350_put_volsw_2r_vu, out_pga_tlv),
  437. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  438. WM8350_ROUT2_VOLUME, 13, 1, 0),
  439. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  440. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  441. 5, 7, 0, out_mix_tlv),
  442. SOC_DOUBLE_R("Out1 Playback Switch",
  443. WM8350_LOUT1_VOLUME,
  444. WM8350_ROUT1_VOLUME,
  445. 14, 1, 1),
  446. SOC_DOUBLE_R("Out2 Playback Switch",
  447. WM8350_LOUT2_VOLUME,
  448. WM8350_ROUT2_VOLUME,
  449. 14, 1, 1),
  450. };
  451. /*
  452. * DAPM Controls
  453. */
  454. /* Left Playback Mixer */
  455. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  456. SOC_DAPM_SINGLE("Playback Switch",
  457. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  458. SOC_DAPM_SINGLE("Left Bypass Switch",
  459. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  460. SOC_DAPM_SINGLE("Right Playback Switch",
  461. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  462. SOC_DAPM_SINGLE("Left Sidetone Switch",
  463. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  464. SOC_DAPM_SINGLE("Right Sidetone Switch",
  465. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  466. };
  467. /* Right Playback Mixer */
  468. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  469. SOC_DAPM_SINGLE("Playback Switch",
  470. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  471. SOC_DAPM_SINGLE("Right Bypass Switch",
  472. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  473. SOC_DAPM_SINGLE("Left Playback Switch",
  474. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  475. SOC_DAPM_SINGLE("Left Sidetone Switch",
  476. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  477. SOC_DAPM_SINGLE("Right Sidetone Switch",
  478. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  479. };
  480. /* Out4 Mixer */
  481. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  482. SOC_DAPM_SINGLE("Right Playback Switch",
  483. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  484. SOC_DAPM_SINGLE("Left Playback Switch",
  485. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  486. SOC_DAPM_SINGLE("Right Capture Switch",
  487. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  488. SOC_DAPM_SINGLE("Out3 Playback Switch",
  489. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  490. SOC_DAPM_SINGLE("Right Mixer Switch",
  491. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  492. SOC_DAPM_SINGLE("Left Mixer Switch",
  493. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  494. };
  495. /* Out3 Mixer */
  496. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  497. SOC_DAPM_SINGLE("Left Playback Switch",
  498. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  499. SOC_DAPM_SINGLE("Left Capture Switch",
  500. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  501. SOC_DAPM_SINGLE("Out4 Playback Switch",
  502. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  503. SOC_DAPM_SINGLE("Left Mixer Switch",
  504. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  505. };
  506. /* Left Input Mixer */
  507. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  508. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  509. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  510. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  511. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  512. SOC_DAPM_SINGLE("PGA Capture Switch",
  513. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  514. };
  515. /* Right Input Mixer */
  516. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  517. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  518. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  519. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  520. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  521. SOC_DAPM_SINGLE("PGA Capture Switch",
  522. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  523. };
  524. /* Left Mic Mixer */
  525. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  526. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  527. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  528. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  529. };
  530. /* Right Mic Mixer */
  531. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  532. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  533. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  534. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  535. };
  536. /* Beep Switch */
  537. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  538. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  539. /* Out4 Capture Mux */
  540. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  541. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  542. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  543. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  544. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  545. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  546. 0, pga_event,
  547. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  548. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  549. pga_event,
  550. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  551. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  552. 0, pga_event,
  553. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  554. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  555. pga_event,
  556. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  557. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  558. 7, 0, &wm8350_right_capt_mixer_controls[0],
  559. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  560. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  561. 6, 0, &wm8350_left_capt_mixer_controls[0],
  562. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  563. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  564. &wm8350_out4_mixer_controls[0],
  565. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  566. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  567. &wm8350_out3_mixer_controls[0],
  568. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  569. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  570. &wm8350_right_play_mixer_controls[0],
  571. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  572. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  573. &wm8350_left_play_mixer_controls[0],
  574. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  575. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  576. &wm8350_left_mic_mixer_controls[0],
  577. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  578. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  579. &wm8350_right_mic_mixer_controls[0],
  580. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  581. /* virtual mixer for Beep and Out2R */
  582. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  583. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  584. &wm8350_beep_switch_controls),
  585. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  586. WM8350_POWER_MGMT_4, 3, 0),
  587. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  588. WM8350_POWER_MGMT_4, 2, 0),
  589. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  590. WM8350_POWER_MGMT_4, 5, 0),
  591. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  592. WM8350_POWER_MGMT_4, 4, 0),
  593. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  594. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  595. &wm8350_out4_capture_controls),
  596. SND_SOC_DAPM_OUTPUT("OUT1R"),
  597. SND_SOC_DAPM_OUTPUT("OUT1L"),
  598. SND_SOC_DAPM_OUTPUT("OUT2R"),
  599. SND_SOC_DAPM_OUTPUT("OUT2L"),
  600. SND_SOC_DAPM_OUTPUT("OUT3"),
  601. SND_SOC_DAPM_OUTPUT("OUT4"),
  602. SND_SOC_DAPM_INPUT("IN1RN"),
  603. SND_SOC_DAPM_INPUT("IN1RP"),
  604. SND_SOC_DAPM_INPUT("IN2R"),
  605. SND_SOC_DAPM_INPUT("IN1LP"),
  606. SND_SOC_DAPM_INPUT("IN1LN"),
  607. SND_SOC_DAPM_INPUT("IN2L"),
  608. SND_SOC_DAPM_INPUT("IN3R"),
  609. SND_SOC_DAPM_INPUT("IN3L"),
  610. };
  611. static const struct snd_soc_dapm_route wm8350_dapm_routes[] = {
  612. /* left playback mixer */
  613. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  614. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  615. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  616. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  617. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  618. /* right playback mixer */
  619. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  620. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  621. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  622. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  623. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  624. /* out4 playback mixer */
  625. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  626. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  627. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  628. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  629. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  630. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  631. {"OUT4", NULL, "Out4 Mixer"},
  632. /* out3 playback mixer */
  633. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  634. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  635. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  636. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  637. {"OUT3", NULL, "Out3 Mixer"},
  638. /* out2 */
  639. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  640. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  641. {"OUT2L", NULL, "Left Out2 PGA"},
  642. {"OUT2R", NULL, "Right Out2 PGA"},
  643. /* out1 */
  644. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  645. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  646. {"OUT1L", NULL, "Left Out1 PGA"},
  647. {"OUT1R", NULL, "Right Out1 PGA"},
  648. /* ADCs */
  649. {"Left ADC", NULL, "Left Capture Mixer"},
  650. {"Right ADC", NULL, "Right Capture Mixer"},
  651. /* Left capture mixer */
  652. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  653. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  654. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  655. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  656. /* Right capture mixer */
  657. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  658. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  659. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  660. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  661. /* L3 Inputs */
  662. {"IN3L PGA", NULL, "IN3L"},
  663. {"IN3R PGA", NULL, "IN3R"},
  664. /* Left Mic mixer */
  665. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  666. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  667. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  668. /* Right Mic mixer */
  669. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  670. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  671. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  672. /* out 4 capture */
  673. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  674. /* Beep */
  675. {"Beep", NULL, "IN3R PGA"},
  676. };
  677. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  678. int clk_id, unsigned int freq, int dir)
  679. {
  680. struct snd_soc_codec *codec = codec_dai->codec;
  681. struct wm8350 *wm8350 = codec->control_data;
  682. u16 fll_4;
  683. switch (clk_id) {
  684. case WM8350_MCLK_SEL_MCLK:
  685. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  686. WM8350_MCLK_SEL);
  687. break;
  688. case WM8350_MCLK_SEL_PLL_MCLK:
  689. case WM8350_MCLK_SEL_PLL_DAC:
  690. case WM8350_MCLK_SEL_PLL_ADC:
  691. case WM8350_MCLK_SEL_PLL_32K:
  692. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  693. WM8350_MCLK_SEL);
  694. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  695. ~WM8350_FLL_CLK_SRC_MASK;
  696. snd_soc_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  697. break;
  698. }
  699. /* MCLK direction */
  700. if (dir == SND_SOC_CLOCK_OUT)
  701. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  702. WM8350_MCLK_DIR);
  703. else
  704. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  705. WM8350_MCLK_DIR);
  706. return 0;
  707. }
  708. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  709. {
  710. struct snd_soc_codec *codec = codec_dai->codec;
  711. u16 val;
  712. switch (div_id) {
  713. case WM8350_ADC_CLKDIV:
  714. val = snd_soc_read(codec, WM8350_ADC_DIVIDER) &
  715. ~WM8350_ADC_CLKDIV_MASK;
  716. snd_soc_write(codec, WM8350_ADC_DIVIDER, val | div);
  717. break;
  718. case WM8350_DAC_CLKDIV:
  719. val = snd_soc_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  720. ~WM8350_DAC_CLKDIV_MASK;
  721. snd_soc_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  722. break;
  723. case WM8350_BCLK_CLKDIV:
  724. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  725. ~WM8350_BCLK_DIV_MASK;
  726. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  727. break;
  728. case WM8350_OPCLK_CLKDIV:
  729. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  730. ~WM8350_OPCLK_DIV_MASK;
  731. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  732. break;
  733. case WM8350_SYS_CLKDIV:
  734. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  735. ~WM8350_MCLK_DIV_MASK;
  736. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  737. break;
  738. case WM8350_DACLR_CLKDIV:
  739. val = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  740. ~WM8350_DACLRC_RATE_MASK;
  741. snd_soc_write(codec, WM8350_DAC_LR_RATE, val | div);
  742. break;
  743. case WM8350_ADCLR_CLKDIV:
  744. val = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  745. ~WM8350_ADCLRC_RATE_MASK;
  746. snd_soc_write(codec, WM8350_ADC_LR_RATE, val | div);
  747. break;
  748. default:
  749. return -EINVAL;
  750. }
  751. return 0;
  752. }
  753. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  754. {
  755. struct snd_soc_codec *codec = codec_dai->codec;
  756. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  757. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  758. u16 master = snd_soc_read(codec, WM8350_AI_DAC_CONTROL) &
  759. ~WM8350_BCLK_MSTR;
  760. u16 dac_lrc = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  761. ~WM8350_DACLRC_ENA;
  762. u16 adc_lrc = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  763. ~WM8350_ADCLRC_ENA;
  764. /* set master/slave audio interface */
  765. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  766. case SND_SOC_DAIFMT_CBM_CFM:
  767. master |= WM8350_BCLK_MSTR;
  768. dac_lrc |= WM8350_DACLRC_ENA;
  769. adc_lrc |= WM8350_ADCLRC_ENA;
  770. break;
  771. case SND_SOC_DAIFMT_CBS_CFS:
  772. break;
  773. default:
  774. return -EINVAL;
  775. }
  776. /* interface format */
  777. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  778. case SND_SOC_DAIFMT_I2S:
  779. iface |= 0x2 << 8;
  780. break;
  781. case SND_SOC_DAIFMT_RIGHT_J:
  782. break;
  783. case SND_SOC_DAIFMT_LEFT_J:
  784. iface |= 0x1 << 8;
  785. break;
  786. case SND_SOC_DAIFMT_DSP_A:
  787. iface |= 0x3 << 8;
  788. break;
  789. case SND_SOC_DAIFMT_DSP_B:
  790. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  791. break;
  792. default:
  793. return -EINVAL;
  794. }
  795. /* clock inversion */
  796. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  797. case SND_SOC_DAIFMT_NB_NF:
  798. break;
  799. case SND_SOC_DAIFMT_IB_IF:
  800. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  801. break;
  802. case SND_SOC_DAIFMT_IB_NF:
  803. iface |= WM8350_AIF_BCLK_INV;
  804. break;
  805. case SND_SOC_DAIFMT_NB_IF:
  806. iface |= WM8350_AIF_LRCLK_INV;
  807. break;
  808. default:
  809. return -EINVAL;
  810. }
  811. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  812. snd_soc_write(codec, WM8350_AI_DAC_CONTROL, master);
  813. snd_soc_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  814. snd_soc_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  815. return 0;
  816. }
  817. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  818. struct snd_pcm_hw_params *params,
  819. struct snd_soc_dai *codec_dai)
  820. {
  821. struct snd_soc_codec *codec = codec_dai->codec;
  822. struct wm8350 *wm8350 = codec->control_data;
  823. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  824. ~WM8350_AIF_WL_MASK;
  825. /* bit size */
  826. switch (params_format(params)) {
  827. case SNDRV_PCM_FORMAT_S16_LE:
  828. break;
  829. case SNDRV_PCM_FORMAT_S20_3LE:
  830. iface |= 0x1 << 10;
  831. break;
  832. case SNDRV_PCM_FORMAT_S24_LE:
  833. iface |= 0x2 << 10;
  834. break;
  835. case SNDRV_PCM_FORMAT_S32_LE:
  836. iface |= 0x3 << 10;
  837. break;
  838. }
  839. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  840. /* The sloping stopband filter is recommended for use with
  841. * lower sample rates to improve performance.
  842. */
  843. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  844. if (params_rate(params) < 24000)
  845. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  846. WM8350_DAC_SB_FILT);
  847. else
  848. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  849. WM8350_DAC_SB_FILT);
  850. }
  851. return 0;
  852. }
  853. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  854. {
  855. struct snd_soc_codec *codec = dai->codec;
  856. struct wm8350 *wm8350 = codec->control_data;
  857. if (mute)
  858. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  859. else
  860. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  861. return 0;
  862. }
  863. /* FLL divisors */
  864. struct _fll_div {
  865. int div; /* FLL_OUTDIV */
  866. int n;
  867. int k;
  868. int ratio; /* FLL_FRATIO */
  869. };
  870. /* The size in bits of the fll divide multiplied by 10
  871. * to allow rounding later */
  872. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  873. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  874. unsigned int output)
  875. {
  876. u64 Kpart;
  877. unsigned int t1, t2, K, Nmod;
  878. if (output >= 2815250 && output <= 3125000)
  879. fll_div->div = 0x4;
  880. else if (output >= 5625000 && output <= 6250000)
  881. fll_div->div = 0x3;
  882. else if (output >= 11250000 && output <= 12500000)
  883. fll_div->div = 0x2;
  884. else if (output >= 22500000 && output <= 25000000)
  885. fll_div->div = 0x1;
  886. else {
  887. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  888. return -EINVAL;
  889. }
  890. if (input > 48000)
  891. fll_div->ratio = 1;
  892. else
  893. fll_div->ratio = 8;
  894. t1 = output * (1 << (fll_div->div + 1));
  895. t2 = input * fll_div->ratio;
  896. fll_div->n = t1 / t2;
  897. Nmod = t1 % t2;
  898. if (Nmod) {
  899. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  900. do_div(Kpart, t2);
  901. K = Kpart & 0xFFFFFFFF;
  902. /* Check if we need to round */
  903. if ((K % 10) >= 5)
  904. K += 5;
  905. /* Move down to proper range now rounding is done */
  906. K /= 10;
  907. fll_div->k = K;
  908. } else
  909. fll_div->k = 0;
  910. return 0;
  911. }
  912. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  913. int pll_id, int source, unsigned int freq_in,
  914. unsigned int freq_out)
  915. {
  916. struct snd_soc_codec *codec = codec_dai->codec;
  917. struct wm8350 *wm8350 = codec->control_data;
  918. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  919. struct _fll_div fll_div;
  920. int ret = 0;
  921. u16 fll_1, fll_4;
  922. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  923. return 0;
  924. /* power down FLL - we need to do this for reconfiguration */
  925. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  926. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  927. if (freq_out == 0 || freq_in == 0)
  928. return ret;
  929. ret = fll_factors(&fll_div, freq_in, freq_out);
  930. if (ret < 0)
  931. return ret;
  932. dev_dbg(wm8350->dev,
  933. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  934. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  935. fll_div.ratio);
  936. /* set up N.K & dividers */
  937. fll_1 = snd_soc_read(codec, WM8350_FLL_CONTROL_1) &
  938. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  939. snd_soc_write(codec, WM8350_FLL_CONTROL_1,
  940. fll_1 | (fll_div.div << 8) | 0x50);
  941. snd_soc_write(codec, WM8350_FLL_CONTROL_2,
  942. (fll_div.ratio << 11) | (fll_div.
  943. n & WM8350_FLL_N_MASK));
  944. snd_soc_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  945. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  946. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  947. snd_soc_write(codec, WM8350_FLL_CONTROL_4,
  948. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  949. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  950. /* power FLL on */
  951. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  952. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  953. priv->fll_freq_out = freq_out;
  954. priv->fll_freq_in = freq_in;
  955. return 0;
  956. }
  957. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  958. enum snd_soc_bias_level level)
  959. {
  960. struct wm8350 *wm8350 = codec->control_data;
  961. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  962. struct wm8350_audio_platform_data *platform =
  963. wm8350->codec.platform_data;
  964. u16 pm1;
  965. int ret;
  966. switch (level) {
  967. case SND_SOC_BIAS_ON:
  968. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  969. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  970. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  971. pm1 | WM8350_VMID_50K |
  972. platform->codec_current_on << 14);
  973. break;
  974. case SND_SOC_BIAS_PREPARE:
  975. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  976. pm1 &= ~WM8350_VMID_MASK;
  977. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  978. pm1 | WM8350_VMID_50K);
  979. break;
  980. case SND_SOC_BIAS_STANDBY:
  981. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  982. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  983. priv->supplies);
  984. if (ret != 0)
  985. return ret;
  986. /* Enable the system clock */
  987. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  988. WM8350_SYSCLK_ENA);
  989. /* mute DAC & outputs */
  990. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  991. WM8350_DAC_MUTE_ENA);
  992. /* discharge cap memory */
  993. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  994. platform->dis_out1 |
  995. (platform->dis_out2 << 2) |
  996. (platform->dis_out3 << 4) |
  997. (platform->dis_out4 << 6));
  998. /* wait for discharge */
  999. schedule_timeout_interruptible(msecs_to_jiffies
  1000. (platform->
  1001. cap_discharge_msecs));
  1002. /* enable antipop */
  1003. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1004. (platform->vmid_s_curve << 8));
  1005. /* ramp up vmid */
  1006. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1007. (platform->
  1008. codec_current_charge << 14) |
  1009. WM8350_VMID_5K | WM8350_VMIDEN |
  1010. WM8350_VBUFEN);
  1011. /* wait for vmid */
  1012. schedule_timeout_interruptible(msecs_to_jiffies
  1013. (platform->
  1014. vmid_charge_msecs));
  1015. /* turn on vmid 300k */
  1016. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1017. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1018. pm1 |= WM8350_VMID_300K |
  1019. (platform->codec_current_standby << 14);
  1020. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1021. pm1);
  1022. /* enable analogue bias */
  1023. pm1 |= WM8350_BIASEN;
  1024. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1025. /* disable antipop */
  1026. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1027. } else {
  1028. /* turn on vmid 300k and reduce current */
  1029. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1030. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1031. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1032. pm1 | WM8350_VMID_300K |
  1033. (platform->
  1034. codec_current_standby << 14));
  1035. }
  1036. break;
  1037. case SND_SOC_BIAS_OFF:
  1038. /* mute DAC & enable outputs */
  1039. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1040. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1041. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1042. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1043. /* enable anti pop S curve */
  1044. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1045. (platform->vmid_s_curve << 8));
  1046. /* turn off vmid */
  1047. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1048. ~WM8350_VMIDEN;
  1049. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1050. /* wait */
  1051. schedule_timeout_interruptible(msecs_to_jiffies
  1052. (platform->
  1053. vmid_discharge_msecs));
  1054. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1055. (platform->vmid_s_curve << 8) |
  1056. platform->dis_out1 |
  1057. (platform->dis_out2 << 2) |
  1058. (platform->dis_out3 << 4) |
  1059. (platform->dis_out4 << 6));
  1060. /* turn off VBuf and drain */
  1061. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1062. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1063. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1064. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1065. /* wait */
  1066. schedule_timeout_interruptible(msecs_to_jiffies
  1067. (platform->drain_msecs));
  1068. pm1 &= ~WM8350_BIASEN;
  1069. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1070. /* disable anti-pop */
  1071. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1072. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1073. WM8350_OUT1L_ENA);
  1074. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1075. WM8350_OUT1R_ENA);
  1076. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1077. WM8350_OUT2L_ENA);
  1078. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1079. WM8350_OUT2R_ENA);
  1080. /* disable clock gen */
  1081. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1082. WM8350_SYSCLK_ENA);
  1083. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1084. priv->supplies);
  1085. break;
  1086. }
  1087. codec->dapm.bias_level = level;
  1088. return 0;
  1089. }
  1090. static int wm8350_suspend(struct snd_soc_codec *codec)
  1091. {
  1092. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1093. return 0;
  1094. }
  1095. static int wm8350_resume(struct snd_soc_codec *codec)
  1096. {
  1097. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1098. return 0;
  1099. }
  1100. static void wm8350_hp_work(struct wm8350_data *priv,
  1101. struct wm8350_jack_data *jack,
  1102. u16 mask)
  1103. {
  1104. struct wm8350 *wm8350 = priv->wm8350;
  1105. u16 reg;
  1106. int report;
  1107. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1108. if (reg & mask)
  1109. report = jack->report;
  1110. else
  1111. report = 0;
  1112. snd_soc_jack_report(jack->jack, report, jack->report);
  1113. }
  1114. static void wm8350_hpl_work(struct work_struct *work)
  1115. {
  1116. struct wm8350_data *priv =
  1117. container_of(work, struct wm8350_data, hpl.work.work);
  1118. wm8350_hp_work(priv, &priv->hpl, WM8350_JACK_L_LVL);
  1119. }
  1120. static void wm8350_hpr_work(struct work_struct *work)
  1121. {
  1122. struct wm8350_data *priv =
  1123. container_of(work, struct wm8350_data, hpr.work.work);
  1124. wm8350_hp_work(priv, &priv->hpr, WM8350_JACK_R_LVL);
  1125. }
  1126. static irqreturn_t wm8350_hpl_jack_handler(int irq, void *data)
  1127. {
  1128. struct wm8350_data *priv = data;
  1129. struct wm8350 *wm8350 = priv->wm8350;
  1130. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1131. trace_snd_soc_jack_irq("WM8350 HPL");
  1132. #endif
  1133. if (device_may_wakeup(wm8350->dev))
  1134. pm_wakeup_event(wm8350->dev, 250);
  1135. schedule_delayed_work(&priv->hpl.work, 200);
  1136. return IRQ_HANDLED;
  1137. }
  1138. static irqreturn_t wm8350_hpr_jack_handler(int irq, void *data)
  1139. {
  1140. struct wm8350_data *priv = data;
  1141. struct wm8350 *wm8350 = priv->wm8350;
  1142. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1143. trace_snd_soc_jack_irq("WM8350 HPR");
  1144. #endif
  1145. if (device_may_wakeup(wm8350->dev))
  1146. pm_wakeup_event(wm8350->dev, 250);
  1147. schedule_delayed_work(&priv->hpr.work, 200);
  1148. return IRQ_HANDLED;
  1149. }
  1150. /**
  1151. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1152. *
  1153. * @codec: WM8350 codec
  1154. * @which: left or right jack detect signal
  1155. * @jack: jack to report detection events on
  1156. * @report: value to report
  1157. *
  1158. * Enables the headphone jack detection of the WM8350. If no report
  1159. * is specified then detection is disabled.
  1160. */
  1161. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1162. struct snd_soc_jack *jack, int report)
  1163. {
  1164. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1165. struct wm8350 *wm8350 = codec->control_data;
  1166. int irq;
  1167. int ena;
  1168. switch (which) {
  1169. case WM8350_JDL:
  1170. priv->hpl.jack = jack;
  1171. priv->hpl.report = report;
  1172. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1173. ena = WM8350_JDL_ENA;
  1174. break;
  1175. case WM8350_JDR:
  1176. priv->hpr.jack = jack;
  1177. priv->hpr.report = report;
  1178. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1179. ena = WM8350_JDR_ENA;
  1180. break;
  1181. default:
  1182. return -EINVAL;
  1183. }
  1184. if (report) {
  1185. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1186. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1187. } else {
  1188. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1189. }
  1190. /* Sync status */
  1191. switch (which) {
  1192. case WM8350_JDL:
  1193. wm8350_hpl_jack_handler(0, priv);
  1194. break;
  1195. case WM8350_JDR:
  1196. wm8350_hpr_jack_handler(0, priv);
  1197. break;
  1198. }
  1199. return 0;
  1200. }
  1201. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1202. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1203. {
  1204. struct wm8350_data *priv = data;
  1205. struct wm8350 *wm8350 = priv->wm8350;
  1206. u16 reg;
  1207. int report = 0;
  1208. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1209. trace_snd_soc_jack_irq("WM8350 mic");
  1210. #endif
  1211. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1212. if (reg & WM8350_JACK_MICSCD_LVL)
  1213. report |= priv->mic.short_report;
  1214. if (reg & WM8350_JACK_MICSD_LVL)
  1215. report |= priv->mic.report;
  1216. snd_soc_jack_report(priv->mic.jack, report,
  1217. priv->mic.report | priv->mic.short_report);
  1218. return IRQ_HANDLED;
  1219. }
  1220. /**
  1221. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1222. *
  1223. * @codec: WM8350 codec
  1224. * @jack: jack to report detection events on
  1225. * @detect_report: value to report when presence detected
  1226. * @short_report: value to report when microphone short detected
  1227. *
  1228. * Enables the microphone jack detection of the WM8350. If both reports
  1229. * are specified as zero then detection is disabled.
  1230. */
  1231. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1232. struct snd_soc_jack *jack,
  1233. int detect_report, int short_report)
  1234. {
  1235. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1236. struct wm8350 *wm8350 = codec->control_data;
  1237. priv->mic.jack = jack;
  1238. priv->mic.report = detect_report;
  1239. priv->mic.short_report = short_report;
  1240. if (detect_report || short_report) {
  1241. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1242. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1243. WM8350_MIC_DET_ENA);
  1244. } else {
  1245. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1246. WM8350_MIC_DET_ENA);
  1247. }
  1248. return 0;
  1249. }
  1250. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1251. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1252. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1253. SNDRV_PCM_FMTBIT_S20_3LE |\
  1254. SNDRV_PCM_FMTBIT_S24_LE)
  1255. static const struct snd_soc_dai_ops wm8350_dai_ops = {
  1256. .hw_params = wm8350_pcm_hw_params,
  1257. .digital_mute = wm8350_mute,
  1258. .set_fmt = wm8350_set_dai_fmt,
  1259. .set_sysclk = wm8350_set_dai_sysclk,
  1260. .set_pll = wm8350_set_fll,
  1261. .set_clkdiv = wm8350_set_clkdiv,
  1262. };
  1263. static struct snd_soc_dai_driver wm8350_dai = {
  1264. .name = "wm8350-hifi",
  1265. .playback = {
  1266. .stream_name = "Playback",
  1267. .channels_min = 1,
  1268. .channels_max = 2,
  1269. .rates = WM8350_RATES,
  1270. .formats = WM8350_FORMATS,
  1271. },
  1272. .capture = {
  1273. .stream_name = "Capture",
  1274. .channels_min = 1,
  1275. .channels_max = 2,
  1276. .rates = WM8350_RATES,
  1277. .formats = WM8350_FORMATS,
  1278. },
  1279. .ops = &wm8350_dai_ops,
  1280. };
  1281. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1282. {
  1283. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1284. struct wm8350_data *priv;
  1285. struct wm8350_output *out1;
  1286. struct wm8350_output *out2;
  1287. int ret, i;
  1288. if (wm8350->codec.platform_data == NULL) {
  1289. dev_err(codec->dev, "No audio platform data supplied\n");
  1290. return -EINVAL;
  1291. }
  1292. priv = devm_kzalloc(codec->dev, sizeof(struct wm8350_data),
  1293. GFP_KERNEL);
  1294. if (priv == NULL)
  1295. return -ENOMEM;
  1296. snd_soc_codec_set_drvdata(codec, priv);
  1297. priv->wm8350 = wm8350;
  1298. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1299. priv->supplies[i].supply = supply_names[i];
  1300. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1301. priv->supplies);
  1302. if (ret != 0)
  1303. return ret;
  1304. codec->control_data = wm8350;
  1305. /* Put the codec into reset if it wasn't already */
  1306. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1307. INIT_DELAYED_WORK(&codec->dapm.delayed_work, wm8350_pga_work);
  1308. INIT_DELAYED_WORK(&priv->hpl.work, wm8350_hpl_work);
  1309. INIT_DELAYED_WORK(&priv->hpr.work, wm8350_hpr_work);
  1310. /* Enable the codec */
  1311. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1312. /* Enable robust clocking mode in ADC */
  1313. snd_soc_write(codec, WM8350_SECURITY, 0xa7);
  1314. snd_soc_write(codec, 0xde, 0x13);
  1315. snd_soc_write(codec, WM8350_SECURITY, 0);
  1316. /* read OUT1 & OUT2 volumes */
  1317. out1 = &priv->out1;
  1318. out2 = &priv->out2;
  1319. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1320. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1321. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1322. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1323. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1324. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1325. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1326. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1327. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1328. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1329. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1330. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1331. /* Latch VU bits & mute */
  1332. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1333. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1334. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1335. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1336. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1337. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1338. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1339. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1340. /* Make sure AIF tristating is disabled by default */
  1341. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1342. /* Make sure we've got a sane companding setup too */
  1343. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1344. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1345. /* Make sure jack detect is disabled to start off with */
  1346. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1347. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1348. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1349. wm8350_hpl_jack_handler, 0, "Left jack detect",
  1350. priv);
  1351. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1352. wm8350_hpr_jack_handler, 0, "Right jack detect",
  1353. priv);
  1354. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1355. wm8350_mic_handler, 0, "Microphone short", priv);
  1356. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1357. wm8350_mic_handler, 0, "Microphone detect", priv);
  1358. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1359. return 0;
  1360. }
  1361. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1362. {
  1363. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1364. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1365. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1366. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1367. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1368. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1369. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1370. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1371. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1372. priv->hpl.jack = NULL;
  1373. priv->hpr.jack = NULL;
  1374. priv->mic.jack = NULL;
  1375. cancel_delayed_work_sync(&priv->hpl.work);
  1376. cancel_delayed_work_sync(&priv->hpr.work);
  1377. /* if there was any work waiting then we run it now and
  1378. * wait for its completion */
  1379. flush_delayed_work_sync(&codec->dapm.delayed_work);
  1380. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1381. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1382. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1383. return 0;
  1384. }
  1385. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1386. .probe = wm8350_codec_probe,
  1387. .remove = wm8350_codec_remove,
  1388. .suspend = wm8350_suspend,
  1389. .resume = wm8350_resume,
  1390. .read = wm8350_codec_read,
  1391. .write = wm8350_codec_write,
  1392. .set_bias_level = wm8350_set_bias_level,
  1393. .controls = wm8350_snd_controls,
  1394. .num_controls = ARRAY_SIZE(wm8350_snd_controls),
  1395. .dapm_widgets = wm8350_dapm_widgets,
  1396. .num_dapm_widgets = ARRAY_SIZE(wm8350_dapm_widgets),
  1397. .dapm_routes = wm8350_dapm_routes,
  1398. .num_dapm_routes = ARRAY_SIZE(wm8350_dapm_routes),
  1399. };
  1400. static int __devinit wm8350_probe(struct platform_device *pdev)
  1401. {
  1402. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1403. &wm8350_dai, 1);
  1404. }
  1405. static int __devexit wm8350_remove(struct platform_device *pdev)
  1406. {
  1407. snd_soc_unregister_codec(&pdev->dev);
  1408. return 0;
  1409. }
  1410. static struct platform_driver wm8350_codec_driver = {
  1411. .driver = {
  1412. .name = "wm8350-codec",
  1413. .owner = THIS_MODULE,
  1414. },
  1415. .probe = wm8350_probe,
  1416. .remove = __devexit_p(wm8350_remove),
  1417. };
  1418. module_platform_driver(wm8350_codec_driver);
  1419. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1420. MODULE_AUTHOR("Liam Girdwood");
  1421. MODULE_LICENSE("GPL");
  1422. MODULE_ALIAS("platform:wm8350-codec");