mem_init.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * arch/blackfin/include/asm/mem_init.h - reprogram clocks / memory
  3. *
  4. * Copyright 2004-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #if defined(EBIU_SDGCTL)
  9. #if defined(CONFIG_MEM_MT48LC16M16A2TG_75) || \
  10. defined(CONFIG_MEM_MT48LC64M4A2FB_7E) || \
  11. defined(CONFIG_MEM_MT48LC16M8A2TG_75) || \
  12. defined(CONFIG_MEM_GENERIC_BOARD) || \
  13. defined(CONFIG_MEM_MT48LC32M8A2_75) || \
  14. defined(CONFIG_MEM_MT48LC8M32B2B5_7) || \
  15. defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
  16. defined(CONFIG_MEM_MT48LC32M8A2_75)
  17. #if (CONFIG_SCLK_HZ > 119402985)
  18. #define SDRAM_tRP TRP_2
  19. #define SDRAM_tRP_num 2
  20. #define SDRAM_tRAS TRAS_7
  21. #define SDRAM_tRAS_num 7
  22. #define SDRAM_tRCD TRCD_2
  23. #define SDRAM_tWR TWR_2
  24. #endif
  25. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  26. #define SDRAM_tRP TRP_2
  27. #define SDRAM_tRP_num 2
  28. #define SDRAM_tRAS TRAS_6
  29. #define SDRAM_tRAS_num 6
  30. #define SDRAM_tRCD TRCD_2
  31. #define SDRAM_tWR TWR_2
  32. #endif
  33. #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
  34. #define SDRAM_tRP TRP_2
  35. #define SDRAM_tRP_num 2
  36. #define SDRAM_tRAS TRAS_5
  37. #define SDRAM_tRAS_num 5
  38. #define SDRAM_tRCD TRCD_2
  39. #define SDRAM_tWR TWR_2
  40. #endif
  41. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  42. #define SDRAM_tRP TRP_2
  43. #define SDRAM_tRP_num 2
  44. #define SDRAM_tRAS TRAS_4
  45. #define SDRAM_tRAS_num 4
  46. #define SDRAM_tRCD TRCD_2
  47. #define SDRAM_tWR TWR_2
  48. #endif
  49. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  50. #define SDRAM_tRP TRP_2
  51. #define SDRAM_tRP_num 2
  52. #define SDRAM_tRAS TRAS_3
  53. #define SDRAM_tRAS_num 3
  54. #define SDRAM_tRCD TRCD_2
  55. #define SDRAM_tWR TWR_2
  56. #endif
  57. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  58. #define SDRAM_tRP TRP_1
  59. #define SDRAM_tRP_num 1
  60. #define SDRAM_tRAS TRAS_4
  61. #define SDRAM_tRAS_num 3
  62. #define SDRAM_tRCD TRCD_1
  63. #define SDRAM_tWR TWR_2
  64. #endif
  65. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  66. #define SDRAM_tRP TRP_1
  67. #define SDRAM_tRP_num 1
  68. #define SDRAM_tRAS TRAS_3
  69. #define SDRAM_tRAS_num 3
  70. #define SDRAM_tRCD TRCD_1
  71. #define SDRAM_tWR TWR_2
  72. #endif
  73. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  74. #define SDRAM_tRP TRP_1
  75. #define SDRAM_tRP_num 1
  76. #define SDRAM_tRAS TRAS_2
  77. #define SDRAM_tRAS_num 2
  78. #define SDRAM_tRCD TRCD_1
  79. #define SDRAM_tWR TWR_2
  80. #endif
  81. #if (CONFIG_SCLK_HZ <= 29850746)
  82. #define SDRAM_tRP TRP_1
  83. #define SDRAM_tRP_num 1
  84. #define SDRAM_tRAS TRAS_1
  85. #define SDRAM_tRAS_num 1
  86. #define SDRAM_tRCD TRCD_1
  87. #define SDRAM_tWR TWR_2
  88. #endif
  89. #endif
  90. #if defined(CONFIG_MEM_MT48LC16M8A2TG_75) || \
  91. defined(CONFIG_MEM_MT48LC8M32B2B5_7)
  92. /*SDRAM INFORMATION: */
  93. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  94. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  95. #define SDRAM_CL CL_3
  96. #endif
  97. #if defined(CONFIG_MEM_MT48LC32M8A2_75) || \
  98. defined(CONFIG_MEM_MT48LC64M4A2FB_7E) || \
  99. defined(CONFIG_MEM_GENERIC_BOARD) || \
  100. defined(CONFIG_MEM_MT48LC32M16A2TG_75) || \
  101. defined(CONFIG_MEM_MT48LC16M16A2TG_75) || \
  102. defined(CONFIG_MEM_MT48LC32M8A2_75)
  103. /*SDRAM INFORMATION: */
  104. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  105. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  106. #define SDRAM_CL CL_3
  107. #endif
  108. #ifdef CONFIG_BFIN_KERNEL_CLOCK_MEMINIT_CALC
  109. /* Equation from section 17 (p17-46) of BF533 HRM */
  110. #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  111. /* Enable SCLK Out */
  112. #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
  113. #else
  114. #define mem_SDRRC CONFIG_MEM_SDRRC
  115. #define mem_SDGCTL CONFIG_MEM_SDGCTL
  116. #endif
  117. #endif
  118. #if defined(EBIU_DDRCTL0)
  119. #define MIN_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000 + 1)
  120. #define MAX_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000)
  121. #define DDR_CLK_HZ(x) (1000*1000*1000/x)
  122. #if defined(CONFIG_MEM_MT46V32M16_6T)
  123. #define DDR_SIZE DEVSZ_512
  124. #define DDR_WIDTH DEVWD_16
  125. #define DDR_MAX_tCK 13
  126. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(60))
  127. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(42))
  128. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  129. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(72))
  130. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  131. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  132. #define DDR_tWTR DDR_TWTR(1)
  133. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(12))
  134. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  135. #endif
  136. #if defined(CONFIG_MEM_MT46V32M16_5B)
  137. #define DDR_SIZE DEVSZ_512
  138. #define DDR_WIDTH DEVWD_16
  139. #define DDR_MAX_tCK 13
  140. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(55))
  141. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(40))
  142. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  143. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(70))
  144. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  145. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  146. #define DDR_tWTR DDR_TWTR(2)
  147. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(10))
  148. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  149. #endif
  150. #if defined(CONFIG_MEM_GENERIC_BOARD)
  151. #define DDR_SIZE DEVSZ_512
  152. #define DDR_WIDTH DEVWD_16
  153. #define DDR_MAX_tCK 13
  154. #define DDR_tRCD DDR_TRCD(3)
  155. #define DDR_tWTR DDR_TWTR(2)
  156. #define DDR_tWR DDR_TWR(2)
  157. #define DDR_tMRD DDR_TMRD(2)
  158. #define DDR_tRP DDR_TRP(3)
  159. #define DDR_tRAS DDR_TRAS(7)
  160. #define DDR_tRC DDR_TRC(10)
  161. #define DDR_tRFC DDR_TRFC(12)
  162. #define DDR_tREFI DDR_TREFI(1288)
  163. #endif
  164. #if (CONFIG_SCLK_HZ < DDR_CLK_HZ(DDR_MAX_tCK))
  165. # error "CONFIG_SCLK_HZ is too small (<DDR_CLK_HZ(DDR_MAX_tCK) Hz)."
  166. #elif(CONFIG_SCLK_HZ <= 133333333)
  167. # define DDR_CL CL_2
  168. #else
  169. # error "CONFIG_SCLK_HZ is too large (>133333333 Hz)."
  170. #endif
  171. #ifdef CONFIG_BFIN_KERNEL_CLOCK_MEMINIT_CALC
  172. #define mem_DDRCTL0 (DDR_tRP | DDR_tRAS | DDR_tRC | DDR_tRFC | DDR_tREFI)
  173. #define mem_DDRCTL1 (DDR_DATWIDTH | EXTBANK_1 | DDR_SIZE | DDR_WIDTH | DDR_tWTR \
  174. | DDR_tMRD | DDR_tWR | DDR_tRCD)
  175. #define mem_DDRCTL2 DDR_CL
  176. #else
  177. #define mem_DDRCTL0 CONFIG_MEM_DDRCTL0
  178. #define mem_DDRCTL1 CONFIG_MEM_DDRCTL1
  179. #define mem_DDRCTL2 CONFIG_MEM_DDRCTL2
  180. #endif
  181. #endif
  182. #if defined CONFIG_CLKIN_HALF
  183. #define CLKIN_HALF 1
  184. #else
  185. #define CLKIN_HALF 0
  186. #endif
  187. #if defined CONFIG_PLL_BYPASS
  188. #define PLL_BYPASS 1
  189. #else
  190. #define PLL_BYPASS 0
  191. #endif
  192. /***************************************Currently Not Being Used *********************************/
  193. #if defined(CONFIG_FLASH_SPEED_BWAT) && \
  194. defined(CONFIG_FLASH_SPEED_BRAT) && \
  195. defined(CONFIG_FLASH_SPEED_BHT) && \
  196. defined(CONFIG_FLASH_SPEED_BST) && \
  197. defined(CONFIG_FLASH_SPEED_BTT)
  198. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  199. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  200. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  201. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  202. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  203. #if (flash_EBIU_AMBCTL_TT > 3)
  204. #define flash_EBIU_AMBCTL0_TT B0TT_4
  205. #endif
  206. #if (flash_EBIU_AMBCTL_TT == 3)
  207. #define flash_EBIU_AMBCTL0_TT B0TT_3
  208. #endif
  209. #if (flash_EBIU_AMBCTL_TT == 2)
  210. #define flash_EBIU_AMBCTL0_TT B0TT_2
  211. #endif
  212. #if (flash_EBIU_AMBCTL_TT < 2)
  213. #define flash_EBIU_AMBCTL0_TT B0TT_1
  214. #endif
  215. #if (flash_EBIU_AMBCTL_ST > 3)
  216. #define flash_EBIU_AMBCTL0_ST B0ST_4
  217. #endif
  218. #if (flash_EBIU_AMBCTL_ST == 3)
  219. #define flash_EBIU_AMBCTL0_ST B0ST_3
  220. #endif
  221. #if (flash_EBIU_AMBCTL_ST == 2)
  222. #define flash_EBIU_AMBCTL0_ST B0ST_2
  223. #endif
  224. #if (flash_EBIU_AMBCTL_ST < 2)
  225. #define flash_EBIU_AMBCTL0_ST B0ST_1
  226. #endif
  227. #if (flash_EBIU_AMBCTL_HT > 2)
  228. #define flash_EBIU_AMBCTL0_HT B0HT_3
  229. #endif
  230. #if (flash_EBIU_AMBCTL_HT == 2)
  231. #define flash_EBIU_AMBCTL0_HT B0HT_2
  232. #endif
  233. #if (flash_EBIU_AMBCTL_HT == 1)
  234. #define flash_EBIU_AMBCTL0_HT B0HT_1
  235. #endif
  236. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  237. #define flash_EBIU_AMBCTL0_HT B0HT_0
  238. #endif
  239. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  240. #define flash_EBIU_AMBCTL0_HT B0HT_1
  241. #endif
  242. #if (flash_EBIU_AMBCTL_WAT > 14)
  243. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  244. #endif
  245. #if (flash_EBIU_AMBCTL_WAT == 14)
  246. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  247. #endif
  248. #if (flash_EBIU_AMBCTL_WAT == 13)
  249. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  250. #endif
  251. #if (flash_EBIU_AMBCTL_WAT == 12)
  252. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  253. #endif
  254. #if (flash_EBIU_AMBCTL_WAT == 11)
  255. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  256. #endif
  257. #if (flash_EBIU_AMBCTL_WAT == 10)
  258. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  259. #endif
  260. #if (flash_EBIU_AMBCTL_WAT == 9)
  261. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  262. #endif
  263. #if (flash_EBIU_AMBCTL_WAT == 8)
  264. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  265. #endif
  266. #if (flash_EBIU_AMBCTL_WAT == 7)
  267. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  268. #endif
  269. #if (flash_EBIU_AMBCTL_WAT == 6)
  270. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  271. #endif
  272. #if (flash_EBIU_AMBCTL_WAT == 5)
  273. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  274. #endif
  275. #if (flash_EBIU_AMBCTL_WAT == 4)
  276. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  277. #endif
  278. #if (flash_EBIU_AMBCTL_WAT == 3)
  279. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  280. #endif
  281. #if (flash_EBIU_AMBCTL_WAT == 2)
  282. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  283. #endif
  284. #if (flash_EBIU_AMBCTL_WAT == 1)
  285. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  286. #endif
  287. #if (flash_EBIU_AMBCTL_RAT > 14)
  288. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  289. #endif
  290. #if (flash_EBIU_AMBCTL_RAT == 14)
  291. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  292. #endif
  293. #if (flash_EBIU_AMBCTL_RAT == 13)
  294. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  295. #endif
  296. #if (flash_EBIU_AMBCTL_RAT == 12)
  297. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  298. #endif
  299. #if (flash_EBIU_AMBCTL_RAT == 11)
  300. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  301. #endif
  302. #if (flash_EBIU_AMBCTL_RAT == 10)
  303. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  304. #endif
  305. #if (flash_EBIU_AMBCTL_RAT == 9)
  306. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  307. #endif
  308. #if (flash_EBIU_AMBCTL_RAT == 8)
  309. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  310. #endif
  311. #if (flash_EBIU_AMBCTL_RAT == 7)
  312. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  313. #endif
  314. #if (flash_EBIU_AMBCTL_RAT == 6)
  315. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  316. #endif
  317. #if (flash_EBIU_AMBCTL_RAT == 5)
  318. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  319. #endif
  320. #if (flash_EBIU_AMBCTL_RAT == 4)
  321. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  322. #endif
  323. #if (flash_EBIU_AMBCTL_RAT == 3)
  324. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  325. #endif
  326. #if (flash_EBIU_AMBCTL_RAT == 2)
  327. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  328. #endif
  329. #if (flash_EBIU_AMBCTL_RAT == 1)
  330. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  331. #endif
  332. #define flash_EBIU_AMBCTL0 \
  333. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  334. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)
  335. #endif