acx.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #ifndef __ACX_H__
  25. #define __ACX_H__
  26. #include "wl12xx.h"
  27. #include "cmd.h"
  28. /*************************************************************************
  29. Host Interrupt Register (WiLink -> Host)
  30. **************************************************************************/
  31. /* HW Initiated interrupt Watchdog timer expiration */
  32. #define WL1271_ACX_INTR_WATCHDOG BIT(0)
  33. /* Init sequence is done (masked interrupt, detection through polling only ) */
  34. #define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
  35. /* Event was entered to Event MBOX #A*/
  36. #define WL1271_ACX_INTR_EVENT_A BIT(2)
  37. /* Event was entered to Event MBOX #B*/
  38. #define WL1271_ACX_INTR_EVENT_B BIT(3)
  39. /* Command processing completion*/
  40. #define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
  41. /* Signaling the host on HW wakeup */
  42. #define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
  43. /* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
  44. #define WL1271_ACX_INTR_DATA BIT(6)
  45. /* Trace message on MBOX #A */
  46. #define WL1271_ACX_INTR_TRACE_A BIT(7)
  47. /* Trace message on MBOX #B */
  48. #define WL1271_ACX_INTR_TRACE_B BIT(8)
  49. #define WL1271_ACX_INTR_ALL 0xFFFFFFFF
  50. #define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
  51. WL1271_ACX_INTR_INIT_COMPLETE | \
  52. WL1271_ACX_INTR_EVENT_A | \
  53. WL1271_ACX_INTR_EVENT_B | \
  54. WL1271_ACX_INTR_CMD_COMPLETE | \
  55. WL1271_ACX_INTR_HW_AVAILABLE | \
  56. WL1271_ACX_INTR_DATA)
  57. #define WL1271_INTR_MASK (WL1271_ACX_INTR_WATCHDOG | \
  58. WL1271_ACX_INTR_EVENT_A | \
  59. WL1271_ACX_INTR_EVENT_B | \
  60. WL1271_ACX_INTR_HW_AVAILABLE | \
  61. WL1271_ACX_INTR_DATA)
  62. /* Target's information element */
  63. struct acx_header {
  64. struct wl1271_cmd_header cmd;
  65. /* acx (or information element) header */
  66. __le16 id;
  67. /* payload length (not including headers */
  68. __le16 len;
  69. } __packed;
  70. struct acx_error_counter {
  71. struct acx_header header;
  72. /* The number of PLCP errors since the last time this */
  73. /* information element was interrogated. This field is */
  74. /* automatically cleared when it is interrogated.*/
  75. __le32 PLCP_error;
  76. /* The number of FCS errors since the last time this */
  77. /* information element was interrogated. This field is */
  78. /* automatically cleared when it is interrogated.*/
  79. __le32 FCS_error;
  80. /* The number of MPDUs without PLCP header errors received*/
  81. /* since the last time this information element was interrogated. */
  82. /* This field is automatically cleared when it is interrogated.*/
  83. __le32 valid_frame;
  84. /* the number of missed sequence numbers in the squentially */
  85. /* values of frames seq numbers */
  86. __le32 seq_num_miss;
  87. } __packed;
  88. enum wl12xx_role {
  89. WL1271_ROLE_STA = 0,
  90. WL1271_ROLE_IBSS,
  91. WL1271_ROLE_AP,
  92. WL1271_ROLE_DEVICE,
  93. WL1271_ROLE_P2P_CL,
  94. WL1271_ROLE_P2P_GO,
  95. WL12XX_INVALID_ROLE_TYPE = 0xff
  96. };
  97. enum wl1271_psm_mode {
  98. /* Active mode */
  99. WL1271_PSM_CAM = 0,
  100. /* Power save mode */
  101. WL1271_PSM_PS = 1,
  102. /* Extreme low power */
  103. WL1271_PSM_ELP = 2,
  104. };
  105. struct acx_sleep_auth {
  106. struct acx_header header;
  107. /* The sleep level authorization of the device. */
  108. /* 0 - Always active*/
  109. /* 1 - Power down mode: light / fast sleep*/
  110. /* 2 - ELP mode: Deep / Max sleep*/
  111. u8 sleep_auth;
  112. u8 padding[3];
  113. } __packed;
  114. enum {
  115. HOSTIF_PCI_MASTER_HOST_INDIRECT,
  116. HOSTIF_PCI_MASTER_HOST_DIRECT,
  117. HOSTIF_SLAVE,
  118. HOSTIF_PKT_RING,
  119. HOSTIF_DONTCARE = 0xFF
  120. };
  121. #define DEFAULT_UCAST_PRIORITY 0
  122. #define DEFAULT_RX_Q_PRIORITY 0
  123. #define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
  124. #define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
  125. #define TRACE_BUFFER_MAX_SIZE 256
  126. #define DP_RX_PACKET_RING_CHUNK_SIZE 1600
  127. #define DP_TX_PACKET_RING_CHUNK_SIZE 1600
  128. #define DP_RX_PACKET_RING_CHUNK_NUM 2
  129. #define DP_TX_PACKET_RING_CHUNK_NUM 2
  130. #define DP_TX_COMPLETE_TIME_OUT 20
  131. #define TX_MSDU_LIFETIME_MIN 0
  132. #define TX_MSDU_LIFETIME_MAX 3000
  133. #define TX_MSDU_LIFETIME_DEF 512
  134. #define RX_MSDU_LIFETIME_MIN 0
  135. #define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
  136. #define RX_MSDU_LIFETIME_DEF 512000
  137. struct acx_rx_msdu_lifetime {
  138. struct acx_header header;
  139. /*
  140. * The maximum amount of time, in TU, before the
  141. * firmware discards the MSDU.
  142. */
  143. __le32 lifetime;
  144. } __packed;
  145. struct acx_packet_detection {
  146. struct acx_header header;
  147. __le32 threshold;
  148. } __packed;
  149. enum acx_slot_type {
  150. SLOT_TIME_LONG = 0,
  151. SLOT_TIME_SHORT = 1,
  152. DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
  153. MAX_SLOT_TIMES = 0xFF
  154. };
  155. #define STATION_WONE_INDEX 0
  156. struct acx_slot {
  157. struct acx_header header;
  158. u8 role_id;
  159. u8 wone_index; /* Reserved */
  160. u8 slot_time;
  161. u8 reserved[5];
  162. } __packed;
  163. #define ACX_MC_ADDRESS_GROUP_MAX (8)
  164. #define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
  165. struct acx_dot11_grp_addr_tbl {
  166. struct acx_header header;
  167. u8 role_id;
  168. u8 enabled;
  169. u8 num_groups;
  170. u8 pad[1];
  171. u8 mac_table[ADDRESS_GROUP_MAX_LEN];
  172. } __packed;
  173. struct acx_rx_timeout {
  174. struct acx_header header;
  175. u8 role_id;
  176. u8 reserved;
  177. __le16 ps_poll_timeout;
  178. __le16 upsd_timeout;
  179. u8 padding[2];
  180. } __packed;
  181. struct acx_rts_threshold {
  182. struct acx_header header;
  183. u8 role_id;
  184. u8 reserved;
  185. __le16 threshold;
  186. } __packed;
  187. struct acx_beacon_filter_option {
  188. struct acx_header header;
  189. u8 role_id;
  190. u8 enable;
  191. /*
  192. * The number of beacons without the unicast TIM
  193. * bit set that the firmware buffers before
  194. * signaling the host about ready frames.
  195. * When set to 0 and the filter is enabled, beacons
  196. * without the unicast TIM bit set are dropped.
  197. */
  198. u8 max_num_beacons;
  199. u8 pad[1];
  200. } __packed;
  201. /*
  202. * ACXBeaconFilterEntry (not 221)
  203. * Byte Offset Size (Bytes) Definition
  204. * =========== ============ ==========
  205. * 0 1 IE identifier
  206. * 1 1 Treatment bit mask
  207. *
  208. * ACXBeaconFilterEntry (221)
  209. * Byte Offset Size (Bytes) Definition
  210. * =========== ============ ==========
  211. * 0 1 IE identifier
  212. * 1 1 Treatment bit mask
  213. * 2 3 OUI
  214. * 5 1 Type
  215. * 6 2 Version
  216. *
  217. *
  218. * Treatment bit mask - The information element handling:
  219. * bit 0 - The information element is compared and transferred
  220. * in case of change.
  221. * bit 1 - The information element is transferred to the host
  222. * with each appearance or disappearance.
  223. * Note that both bits can be set at the same time.
  224. */
  225. #define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
  226. #define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
  227. #define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
  228. #define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
  229. #define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
  230. BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
  231. (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
  232. BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
  233. struct acx_beacon_filter_ie_table {
  234. struct acx_header header;
  235. u8 role_id;
  236. u8 num_ie;
  237. u8 pad[2];
  238. u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
  239. } __packed;
  240. struct acx_conn_monit_params {
  241. struct acx_header header;
  242. u8 role_id;
  243. u8 padding[3];
  244. __le32 synch_fail_thold; /* number of beacons missed */
  245. __le32 bss_lose_timeout; /* number of TU's from synch fail */
  246. } __packed;
  247. struct acx_bt_wlan_coex {
  248. struct acx_header header;
  249. u8 enable;
  250. u8 pad[3];
  251. } __packed;
  252. struct acx_sta_bt_wlan_coex_param {
  253. struct acx_header header;
  254. __le32 params[CONF_SG_STA_PARAMS_MAX];
  255. u8 param_idx;
  256. u8 padding[3];
  257. } __packed;
  258. struct acx_ap_bt_wlan_coex_param {
  259. struct acx_header header;
  260. __le32 params[CONF_SG_AP_PARAMS_MAX];
  261. u8 param_idx;
  262. u8 padding[3];
  263. } __packed;
  264. struct acx_dco_itrim_params {
  265. struct acx_header header;
  266. u8 enable;
  267. u8 padding[3];
  268. __le32 timeout;
  269. } __packed;
  270. struct acx_energy_detection {
  271. struct acx_header header;
  272. /* The RX Clear Channel Assessment threshold in the PHY */
  273. __le16 rx_cca_threshold;
  274. u8 tx_energy_detection;
  275. u8 pad;
  276. } __packed;
  277. struct acx_beacon_broadcast {
  278. struct acx_header header;
  279. u8 role_id;
  280. /* Enables receiving of broadcast packets in PS mode */
  281. u8 rx_broadcast_in_ps;
  282. __le16 beacon_rx_timeout;
  283. __le16 broadcast_timeout;
  284. /* Consecutive PS Poll failures before updating the host */
  285. u8 ps_poll_threshold;
  286. u8 pad[1];
  287. } __packed;
  288. struct acx_event_mask {
  289. struct acx_header header;
  290. __le32 event_mask;
  291. __le32 high_event_mask; /* Unused */
  292. } __packed;
  293. #define SCAN_PASSIVE BIT(0)
  294. #define SCAN_5GHZ_BAND BIT(1)
  295. #define SCAN_TRIGGERED BIT(2)
  296. #define SCAN_PRIORITY_HIGH BIT(3)
  297. /* When set, disable HW encryption */
  298. #define DF_ENCRYPTION_DISABLE 0x01
  299. #define DF_SNIFF_MODE_ENABLE 0x80
  300. struct acx_feature_config {
  301. struct acx_header header;
  302. u8 role_id;
  303. u8 padding[3];
  304. __le32 options;
  305. __le32 data_flow_options;
  306. } __packed;
  307. struct acx_current_tx_power {
  308. struct acx_header header;
  309. u8 role_id;
  310. u8 current_tx_power;
  311. u8 padding[2];
  312. } __packed;
  313. struct acx_wake_up_condition {
  314. struct acx_header header;
  315. u8 role_id;
  316. u8 wake_up_event; /* Only one bit can be set */
  317. u8 listen_interval;
  318. u8 pad[1];
  319. } __packed;
  320. struct acx_aid {
  321. struct acx_header header;
  322. /*
  323. * To be set when associated with an AP.
  324. */
  325. u8 role_id;
  326. u8 reserved;
  327. __le16 aid;
  328. } __packed;
  329. enum acx_preamble_type {
  330. ACX_PREAMBLE_LONG = 0,
  331. ACX_PREAMBLE_SHORT = 1
  332. };
  333. struct acx_preamble {
  334. struct acx_header header;
  335. /*
  336. * When set, the WiLink transmits the frames with a short preamble and
  337. * when cleared, the WiLink transmits the frames with a long preamble.
  338. */
  339. u8 role_id;
  340. u8 preamble;
  341. u8 padding[2];
  342. } __packed;
  343. enum acx_ctsprotect_type {
  344. CTSPROTECT_DISABLE = 0,
  345. CTSPROTECT_ENABLE = 1
  346. };
  347. struct acx_ctsprotect {
  348. struct acx_header header;
  349. u8 role_id;
  350. u8 ctsprotect;
  351. u8 padding[2];
  352. } __packed;
  353. struct acx_tx_statistics {
  354. __le32 internal_desc_overflow;
  355. } __packed;
  356. struct acx_rx_statistics {
  357. __le32 out_of_mem;
  358. __le32 hdr_overflow;
  359. __le32 hw_stuck;
  360. __le32 dropped;
  361. __le32 fcs_err;
  362. __le32 xfr_hint_trig;
  363. __le32 path_reset;
  364. __le32 reset_counter;
  365. } __packed;
  366. struct acx_dma_statistics {
  367. __le32 rx_requested;
  368. __le32 rx_errors;
  369. __le32 tx_requested;
  370. __le32 tx_errors;
  371. } __packed;
  372. struct acx_isr_statistics {
  373. /* host command complete */
  374. __le32 cmd_cmplt;
  375. /* fiqisr() */
  376. __le32 fiqs;
  377. /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
  378. __le32 rx_headers;
  379. /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
  380. __le32 rx_completes;
  381. /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
  382. __le32 rx_mem_overflow;
  383. /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
  384. __le32 rx_rdys;
  385. /* irqisr() */
  386. __le32 irqs;
  387. /* (INT_STS_ND & INT_TRIG_TX_PROC) */
  388. __le32 tx_procs;
  389. /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
  390. __le32 decrypt_done;
  391. /* (INT_STS_ND & INT_TRIG_DMA0) */
  392. __le32 dma0_done;
  393. /* (INT_STS_ND & INT_TRIG_DMA1) */
  394. __le32 dma1_done;
  395. /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
  396. __le32 tx_exch_complete;
  397. /* (INT_STS_ND & INT_TRIG_COMMAND) */
  398. __le32 commands;
  399. /* (INT_STS_ND & INT_TRIG_RX_PROC) */
  400. __le32 rx_procs;
  401. /* (INT_STS_ND & INT_TRIG_PM_802) */
  402. __le32 hw_pm_mode_changes;
  403. /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
  404. __le32 host_acknowledges;
  405. /* (INT_STS_ND & INT_TRIG_PM_PCI) */
  406. __le32 pci_pm;
  407. /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
  408. __le32 wakeups;
  409. /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
  410. __le32 low_rssi;
  411. } __packed;
  412. struct acx_wep_statistics {
  413. /* WEP address keys configured */
  414. __le32 addr_key_count;
  415. /* default keys configured */
  416. __le32 default_key_count;
  417. __le32 reserved;
  418. /* number of times that WEP key not found on lookup */
  419. __le32 key_not_found;
  420. /* number of times that WEP key decryption failed */
  421. __le32 decrypt_fail;
  422. /* WEP packets decrypted */
  423. __le32 packets;
  424. /* WEP decrypt interrupts */
  425. __le32 interrupt;
  426. } __packed;
  427. #define ACX_MISSED_BEACONS_SPREAD 10
  428. struct acx_pwr_statistics {
  429. /* the amount of enters into power save mode (both PD & ELP) */
  430. __le32 ps_enter;
  431. /* the amount of enters into ELP mode */
  432. __le32 elp_enter;
  433. /* the amount of missing beacon interrupts to the host */
  434. __le32 missing_bcns;
  435. /* the amount of wake on host-access times */
  436. __le32 wake_on_host;
  437. /* the amount of wake on timer-expire */
  438. __le32 wake_on_timer_exp;
  439. /* the number of packets that were transmitted with PS bit set */
  440. __le32 tx_with_ps;
  441. /* the number of packets that were transmitted with PS bit clear */
  442. __le32 tx_without_ps;
  443. /* the number of received beacons */
  444. __le32 rcvd_beacons;
  445. /* the number of entering into PowerOn (power save off) */
  446. __le32 power_save_off;
  447. /* the number of entries into power save mode */
  448. __le16 enable_ps;
  449. /*
  450. * the number of exits from power save, not including failed PS
  451. * transitions
  452. */
  453. __le16 disable_ps;
  454. /*
  455. * the number of times the TSF counter was adjusted because
  456. * of drift
  457. */
  458. __le32 fix_tsf_ps;
  459. /* Gives statistics about the spread continuous missed beacons.
  460. * The 16 LSB are dedicated for the PS mode.
  461. * The 16 MSB are dedicated for the PS mode.
  462. * cont_miss_bcns_spread[0] - single missed beacon.
  463. * cont_miss_bcns_spread[1] - two continuous missed beacons.
  464. * cont_miss_bcns_spread[2] - three continuous missed beacons.
  465. * ...
  466. * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
  467. */
  468. __le32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
  469. /* the number of beacons in awake mode */
  470. __le32 rcvd_awake_beacons;
  471. } __packed;
  472. struct acx_mic_statistics {
  473. __le32 rx_pkts;
  474. __le32 calc_failure;
  475. } __packed;
  476. struct acx_aes_statistics {
  477. __le32 encrypt_fail;
  478. __le32 decrypt_fail;
  479. __le32 encrypt_packets;
  480. __le32 decrypt_packets;
  481. __le32 encrypt_interrupt;
  482. __le32 decrypt_interrupt;
  483. } __packed;
  484. struct acx_event_statistics {
  485. __le32 heart_beat;
  486. __le32 calibration;
  487. __le32 rx_mismatch;
  488. __le32 rx_mem_empty;
  489. __le32 rx_pool;
  490. __le32 oom_late;
  491. __le32 phy_transmit_error;
  492. __le32 tx_stuck;
  493. } __packed;
  494. struct acx_ps_statistics {
  495. __le32 pspoll_timeouts;
  496. __le32 upsd_timeouts;
  497. __le32 upsd_max_sptime;
  498. __le32 upsd_max_apturn;
  499. __le32 pspoll_max_apturn;
  500. __le32 pspoll_utilization;
  501. __le32 upsd_utilization;
  502. } __packed;
  503. struct acx_rxpipe_statistics {
  504. __le32 rx_prep_beacon_drop;
  505. __le32 descr_host_int_trig_rx_data;
  506. __le32 beacon_buffer_thres_host_int_trig_rx_data;
  507. __le32 missed_beacon_host_int_trig_rx_data;
  508. __le32 tx_xfr_host_int_trig_rx_data;
  509. } __packed;
  510. struct acx_statistics {
  511. struct acx_header header;
  512. struct acx_tx_statistics tx;
  513. struct acx_rx_statistics rx;
  514. struct acx_dma_statistics dma;
  515. struct acx_isr_statistics isr;
  516. struct acx_wep_statistics wep;
  517. struct acx_pwr_statistics pwr;
  518. struct acx_aes_statistics aes;
  519. struct acx_mic_statistics mic;
  520. struct acx_event_statistics event;
  521. struct acx_ps_statistics ps;
  522. struct acx_rxpipe_statistics rxpipe;
  523. } __packed;
  524. struct acx_rate_class {
  525. __le32 enabled_rates;
  526. u8 short_retry_limit;
  527. u8 long_retry_limit;
  528. u8 aflags;
  529. u8 reserved;
  530. };
  531. #define ACX_TX_BASIC_RATE 0
  532. #define ACX_TX_AP_FULL_RATE 1
  533. #define ACX_TX_AP_MODE_MGMT_RATE 4
  534. #define ACX_TX_AP_MODE_BCST_RATE 5
  535. struct acx_rate_policy {
  536. struct acx_header header;
  537. __le32 rate_policy_idx;
  538. struct acx_rate_class rate_policy;
  539. } __packed;
  540. struct acx_ac_cfg {
  541. struct acx_header header;
  542. u8 role_id;
  543. u8 ac;
  544. u8 aifsn;
  545. u8 cw_min;
  546. __le16 cw_max;
  547. __le16 tx_op_limit;
  548. } __packed;
  549. struct acx_tid_config {
  550. struct acx_header header;
  551. u8 role_id;
  552. u8 queue_id;
  553. u8 channel_type;
  554. u8 tsid;
  555. u8 ps_scheme;
  556. u8 ack_policy;
  557. u8 padding[2];
  558. __le32 apsd_conf[2];
  559. } __packed;
  560. struct acx_frag_threshold {
  561. struct acx_header header;
  562. __le16 frag_threshold;
  563. u8 padding[2];
  564. } __packed;
  565. struct acx_tx_config_options {
  566. struct acx_header header;
  567. __le16 tx_compl_timeout; /* msec */
  568. __le16 tx_compl_threshold; /* number of packets */
  569. } __packed;
  570. struct wl12xx_acx_config_memory {
  571. struct acx_header header;
  572. u8 rx_mem_block_num;
  573. u8 tx_min_mem_block_num;
  574. u8 num_stations;
  575. u8 num_ssid_profiles;
  576. __le32 total_tx_descriptors;
  577. u8 dyn_mem_enable;
  578. u8 tx_free_req;
  579. u8 rx_free_req;
  580. u8 tx_min;
  581. u8 fwlog_blocks;
  582. u8 padding[3];
  583. } __packed;
  584. struct wl1271_acx_mem_map {
  585. struct acx_header header;
  586. __le32 code_start;
  587. __le32 code_end;
  588. __le32 wep_defkey_start;
  589. __le32 wep_defkey_end;
  590. __le32 sta_table_start;
  591. __le32 sta_table_end;
  592. __le32 packet_template_start;
  593. __le32 packet_template_end;
  594. /* Address of the TX result interface (control block) */
  595. __le32 tx_result;
  596. __le32 tx_result_queue_start;
  597. __le32 queue_memory_start;
  598. __le32 queue_memory_end;
  599. __le32 packet_memory_pool_start;
  600. __le32 packet_memory_pool_end;
  601. __le32 debug_buffer1_start;
  602. __le32 debug_buffer1_end;
  603. __le32 debug_buffer2_start;
  604. __le32 debug_buffer2_end;
  605. /* Number of blocks FW allocated for TX packets */
  606. __le32 num_tx_mem_blocks;
  607. /* Number of blocks FW allocated for RX packets */
  608. __le32 num_rx_mem_blocks;
  609. /* the following 4 fields are valid in SLAVE mode only */
  610. u8 *tx_cbuf;
  611. u8 *rx_cbuf;
  612. __le32 rx_ctrl;
  613. __le32 tx_ctrl;
  614. } __packed;
  615. struct wl1271_acx_rx_config_opt {
  616. struct acx_header header;
  617. __le16 mblk_threshold;
  618. __le16 threshold;
  619. __le16 timeout;
  620. u8 queue_type;
  621. u8 reserved;
  622. } __packed;
  623. struct wl1271_acx_bet_enable {
  624. struct acx_header header;
  625. u8 role_id;
  626. u8 enable;
  627. u8 max_consecutive;
  628. u8 padding[1];
  629. } __packed;
  630. #define ACX_IPV4_VERSION 4
  631. #define ACX_IPV6_VERSION 6
  632. #define ACX_IPV4_ADDR_SIZE 4
  633. /* bitmap of enabled arp_filter features */
  634. #define ACX_ARP_FILTER_ARP_FILTERING BIT(0)
  635. #define ACX_ARP_FILTER_AUTO_ARP BIT(1)
  636. struct wl1271_acx_arp_filter {
  637. struct acx_header header;
  638. u8 role_id;
  639. u8 version; /* ACX_IPV4_VERSION, ACX_IPV6_VERSION */
  640. u8 enable; /* bitmap of enabled ARP filtering features */
  641. u8 padding[1];
  642. u8 address[16]; /* The configured device IP address - all ARP
  643. requests directed to this IP address will pass
  644. through. For IPv4, the first four bytes are
  645. used. */
  646. } __packed;
  647. struct wl1271_acx_pm_config {
  648. struct acx_header header;
  649. __le32 host_clk_settling_time;
  650. u8 host_fast_wakeup_support;
  651. u8 padding[3];
  652. } __packed;
  653. struct wl1271_acx_keep_alive_mode {
  654. struct acx_header header;
  655. u8 role_id;
  656. u8 enabled;
  657. u8 padding[2];
  658. } __packed;
  659. enum {
  660. ACX_KEEP_ALIVE_NO_TX = 0,
  661. ACX_KEEP_ALIVE_PERIOD_ONLY
  662. };
  663. enum {
  664. ACX_KEEP_ALIVE_TPL_INVALID = 0,
  665. ACX_KEEP_ALIVE_TPL_VALID
  666. };
  667. struct wl1271_acx_keep_alive_config {
  668. struct acx_header header;
  669. u8 role_id;
  670. u8 index;
  671. u8 tpl_validation;
  672. u8 trigger;
  673. __le32 period;
  674. } __packed;
  675. #define HOST_IF_CFG_RX_FIFO_ENABLE BIT(0)
  676. #define HOST_IF_CFG_TX_EXTRA_BLKS_SWAP BIT(1)
  677. #define HOST_IF_CFG_TX_PAD_TO_SDIO_BLK BIT(3)
  678. struct wl1271_acx_host_config_bitmap {
  679. struct acx_header header;
  680. __le32 host_cfg_bitmap;
  681. } __packed;
  682. enum {
  683. WL1271_ACX_TRIG_TYPE_LEVEL = 0,
  684. WL1271_ACX_TRIG_TYPE_EDGE,
  685. };
  686. enum {
  687. WL1271_ACX_TRIG_DIR_LOW = 0,
  688. WL1271_ACX_TRIG_DIR_HIGH,
  689. WL1271_ACX_TRIG_DIR_BIDIR,
  690. };
  691. enum {
  692. WL1271_ACX_TRIG_ENABLE = 1,
  693. WL1271_ACX_TRIG_DISABLE,
  694. };
  695. enum {
  696. WL1271_ACX_TRIG_METRIC_RSSI_BEACON = 0,
  697. WL1271_ACX_TRIG_METRIC_RSSI_DATA,
  698. WL1271_ACX_TRIG_METRIC_SNR_BEACON,
  699. WL1271_ACX_TRIG_METRIC_SNR_DATA,
  700. };
  701. enum {
  702. WL1271_ACX_TRIG_IDX_RSSI = 0,
  703. WL1271_ACX_TRIG_COUNT = 8,
  704. };
  705. struct wl1271_acx_rssi_snr_trigger {
  706. struct acx_header header;
  707. u8 role_id;
  708. u8 metric;
  709. u8 type;
  710. u8 dir;
  711. __le16 threshold;
  712. __le16 pacing; /* 0 - 60000 ms */
  713. u8 hysteresis;
  714. u8 index;
  715. u8 enable;
  716. u8 padding[1];
  717. };
  718. struct wl1271_acx_rssi_snr_avg_weights {
  719. struct acx_header header;
  720. u8 role_id;
  721. u8 padding[3];
  722. u8 rssi_beacon;
  723. u8 rssi_data;
  724. u8 snr_beacon;
  725. u8 snr_data;
  726. };
  727. /*
  728. * ACX_PEER_HT_CAP
  729. * Configure HT capabilities - declare the capabilities of the peer
  730. * we are connected to.
  731. */
  732. struct wl1271_acx_ht_capabilities {
  733. struct acx_header header;
  734. /*
  735. * bit 0 - Allow HT Operation
  736. * bit 1 - Allow Greenfield format in TX
  737. * bit 2 - Allow Short GI in TX
  738. * bit 3 - Allow L-SIG TXOP Protection in TX
  739. * bit 4 - Allow HT Control fields in TX.
  740. * Note, driver will still leave space for HT control in packets
  741. * regardless of the value of this field. FW will be responsible
  742. * to drop the HT field from any frame when this Bit set to 0.
  743. * bit 5 - Allow RD initiation in TXOP. FW is allowed to initate RD.
  744. * Exact policy setting for this feature is TBD.
  745. * Note, this bit can only be set to 1 if bit 3 is set to 1.
  746. */
  747. __le32 ht_capabilites;
  748. /* Indicates to which link these capabilities apply. */
  749. u8 hlid;
  750. /*
  751. * This the maximum A-MPDU length supported by the AP. The FW may not
  752. * exceed this length when sending A-MPDUs
  753. */
  754. u8 ampdu_max_length;
  755. /* This is the minimal spacing required when sending A-MPDUs to the AP*/
  756. u8 ampdu_min_spacing;
  757. u8 padding;
  758. } __packed;
  759. /* HT Capabilites Fw Bit Mask Mapping */
  760. #define WL1271_ACX_FW_CAP_HT_OPERATION BIT(0)
  761. #define WL1271_ACX_FW_CAP_GREENFIELD_FRAME_FORMAT BIT(1)
  762. #define WL1271_ACX_FW_CAP_SHORT_GI_FOR_20MHZ_PACKETS BIT(2)
  763. #define WL1271_ACX_FW_CAP_LSIG_TXOP_PROTECTION BIT(3)
  764. #define WL1271_ACX_FW_CAP_HT_CONTROL_FIELDS BIT(4)
  765. #define WL1271_ACX_FW_CAP_RD_INITIATION BIT(5)
  766. /*
  767. * ACX_HT_BSS_OPERATION
  768. * Configure HT capabilities - AP rules for behavior in the BSS.
  769. */
  770. struct wl1271_acx_ht_information {
  771. struct acx_header header;
  772. u8 role_id;
  773. /* Values: 0 - RIFS not allowed, 1 - RIFS allowed */
  774. u8 rifs_mode;
  775. /* Values: 0 - 3 like in spec */
  776. u8 ht_protection;
  777. /* Values: 0 - GF protection not required, 1 - GF protection required */
  778. u8 gf_protection;
  779. /*Values: 0 - TX Burst limit not required, 1 - TX Burst Limit required*/
  780. u8 ht_tx_burst_limit;
  781. /*
  782. * Values: 0 - Dual CTS protection not required,
  783. * 1 - Dual CTS Protection required
  784. * Note: When this value is set to 1 FW will protect all TXOP with RTS
  785. * frame and will not use CTS-to-self regardless of the value of the
  786. * ACX_CTS_PROTECTION information element
  787. */
  788. u8 dual_cts_protection;
  789. u8 padding[2];
  790. } __packed;
  791. #define RX_BA_WIN_SIZE 8
  792. struct wl1271_acx_ba_session_policy {
  793. struct acx_header header;
  794. /*
  795. * Specifies role Id, Range 0-7, 0xFF means ANY role.
  796. * Future use. For now this field is irrelevant
  797. */
  798. u8 role_id;
  799. /*
  800. * Specifies Link Id, Range 0-31, 0xFF means ANY Link Id.
  801. * Not applicable if Role Id is set to ANY.
  802. */
  803. u8 link_id;
  804. u8 tid;
  805. u8 enable;
  806. /* Windows size in number of packets */
  807. u16 win_size;
  808. /*
  809. * As initiator inactivity timeout in time units(TU) of 1024us.
  810. * As receiver reserved
  811. */
  812. u16 inactivity_timeout;
  813. /* Initiator = 1/Receiver = 0 */
  814. u8 ba_direction;
  815. u8 padding[3];
  816. } __packed;
  817. struct wl1271_acx_ba_receiver_setup {
  818. struct acx_header header;
  819. /* Specifies Link Id, Range 0-31, 0xFF means ANY Link Id */
  820. u8 link_id;
  821. u8 tid;
  822. u8 enable;
  823. u8 padding[1];
  824. /* Windows size in number of packets */
  825. u16 win_size;
  826. /* BA session starting sequence number. RANGE 0-FFF */
  827. u16 ssn;
  828. } __packed;
  829. struct wl1271_acx_fw_tsf_information {
  830. struct acx_header header;
  831. __le32 current_tsf_high;
  832. __le32 current_tsf_low;
  833. __le32 last_bttt_high;
  834. __le32 last_tbtt_low;
  835. u8 last_dtim_count;
  836. u8 padding[3];
  837. } __packed;
  838. struct wl1271_acx_ps_rx_streaming {
  839. struct acx_header header;
  840. u8 role_id;
  841. u8 tid;
  842. u8 enable;
  843. /* interval between triggers (10-100 msec) */
  844. u8 period;
  845. /* timeout before first trigger (0-200 msec) */
  846. u8 timeout;
  847. u8 padding[3];
  848. } __packed;
  849. struct wl1271_acx_ap_max_tx_retry {
  850. struct acx_header header;
  851. u8 role_id;
  852. u8 padding_1;
  853. /*
  854. * the number of frames transmission failures before
  855. * issuing the aging event.
  856. */
  857. __le16 max_tx_retry;
  858. } __packed;
  859. struct wl1271_acx_config_ps {
  860. struct acx_header header;
  861. u8 exit_retries;
  862. u8 enter_retries;
  863. u8 padding[2];
  864. __le32 null_data_rate;
  865. } __packed;
  866. struct wl1271_acx_inconnection_sta {
  867. struct acx_header header;
  868. u8 addr[ETH_ALEN];
  869. u8 padding1[2];
  870. } __packed;
  871. /*
  872. * ACX_FM_COEX_CFG
  873. * set the FM co-existence parameters.
  874. */
  875. struct wl1271_acx_fm_coex {
  876. struct acx_header header;
  877. /* enable(1) / disable(0) the FM Coex feature */
  878. u8 enable;
  879. /*
  880. * Swallow period used in COEX PLL swallowing mechanism.
  881. * 0xFF = use FW default
  882. */
  883. u8 swallow_period;
  884. /*
  885. * The N divider used in COEX PLL swallowing mechanism for Fref of
  886. * 38.4/19.2 Mhz. 0xFF = use FW default
  887. */
  888. u8 n_divider_fref_set_1;
  889. /*
  890. * The N divider used in COEX PLL swallowing mechanism for Fref of
  891. * 26/52 Mhz. 0xFF = use FW default
  892. */
  893. u8 n_divider_fref_set_2;
  894. /*
  895. * The M divider used in COEX PLL swallowing mechanism for Fref of
  896. * 38.4/19.2 Mhz. 0xFFFF = use FW default
  897. */
  898. __le16 m_divider_fref_set_1;
  899. /*
  900. * The M divider used in COEX PLL swallowing mechanism for Fref of
  901. * 26/52 Mhz. 0xFFFF = use FW default
  902. */
  903. __le16 m_divider_fref_set_2;
  904. /*
  905. * The time duration in uSec required for COEX PLL to stabilize.
  906. * 0xFFFFFFFF = use FW default
  907. */
  908. __le32 coex_pll_stabilization_time;
  909. /*
  910. * The time duration in uSec required for LDO to stabilize.
  911. * 0xFFFFFFFF = use FW default
  912. */
  913. __le16 ldo_stabilization_time;
  914. /*
  915. * The disturbed frequency band margin around the disturbed frequency
  916. * center (single sided).
  917. * For example, if 2 is configured, the following channels will be
  918. * considered disturbed channel:
  919. * 80 +- 0.1 MHz, 91 +- 0.1 MHz, 98 +- 0.1 MHz, 102 +- 0.1 MH
  920. * 0xFF = use FW default
  921. */
  922. u8 fm_disturbed_band_margin;
  923. /*
  924. * The swallow clock difference of the swallowing mechanism.
  925. * 0xFF = use FW default
  926. */
  927. u8 swallow_clk_diff;
  928. } __packed;
  929. enum {
  930. ACX_WAKE_UP_CONDITIONS = 0x0002,
  931. ACX_MEM_CFG = 0x0003,
  932. ACX_SLOT = 0x0004,
  933. ACX_AC_CFG = 0x0007,
  934. ACX_MEM_MAP = 0x0008,
  935. ACX_AID = 0x000A,
  936. ACX_MEDIUM_USAGE = 0x000F,
  937. ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
  938. ACX_STATISTICS = 0x0013, /* Debug API */
  939. ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
  940. ACX_FEATURE_CFG = 0x0015,
  941. ACX_TID_CFG = 0x001A,
  942. ACX_PS_RX_STREAMING = 0x001B,
  943. ACX_BEACON_FILTER_OPT = 0x001F,
  944. ACX_NOISE_HIST = 0x0021,
  945. ACX_HDK_VERSION = 0x0022, /* ??? */
  946. ACX_PD_THRESHOLD = 0x0023,
  947. ACX_TX_CONFIG_OPT = 0x0024,
  948. ACX_CCA_THRESHOLD = 0x0025,
  949. ACX_EVENT_MBOX_MASK = 0x0026,
  950. ACX_CONN_MONIT_PARAMS = 0x002D,
  951. ACX_BCN_DTIM_OPTIONS = 0x0031,
  952. ACX_SG_ENABLE = 0x0032,
  953. ACX_SG_CFG = 0x0033,
  954. ACX_FM_COEX_CFG = 0x0034,
  955. ACX_BEACON_FILTER_TABLE = 0x0038,
  956. ACX_ARP_IP_FILTER = 0x0039,
  957. ACX_ROAMING_STATISTICS_TBL = 0x003B,
  958. ACX_RATE_POLICY = 0x003D,
  959. ACX_CTS_PROTECTION = 0x003E,
  960. ACX_SLEEP_AUTH = 0x003F,
  961. ACX_PREAMBLE_TYPE = 0x0040,
  962. ACX_ERROR_CNT = 0x0041,
  963. ACX_IBSS_FILTER = 0x0044,
  964. ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
  965. ACX_TSF_INFO = 0x0046,
  966. ACX_CONFIG_PS_WMM = 0x0049,
  967. ACX_ENABLE_RX_DATA_FILTER = 0x004A,
  968. ACX_SET_RX_DATA_FILTER = 0x004B,
  969. ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
  970. ACX_RX_CONFIG_OPT = 0x004E,
  971. ACX_FRAG_CFG = 0x004F,
  972. ACX_BET_ENABLE = 0x0050,
  973. ACX_RSSI_SNR_TRIGGER = 0x0051,
  974. ACX_RSSI_SNR_WEIGHTS = 0x0052,
  975. ACX_KEEP_ALIVE_MODE = 0x0053,
  976. ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
  977. ACX_BA_SESSION_POLICY_CFG = 0x0055,
  978. ACX_BA_SESSION_RX_SETUP = 0x0056,
  979. ACX_PEER_HT_CAP = 0x0057,
  980. ACX_HT_BSS_OPERATION = 0x0058,
  981. ACX_COEX_ACTIVITY = 0x0059,
  982. ACX_BURST_MODE = 0x005C,
  983. ACX_SET_RATE_MGMT_PARAMS = 0x005D,
  984. ACX_SET_RATE_ADAPT_PARAMS = 0x0060,
  985. ACX_SET_DCO_ITRIM_PARAMS = 0x0061,
  986. ACX_GEN_FW_CMD = 0x0070,
  987. ACX_HOST_IF_CFG_BITMAP = 0x0071,
  988. ACX_MAX_TX_FAILURE = 0x0072,
  989. ACX_UPDATE_INCONNECTION_STA_LIST = 0x0073,
  990. DOT11_RX_MSDU_LIFE_TIME = 0x1004,
  991. DOT11_CUR_TX_PWR = 0x100D,
  992. DOT11_RX_DOT11_MODE = 0x1012,
  993. DOT11_RTS_THRESHOLD = 0x1013,
  994. DOT11_GROUP_ADDRESS_TBL = 0x1014,
  995. ACX_PM_CONFIG = 0x1016,
  996. ACX_CONFIG_PS = 0x1017,
  997. ACX_CONFIG_HANGOVER = 0x1018,
  998. };
  999. int wl1271_acx_wake_up_conditions(struct wl1271 *wl);
  1000. int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
  1001. int wl1271_acx_tx_power(struct wl1271 *wl, int power);
  1002. int wl1271_acx_feature_cfg(struct wl1271 *wl);
  1003. int wl1271_acx_mem_map(struct wl1271 *wl,
  1004. struct acx_header *mem_map, size_t len);
  1005. int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl);
  1006. int wl1271_acx_pd_threshold(struct wl1271 *wl);
  1007. int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
  1008. int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
  1009. void *mc_list, u32 mc_list_len);
  1010. int wl1271_acx_service_period_timeout(struct wl1271 *wl);
  1011. int wl1271_acx_rts_threshold(struct wl1271 *wl, u32 rts_threshold);
  1012. int wl1271_acx_dco_itrim_params(struct wl1271 *wl);
  1013. int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
  1014. int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
  1015. int wl1271_acx_conn_monit_params(struct wl1271 *wl, bool enable);
  1016. int wl1271_acx_sg_enable(struct wl1271 *wl, bool enable);
  1017. int wl1271_acx_sta_sg_cfg(struct wl1271 *wl);
  1018. int wl1271_acx_ap_sg_cfg(struct wl1271 *wl);
  1019. int wl1271_acx_cca_threshold(struct wl1271 *wl);
  1020. int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
  1021. int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
  1022. int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
  1023. int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
  1024. int wl1271_acx_cts_protect(struct wl1271 *wl,
  1025. enum acx_ctsprotect_type ctsprotect);
  1026. int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
  1027. int wl1271_acx_sta_rate_policies(struct wl1271 *wl);
  1028. int wl1271_acx_ap_rate_policy(struct wl1271 *wl, struct conf_tx_rate_class *c,
  1029. u8 idx);
  1030. int wl1271_acx_ac_cfg(struct wl1271 *wl, u8 ac, u8 cw_min, u16 cw_max,
  1031. u8 aifsn, u16 txop);
  1032. int wl1271_acx_tid_cfg(struct wl1271 *wl, u8 queue_id, u8 channel_type,
  1033. u8 tsid, u8 ps_scheme, u8 ack_policy,
  1034. u32 apsd_conf0, u32 apsd_conf1);
  1035. int wl1271_acx_frag_threshold(struct wl1271 *wl, u32 frag_threshold);
  1036. int wl1271_acx_tx_config_options(struct wl1271 *wl);
  1037. int wl12xx_acx_mem_cfg(struct wl1271 *wl);
  1038. int wl1271_acx_init_mem_config(struct wl1271 *wl);
  1039. int wl1271_acx_host_if_cfg_bitmap(struct wl1271 *wl, u32 host_cfg_bitmap);
  1040. int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
  1041. int wl1271_acx_smart_reflex(struct wl1271 *wl);
  1042. int wl1271_acx_bet_enable(struct wl1271 *wl, bool enable);
  1043. int wl1271_acx_arp_ip_filter(struct wl1271 *wl, u8 enable, __be32 address);
  1044. int wl1271_acx_pm_config(struct wl1271 *wl);
  1045. int wl1271_acx_keep_alive_mode(struct wl1271 *wl, bool enable);
  1046. int wl1271_acx_keep_alive_config(struct wl1271 *wl, u8 index, u8 tpl_valid);
  1047. int wl1271_acx_rssi_snr_trigger(struct wl1271 *wl, bool enable,
  1048. s16 thold, u8 hyst);
  1049. int wl1271_acx_rssi_snr_avg_weights(struct wl1271 *wl);
  1050. int wl1271_acx_set_ht_capabilities(struct wl1271 *wl,
  1051. struct ieee80211_sta_ht_cap *ht_cap,
  1052. bool allow_ht_operation);
  1053. int wl1271_acx_set_ht_information(struct wl1271 *wl,
  1054. u16 ht_operation_mode);
  1055. int wl1271_acx_set_ba_session(struct wl1271 *wl,
  1056. enum ieee80211_back_parties direction,
  1057. u8 tid_index, u8 policy);
  1058. int wl1271_acx_set_ba_receiver_session(struct wl1271 *wl, u8 tid_index, u16 ssn,
  1059. bool enable);
  1060. int wl1271_acx_tsf_info(struct wl1271 *wl, u64 *mactime);
  1061. int wl1271_acx_ps_rx_streaming(struct wl1271 *wl, bool enable);
  1062. int wl1271_acx_ap_max_tx_retry(struct wl1271 *wl);
  1063. int wl1271_acx_config_ps(struct wl1271 *wl);
  1064. int wl1271_acx_set_inconnection_sta(struct wl1271 *wl, u8 *addr);
  1065. int wl1271_acx_fm_coex(struct wl1271 *wl);
  1066. #endif /* __WL1271_ACX_H__ */