main.c 128 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy_common.h"
  39. #include "phy_g.h"
  40. #include "phy_n.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  73. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  74. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  75. static const struct ssb_device_id b43_ssb_tbl[] = {
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  80. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  81. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  82. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  83. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  84. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  85. SSB_DEVTABLE_END
  86. };
  87. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  88. /* Channel and ratetables are shared for all devices.
  89. * They can't be const, because ieee80211 puts some precalculated
  90. * data in there. This data is the same for all devices, so we don't
  91. * get concurrency issues */
  92. #define RATETAB_ENT(_rateid, _flags) \
  93. { \
  94. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  95. .hw_value = (_rateid), \
  96. .flags = (_flags), \
  97. }
  98. /*
  99. * NOTE: When changing this, sync with xmit.c's
  100. * b43_plcp_get_bitrate_idx_* functions!
  101. */
  102. static struct ieee80211_rate __b43_ratetable[] = {
  103. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  104. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  105. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  106. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  107. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  110. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  111. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  112. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  113. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  114. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  115. };
  116. #define b43_a_ratetable (__b43_ratetable + 4)
  117. #define b43_a_ratetable_size 8
  118. #define b43_b_ratetable (__b43_ratetable + 0)
  119. #define b43_b_ratetable_size 4
  120. #define b43_g_ratetable (__b43_ratetable + 0)
  121. #define b43_g_ratetable_size 12
  122. #define CHAN4G(_channel, _freq, _flags) { \
  123. .band = IEEE80211_BAND_2GHZ, \
  124. .center_freq = (_freq), \
  125. .hw_value = (_channel), \
  126. .flags = (_flags), \
  127. .max_antenna_gain = 0, \
  128. .max_power = 30, \
  129. }
  130. static struct ieee80211_channel b43_2ghz_chantable[] = {
  131. CHAN4G(1, 2412, 0),
  132. CHAN4G(2, 2417, 0),
  133. CHAN4G(3, 2422, 0),
  134. CHAN4G(4, 2427, 0),
  135. CHAN4G(5, 2432, 0),
  136. CHAN4G(6, 2437, 0),
  137. CHAN4G(7, 2442, 0),
  138. CHAN4G(8, 2447, 0),
  139. CHAN4G(9, 2452, 0),
  140. CHAN4G(10, 2457, 0),
  141. CHAN4G(11, 2462, 0),
  142. CHAN4G(12, 2467, 0),
  143. CHAN4G(13, 2472, 0),
  144. CHAN4G(14, 2484, 0),
  145. };
  146. #undef CHAN4G
  147. #define CHAN5G(_channel, _flags) { \
  148. .band = IEEE80211_BAND_5GHZ, \
  149. .center_freq = 5000 + (5 * (_channel)), \
  150. .hw_value = (_channel), \
  151. .flags = (_flags), \
  152. .max_antenna_gain = 0, \
  153. .max_power = 30, \
  154. }
  155. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  156. CHAN5G(32, 0), CHAN5G(34, 0),
  157. CHAN5G(36, 0), CHAN5G(38, 0),
  158. CHAN5G(40, 0), CHAN5G(42, 0),
  159. CHAN5G(44, 0), CHAN5G(46, 0),
  160. CHAN5G(48, 0), CHAN5G(50, 0),
  161. CHAN5G(52, 0), CHAN5G(54, 0),
  162. CHAN5G(56, 0), CHAN5G(58, 0),
  163. CHAN5G(60, 0), CHAN5G(62, 0),
  164. CHAN5G(64, 0), CHAN5G(66, 0),
  165. CHAN5G(68, 0), CHAN5G(70, 0),
  166. CHAN5G(72, 0), CHAN5G(74, 0),
  167. CHAN5G(76, 0), CHAN5G(78, 0),
  168. CHAN5G(80, 0), CHAN5G(82, 0),
  169. CHAN5G(84, 0), CHAN5G(86, 0),
  170. CHAN5G(88, 0), CHAN5G(90, 0),
  171. CHAN5G(92, 0), CHAN5G(94, 0),
  172. CHAN5G(96, 0), CHAN5G(98, 0),
  173. CHAN5G(100, 0), CHAN5G(102, 0),
  174. CHAN5G(104, 0), CHAN5G(106, 0),
  175. CHAN5G(108, 0), CHAN5G(110, 0),
  176. CHAN5G(112, 0), CHAN5G(114, 0),
  177. CHAN5G(116, 0), CHAN5G(118, 0),
  178. CHAN5G(120, 0), CHAN5G(122, 0),
  179. CHAN5G(124, 0), CHAN5G(126, 0),
  180. CHAN5G(128, 0), CHAN5G(130, 0),
  181. CHAN5G(132, 0), CHAN5G(134, 0),
  182. CHAN5G(136, 0), CHAN5G(138, 0),
  183. CHAN5G(140, 0), CHAN5G(142, 0),
  184. CHAN5G(144, 0), CHAN5G(145, 0),
  185. CHAN5G(146, 0), CHAN5G(147, 0),
  186. CHAN5G(148, 0), CHAN5G(149, 0),
  187. CHAN5G(150, 0), CHAN5G(151, 0),
  188. CHAN5G(152, 0), CHAN5G(153, 0),
  189. CHAN5G(154, 0), CHAN5G(155, 0),
  190. CHAN5G(156, 0), CHAN5G(157, 0),
  191. CHAN5G(158, 0), CHAN5G(159, 0),
  192. CHAN5G(160, 0), CHAN5G(161, 0),
  193. CHAN5G(162, 0), CHAN5G(163, 0),
  194. CHAN5G(164, 0), CHAN5G(165, 0),
  195. CHAN5G(166, 0), CHAN5G(168, 0),
  196. CHAN5G(170, 0), CHAN5G(172, 0),
  197. CHAN5G(174, 0), CHAN5G(176, 0),
  198. CHAN5G(178, 0), CHAN5G(180, 0),
  199. CHAN5G(182, 0), CHAN5G(184, 0),
  200. CHAN5G(186, 0), CHAN5G(188, 0),
  201. CHAN5G(190, 0), CHAN5G(192, 0),
  202. CHAN5G(194, 0), CHAN5G(196, 0),
  203. CHAN5G(198, 0), CHAN5G(200, 0),
  204. CHAN5G(202, 0), CHAN5G(204, 0),
  205. CHAN5G(206, 0), CHAN5G(208, 0),
  206. CHAN5G(210, 0), CHAN5G(212, 0),
  207. CHAN5G(214, 0), CHAN5G(216, 0),
  208. CHAN5G(218, 0), CHAN5G(220, 0),
  209. CHAN5G(222, 0), CHAN5G(224, 0),
  210. CHAN5G(226, 0), CHAN5G(228, 0),
  211. };
  212. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  213. CHAN5G(34, 0), CHAN5G(36, 0),
  214. CHAN5G(38, 0), CHAN5G(40, 0),
  215. CHAN5G(42, 0), CHAN5G(44, 0),
  216. CHAN5G(46, 0), CHAN5G(48, 0),
  217. CHAN5G(52, 0), CHAN5G(56, 0),
  218. CHAN5G(60, 0), CHAN5G(64, 0),
  219. CHAN5G(100, 0), CHAN5G(104, 0),
  220. CHAN5G(108, 0), CHAN5G(112, 0),
  221. CHAN5G(116, 0), CHAN5G(120, 0),
  222. CHAN5G(124, 0), CHAN5G(128, 0),
  223. CHAN5G(132, 0), CHAN5G(136, 0),
  224. CHAN5G(140, 0), CHAN5G(149, 0),
  225. CHAN5G(153, 0), CHAN5G(157, 0),
  226. CHAN5G(161, 0), CHAN5G(165, 0),
  227. CHAN5G(184, 0), CHAN5G(188, 0),
  228. CHAN5G(192, 0), CHAN5G(196, 0),
  229. CHAN5G(200, 0), CHAN5G(204, 0),
  230. CHAN5G(208, 0), CHAN5G(212, 0),
  231. CHAN5G(216, 0),
  232. };
  233. #undef CHAN5G
  234. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  235. .band = IEEE80211_BAND_5GHZ,
  236. .channels = b43_5ghz_nphy_chantable,
  237. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  238. .bitrates = b43_a_ratetable,
  239. .n_bitrates = b43_a_ratetable_size,
  240. };
  241. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  242. .band = IEEE80211_BAND_5GHZ,
  243. .channels = b43_5ghz_aphy_chantable,
  244. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  245. .bitrates = b43_a_ratetable,
  246. .n_bitrates = b43_a_ratetable_size,
  247. };
  248. static struct ieee80211_supported_band b43_band_2GHz = {
  249. .band = IEEE80211_BAND_2GHZ,
  250. .channels = b43_2ghz_chantable,
  251. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  252. .bitrates = b43_g_ratetable,
  253. .n_bitrates = b43_g_ratetable_size,
  254. };
  255. static void b43_wireless_core_exit(struct b43_wldev *dev);
  256. static int b43_wireless_core_init(struct b43_wldev *dev);
  257. static void b43_wireless_core_stop(struct b43_wldev *dev);
  258. static int b43_wireless_core_start(struct b43_wldev *dev);
  259. static int b43_ratelimit(struct b43_wl *wl)
  260. {
  261. if (!wl || !wl->current_dev)
  262. return 1;
  263. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  264. return 1;
  265. /* We are up and running.
  266. * Ratelimit the messages to avoid DoS over the net. */
  267. return net_ratelimit();
  268. }
  269. void b43info(struct b43_wl *wl, const char *fmt, ...)
  270. {
  271. va_list args;
  272. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  273. return;
  274. if (!b43_ratelimit(wl))
  275. return;
  276. va_start(args, fmt);
  277. printk(KERN_INFO "b43-%s: ",
  278. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  279. vprintk(fmt, args);
  280. va_end(args);
  281. }
  282. void b43err(struct b43_wl *wl, const char *fmt, ...)
  283. {
  284. va_list args;
  285. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  286. return;
  287. if (!b43_ratelimit(wl))
  288. return;
  289. va_start(args, fmt);
  290. printk(KERN_ERR "b43-%s ERROR: ",
  291. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  292. vprintk(fmt, args);
  293. va_end(args);
  294. }
  295. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  296. {
  297. va_list args;
  298. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  299. return;
  300. if (!b43_ratelimit(wl))
  301. return;
  302. va_start(args, fmt);
  303. printk(KERN_WARNING "b43-%s warning: ",
  304. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  305. vprintk(fmt, args);
  306. va_end(args);
  307. }
  308. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  309. {
  310. va_list args;
  311. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  312. return;
  313. va_start(args, fmt);
  314. printk(KERN_DEBUG "b43-%s debug: ",
  315. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  316. vprintk(fmt, args);
  317. va_end(args);
  318. }
  319. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  320. {
  321. u32 macctl;
  322. B43_WARN_ON(offset % 4 != 0);
  323. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  324. if (macctl & B43_MACCTL_BE)
  325. val = swab32(val);
  326. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  327. mmiowb();
  328. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  329. }
  330. static inline void b43_shm_control_word(struct b43_wldev *dev,
  331. u16 routing, u16 offset)
  332. {
  333. u32 control;
  334. /* "offset" is the WORD offset. */
  335. control = routing;
  336. control <<= 16;
  337. control |= offset;
  338. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  339. }
  340. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  341. {
  342. u32 ret;
  343. if (routing == B43_SHM_SHARED) {
  344. B43_WARN_ON(offset & 0x0001);
  345. if (offset & 0x0003) {
  346. /* Unaligned access */
  347. b43_shm_control_word(dev, routing, offset >> 2);
  348. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  349. ret <<= 16;
  350. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  351. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  352. goto out;
  353. }
  354. offset >>= 2;
  355. }
  356. b43_shm_control_word(dev, routing, offset);
  357. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  358. out:
  359. return ret;
  360. }
  361. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  362. {
  363. struct b43_wl *wl = dev->wl;
  364. unsigned long flags;
  365. u32 ret;
  366. spin_lock_irqsave(&wl->shm_lock, flags);
  367. ret = __b43_shm_read32(dev, routing, offset);
  368. spin_unlock_irqrestore(&wl->shm_lock, flags);
  369. return ret;
  370. }
  371. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  372. {
  373. u16 ret;
  374. if (routing == B43_SHM_SHARED) {
  375. B43_WARN_ON(offset & 0x0001);
  376. if (offset & 0x0003) {
  377. /* Unaligned access */
  378. b43_shm_control_word(dev, routing, offset >> 2);
  379. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  380. goto out;
  381. }
  382. offset >>= 2;
  383. }
  384. b43_shm_control_word(dev, routing, offset);
  385. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  386. out:
  387. return ret;
  388. }
  389. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  390. {
  391. struct b43_wl *wl = dev->wl;
  392. unsigned long flags;
  393. u16 ret;
  394. spin_lock_irqsave(&wl->shm_lock, flags);
  395. ret = __b43_shm_read16(dev, routing, offset);
  396. spin_unlock_irqrestore(&wl->shm_lock, flags);
  397. return ret;
  398. }
  399. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  400. {
  401. if (routing == B43_SHM_SHARED) {
  402. B43_WARN_ON(offset & 0x0001);
  403. if (offset & 0x0003) {
  404. /* Unaligned access */
  405. b43_shm_control_word(dev, routing, offset >> 2);
  406. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  407. (value >> 16) & 0xffff);
  408. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  409. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  410. return;
  411. }
  412. offset >>= 2;
  413. }
  414. b43_shm_control_word(dev, routing, offset);
  415. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  416. }
  417. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  418. {
  419. struct b43_wl *wl = dev->wl;
  420. unsigned long flags;
  421. spin_lock_irqsave(&wl->shm_lock, flags);
  422. __b43_shm_write32(dev, routing, offset, value);
  423. spin_unlock_irqrestore(&wl->shm_lock, flags);
  424. }
  425. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  426. {
  427. if (routing == B43_SHM_SHARED) {
  428. B43_WARN_ON(offset & 0x0001);
  429. if (offset & 0x0003) {
  430. /* Unaligned access */
  431. b43_shm_control_word(dev, routing, offset >> 2);
  432. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  433. return;
  434. }
  435. offset >>= 2;
  436. }
  437. b43_shm_control_word(dev, routing, offset);
  438. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  439. }
  440. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  441. {
  442. struct b43_wl *wl = dev->wl;
  443. unsigned long flags;
  444. spin_lock_irqsave(&wl->shm_lock, flags);
  445. __b43_shm_write16(dev, routing, offset, value);
  446. spin_unlock_irqrestore(&wl->shm_lock, flags);
  447. }
  448. /* Read HostFlags */
  449. u64 b43_hf_read(struct b43_wldev *dev)
  450. {
  451. u64 ret;
  452. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  453. ret <<= 16;
  454. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  455. ret <<= 16;
  456. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  457. return ret;
  458. }
  459. /* Write HostFlags */
  460. void b43_hf_write(struct b43_wldev *dev, u64 value)
  461. {
  462. u16 lo, mi, hi;
  463. lo = (value & 0x00000000FFFFULL);
  464. mi = (value & 0x0000FFFF0000ULL) >> 16;
  465. hi = (value & 0xFFFF00000000ULL) >> 32;
  466. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  467. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  468. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  469. }
  470. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  471. {
  472. u32 low, high;
  473. B43_WARN_ON(dev->dev->id.revision < 3);
  474. /* The hardware guarantees us an atomic read, if we
  475. * read the low register first. */
  476. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  477. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  478. *tsf = high;
  479. *tsf <<= 32;
  480. *tsf |= low;
  481. }
  482. static void b43_time_lock(struct b43_wldev *dev)
  483. {
  484. u32 macctl;
  485. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  486. macctl |= B43_MACCTL_TBTTHOLD;
  487. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  488. /* Commit the write */
  489. b43_read32(dev, B43_MMIO_MACCTL);
  490. }
  491. static void b43_time_unlock(struct b43_wldev *dev)
  492. {
  493. u32 macctl;
  494. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  495. macctl &= ~B43_MACCTL_TBTTHOLD;
  496. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  497. /* Commit the write */
  498. b43_read32(dev, B43_MMIO_MACCTL);
  499. }
  500. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  501. {
  502. u32 low, high;
  503. B43_WARN_ON(dev->dev->id.revision < 3);
  504. low = tsf;
  505. high = (tsf >> 32);
  506. /* The hardware guarantees us an atomic write, if we
  507. * write the low register first. */
  508. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  509. mmiowb();
  510. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  511. mmiowb();
  512. }
  513. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  514. {
  515. b43_time_lock(dev);
  516. b43_tsf_write_locked(dev, tsf);
  517. b43_time_unlock(dev);
  518. }
  519. static
  520. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  521. {
  522. static const u8 zero_addr[ETH_ALEN] = { 0 };
  523. u16 data;
  524. if (!mac)
  525. mac = zero_addr;
  526. offset |= 0x0020;
  527. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  528. data = mac[0];
  529. data |= mac[1] << 8;
  530. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  531. data = mac[2];
  532. data |= mac[3] << 8;
  533. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  534. data = mac[4];
  535. data |= mac[5] << 8;
  536. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  537. }
  538. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  539. {
  540. const u8 *mac;
  541. const u8 *bssid;
  542. u8 mac_bssid[ETH_ALEN * 2];
  543. int i;
  544. u32 tmp;
  545. bssid = dev->wl->bssid;
  546. mac = dev->wl->mac_addr;
  547. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  548. memcpy(mac_bssid, mac, ETH_ALEN);
  549. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  550. /* Write our MAC address and BSSID to template ram */
  551. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  552. tmp = (u32) (mac_bssid[i + 0]);
  553. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  554. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  555. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  556. b43_ram_write(dev, 0x20 + i, tmp);
  557. }
  558. }
  559. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  560. {
  561. b43_write_mac_bssid_templates(dev);
  562. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  563. }
  564. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  565. {
  566. /* slot_time is in usec. */
  567. if (dev->phy.type != B43_PHYTYPE_G)
  568. return;
  569. b43_write16(dev, 0x684, 510 + slot_time);
  570. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  571. }
  572. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  573. {
  574. b43_set_slot_time(dev, 9);
  575. }
  576. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  577. {
  578. b43_set_slot_time(dev, 20);
  579. }
  580. /* Synchronize IRQ top- and bottom-half.
  581. * IRQs must be masked before calling this.
  582. * This must not be called with the irq_lock held.
  583. */
  584. static void b43_synchronize_irq(struct b43_wldev *dev)
  585. {
  586. synchronize_irq(dev->dev->irq);
  587. tasklet_kill(&dev->isr_tasklet);
  588. }
  589. /* DummyTransmission function, as documented on
  590. * http://bcm-specs.sipsolutions.net/DummyTransmission
  591. */
  592. void b43_dummy_transmission(struct b43_wldev *dev)
  593. {
  594. struct b43_wl *wl = dev->wl;
  595. struct b43_phy *phy = &dev->phy;
  596. unsigned int i, max_loop;
  597. u16 value;
  598. u32 buffer[5] = {
  599. 0x00000000,
  600. 0x00D40000,
  601. 0x00000000,
  602. 0x01000000,
  603. 0x00000000,
  604. };
  605. switch (phy->type) {
  606. case B43_PHYTYPE_A:
  607. max_loop = 0x1E;
  608. buffer[0] = 0x000201CC;
  609. break;
  610. case B43_PHYTYPE_B:
  611. case B43_PHYTYPE_G:
  612. max_loop = 0xFA;
  613. buffer[0] = 0x000B846E;
  614. break;
  615. default:
  616. B43_WARN_ON(1);
  617. return;
  618. }
  619. spin_lock_irq(&wl->irq_lock);
  620. write_lock(&wl->tx_lock);
  621. for (i = 0; i < 5; i++)
  622. b43_ram_write(dev, i * 4, buffer[i]);
  623. /* Commit writes */
  624. b43_read32(dev, B43_MMIO_MACCTL);
  625. b43_write16(dev, 0x0568, 0x0000);
  626. b43_write16(dev, 0x07C0, 0x0000);
  627. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  628. b43_write16(dev, 0x050C, value);
  629. b43_write16(dev, 0x0508, 0x0000);
  630. b43_write16(dev, 0x050A, 0x0000);
  631. b43_write16(dev, 0x054C, 0x0000);
  632. b43_write16(dev, 0x056A, 0x0014);
  633. b43_write16(dev, 0x0568, 0x0826);
  634. b43_write16(dev, 0x0500, 0x0000);
  635. b43_write16(dev, 0x0502, 0x0030);
  636. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  637. b43_radio_write16(dev, 0x0051, 0x0017);
  638. for (i = 0x00; i < max_loop; i++) {
  639. value = b43_read16(dev, 0x050E);
  640. if (value & 0x0080)
  641. break;
  642. udelay(10);
  643. }
  644. for (i = 0x00; i < 0x0A; i++) {
  645. value = b43_read16(dev, 0x050E);
  646. if (value & 0x0400)
  647. break;
  648. udelay(10);
  649. }
  650. for (i = 0x00; i < 0x19; i++) {
  651. value = b43_read16(dev, 0x0690);
  652. if (!(value & 0x0100))
  653. break;
  654. udelay(10);
  655. }
  656. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  657. b43_radio_write16(dev, 0x0051, 0x0037);
  658. write_unlock(&wl->tx_lock);
  659. spin_unlock_irq(&wl->irq_lock);
  660. }
  661. static void key_write(struct b43_wldev *dev,
  662. u8 index, u8 algorithm, const u8 *key)
  663. {
  664. unsigned int i;
  665. u32 offset;
  666. u16 value;
  667. u16 kidx;
  668. /* Key index/algo block */
  669. kidx = b43_kidx_to_fw(dev, index);
  670. value = ((kidx << 4) | algorithm);
  671. b43_shm_write16(dev, B43_SHM_SHARED,
  672. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  673. /* Write the key to the Key Table Pointer offset */
  674. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  675. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  676. value = key[i];
  677. value |= (u16) (key[i + 1]) << 8;
  678. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  679. }
  680. }
  681. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  682. {
  683. u32 addrtmp[2] = { 0, 0, };
  684. u8 per_sta_keys_start = 8;
  685. if (b43_new_kidx_api(dev))
  686. per_sta_keys_start = 4;
  687. B43_WARN_ON(index < per_sta_keys_start);
  688. /* We have two default TX keys and possibly two default RX keys.
  689. * Physical mac 0 is mapped to physical key 4 or 8, depending
  690. * on the firmware version.
  691. * So we must adjust the index here.
  692. */
  693. index -= per_sta_keys_start;
  694. if (addr) {
  695. addrtmp[0] = addr[0];
  696. addrtmp[0] |= ((u32) (addr[1]) << 8);
  697. addrtmp[0] |= ((u32) (addr[2]) << 16);
  698. addrtmp[0] |= ((u32) (addr[3]) << 24);
  699. addrtmp[1] = addr[4];
  700. addrtmp[1] |= ((u32) (addr[5]) << 8);
  701. }
  702. if (dev->dev->id.revision >= 5) {
  703. /* Receive match transmitter address mechanism */
  704. b43_shm_write32(dev, B43_SHM_RCMTA,
  705. (index * 2) + 0, addrtmp[0]);
  706. b43_shm_write16(dev, B43_SHM_RCMTA,
  707. (index * 2) + 1, addrtmp[1]);
  708. } else {
  709. /* RXE (Receive Engine) and
  710. * PSM (Programmable State Machine) mechanism
  711. */
  712. if (index < 8) {
  713. /* TODO write to RCM 16, 19, 22 and 25 */
  714. } else {
  715. b43_shm_write32(dev, B43_SHM_SHARED,
  716. B43_SHM_SH_PSM + (index * 6) + 0,
  717. addrtmp[0]);
  718. b43_shm_write16(dev, B43_SHM_SHARED,
  719. B43_SHM_SH_PSM + (index * 6) + 4,
  720. addrtmp[1]);
  721. }
  722. }
  723. }
  724. static void do_key_write(struct b43_wldev *dev,
  725. u8 index, u8 algorithm,
  726. const u8 *key, size_t key_len, const u8 *mac_addr)
  727. {
  728. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  729. u8 per_sta_keys_start = 8;
  730. if (b43_new_kidx_api(dev))
  731. per_sta_keys_start = 4;
  732. B43_WARN_ON(index >= dev->max_nr_keys);
  733. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  734. if (index >= per_sta_keys_start)
  735. keymac_write(dev, index, NULL); /* First zero out mac. */
  736. if (key)
  737. memcpy(buf, key, key_len);
  738. key_write(dev, index, algorithm, buf);
  739. if (index >= per_sta_keys_start)
  740. keymac_write(dev, index, mac_addr);
  741. dev->key[index].algorithm = algorithm;
  742. }
  743. static int b43_key_write(struct b43_wldev *dev,
  744. int index, u8 algorithm,
  745. const u8 *key, size_t key_len,
  746. const u8 *mac_addr,
  747. struct ieee80211_key_conf *keyconf)
  748. {
  749. int i;
  750. int sta_keys_start;
  751. if (key_len > B43_SEC_KEYSIZE)
  752. return -EINVAL;
  753. for (i = 0; i < dev->max_nr_keys; i++) {
  754. /* Check that we don't already have this key. */
  755. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  756. }
  757. if (index < 0) {
  758. /* Pairwise key. Get an empty slot for the key. */
  759. if (b43_new_kidx_api(dev))
  760. sta_keys_start = 4;
  761. else
  762. sta_keys_start = 8;
  763. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  764. if (!dev->key[i].keyconf) {
  765. /* found empty */
  766. index = i;
  767. break;
  768. }
  769. }
  770. if (index < 0) {
  771. b43warn(dev->wl, "Out of hardware key memory\n");
  772. return -ENOSPC;
  773. }
  774. } else
  775. B43_WARN_ON(index > 3);
  776. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  777. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  778. /* Default RX key */
  779. B43_WARN_ON(mac_addr);
  780. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  781. }
  782. keyconf->hw_key_idx = index;
  783. dev->key[index].keyconf = keyconf;
  784. return 0;
  785. }
  786. static int b43_key_clear(struct b43_wldev *dev, int index)
  787. {
  788. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  789. return -EINVAL;
  790. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  791. NULL, B43_SEC_KEYSIZE, NULL);
  792. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  793. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  794. NULL, B43_SEC_KEYSIZE, NULL);
  795. }
  796. dev->key[index].keyconf = NULL;
  797. return 0;
  798. }
  799. static void b43_clear_keys(struct b43_wldev *dev)
  800. {
  801. int i;
  802. for (i = 0; i < dev->max_nr_keys; i++)
  803. b43_key_clear(dev, i);
  804. }
  805. static void b43_dump_keymemory(struct b43_wldev *dev)
  806. {
  807. unsigned int i, index, offset;
  808. DECLARE_MAC_BUF(macbuf);
  809. u8 mac[ETH_ALEN];
  810. u16 algo;
  811. u32 rcmta0;
  812. u16 rcmta1;
  813. u64 hf;
  814. struct b43_key *key;
  815. if (!b43_debug(dev, B43_DBG_KEYS))
  816. return;
  817. hf = b43_hf_read(dev);
  818. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  819. !!(hf & B43_HF_USEDEFKEYS));
  820. for (index = 0; index < dev->max_nr_keys; index++) {
  821. key = &(dev->key[index]);
  822. printk(KERN_DEBUG "Key slot %02u: %s",
  823. index, (key->keyconf == NULL) ? " " : "*");
  824. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  825. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  826. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  827. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  828. }
  829. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  830. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  831. printk(" Algo: %04X/%02X", algo, key->algorithm);
  832. if (index >= 4) {
  833. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  834. ((index - 4) * 2) + 0);
  835. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  836. ((index - 4) * 2) + 1);
  837. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  838. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  839. printk(" MAC: %s",
  840. print_mac(macbuf, mac));
  841. } else
  842. printk(" DEFAULT KEY");
  843. printk("\n");
  844. }
  845. }
  846. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  847. {
  848. u32 macctl;
  849. u16 ucstat;
  850. bool hwps;
  851. bool awake;
  852. int i;
  853. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  854. (ps_flags & B43_PS_DISABLED));
  855. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  856. if (ps_flags & B43_PS_ENABLED) {
  857. hwps = 1;
  858. } else if (ps_flags & B43_PS_DISABLED) {
  859. hwps = 0;
  860. } else {
  861. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  862. // and thus is not an AP and we are associated, set bit 25
  863. }
  864. if (ps_flags & B43_PS_AWAKE) {
  865. awake = 1;
  866. } else if (ps_flags & B43_PS_ASLEEP) {
  867. awake = 0;
  868. } else {
  869. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  870. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  871. // successful, set bit26
  872. }
  873. /* FIXME: For now we force awake-on and hwps-off */
  874. hwps = 0;
  875. awake = 1;
  876. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  877. if (hwps)
  878. macctl |= B43_MACCTL_HWPS;
  879. else
  880. macctl &= ~B43_MACCTL_HWPS;
  881. if (awake)
  882. macctl |= B43_MACCTL_AWAKE;
  883. else
  884. macctl &= ~B43_MACCTL_AWAKE;
  885. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  886. /* Commit write */
  887. b43_read32(dev, B43_MMIO_MACCTL);
  888. if (awake && dev->dev->id.revision >= 5) {
  889. /* Wait for the microcode to wake up. */
  890. for (i = 0; i < 100; i++) {
  891. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  892. B43_SHM_SH_UCODESTAT);
  893. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  894. break;
  895. udelay(10);
  896. }
  897. }
  898. }
  899. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  900. {
  901. u32 tmslow;
  902. u32 macctl;
  903. flags |= B43_TMSLOW_PHYCLKEN;
  904. flags |= B43_TMSLOW_PHYRESET;
  905. ssb_device_enable(dev->dev, flags);
  906. msleep(2); /* Wait for the PLL to turn on. */
  907. /* Now take the PHY out of Reset again */
  908. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  909. tmslow |= SSB_TMSLOW_FGC;
  910. tmslow &= ~B43_TMSLOW_PHYRESET;
  911. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  912. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  913. msleep(1);
  914. tmslow &= ~SSB_TMSLOW_FGC;
  915. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  916. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  917. msleep(1);
  918. /* Turn Analog ON, but only if we already know the PHY-type.
  919. * This protects against very early setup where we don't know the
  920. * PHY-type, yet. wireless_core_reset will be called once again later,
  921. * when we know the PHY-type. */
  922. if (dev->phy.ops)
  923. dev->phy.ops->switch_analog(dev, 1);
  924. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  925. macctl &= ~B43_MACCTL_GMODE;
  926. if (flags & B43_TMSLOW_GMODE)
  927. macctl |= B43_MACCTL_GMODE;
  928. macctl |= B43_MACCTL_IHR_ENABLED;
  929. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  930. }
  931. static void handle_irq_transmit_status(struct b43_wldev *dev)
  932. {
  933. u32 v0, v1;
  934. u16 tmp;
  935. struct b43_txstatus stat;
  936. while (1) {
  937. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  938. if (!(v0 & 0x00000001))
  939. break;
  940. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  941. stat.cookie = (v0 >> 16);
  942. stat.seq = (v1 & 0x0000FFFF);
  943. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  944. tmp = (v0 & 0x0000FFFF);
  945. stat.frame_count = ((tmp & 0xF000) >> 12);
  946. stat.rts_count = ((tmp & 0x0F00) >> 8);
  947. stat.supp_reason = ((tmp & 0x001C) >> 2);
  948. stat.pm_indicated = !!(tmp & 0x0080);
  949. stat.intermediate = !!(tmp & 0x0040);
  950. stat.for_ampdu = !!(tmp & 0x0020);
  951. stat.acked = !!(tmp & 0x0002);
  952. b43_handle_txstatus(dev, &stat);
  953. }
  954. }
  955. static void drain_txstatus_queue(struct b43_wldev *dev)
  956. {
  957. u32 dummy;
  958. if (dev->dev->id.revision < 5)
  959. return;
  960. /* Read all entries from the microcode TXstatus FIFO
  961. * and throw them away.
  962. */
  963. while (1) {
  964. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  965. if (!(dummy & 0x00000001))
  966. break;
  967. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  968. }
  969. }
  970. static u32 b43_jssi_read(struct b43_wldev *dev)
  971. {
  972. u32 val = 0;
  973. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  974. val <<= 16;
  975. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  976. return val;
  977. }
  978. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  979. {
  980. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  981. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  982. }
  983. static void b43_generate_noise_sample(struct b43_wldev *dev)
  984. {
  985. b43_jssi_write(dev, 0x7F7F7F7F);
  986. b43_write32(dev, B43_MMIO_MACCMD,
  987. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  988. }
  989. static void b43_calculate_link_quality(struct b43_wldev *dev)
  990. {
  991. /* Top half of Link Quality calculation. */
  992. if (dev->phy.type != B43_PHYTYPE_G)
  993. return;
  994. if (dev->noisecalc.calculation_running)
  995. return;
  996. dev->noisecalc.calculation_running = 1;
  997. dev->noisecalc.nr_samples = 0;
  998. b43_generate_noise_sample(dev);
  999. }
  1000. static void handle_irq_noise(struct b43_wldev *dev)
  1001. {
  1002. struct b43_phy_g *phy = dev->phy.g;
  1003. u16 tmp;
  1004. u8 noise[4];
  1005. u8 i, j;
  1006. s32 average;
  1007. /* Bottom half of Link Quality calculation. */
  1008. if (dev->phy.type != B43_PHYTYPE_G)
  1009. return;
  1010. /* Possible race condition: It might be possible that the user
  1011. * changed to a different channel in the meantime since we
  1012. * started the calculation. We ignore that fact, since it's
  1013. * not really that much of a problem. The background noise is
  1014. * an estimation only anyway. Slightly wrong results will get damped
  1015. * by the averaging of the 8 sample rounds. Additionally the
  1016. * value is shortlived. So it will be replaced by the next noise
  1017. * calculation round soon. */
  1018. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1019. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1020. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1021. noise[2] == 0x7F || noise[3] == 0x7F)
  1022. goto generate_new;
  1023. /* Get the noise samples. */
  1024. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1025. i = dev->noisecalc.nr_samples;
  1026. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1027. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1028. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1029. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1030. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1031. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1032. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1033. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1034. dev->noisecalc.nr_samples++;
  1035. if (dev->noisecalc.nr_samples == 8) {
  1036. /* Calculate the Link Quality by the noise samples. */
  1037. average = 0;
  1038. for (i = 0; i < 8; i++) {
  1039. for (j = 0; j < 4; j++)
  1040. average += dev->noisecalc.samples[i][j];
  1041. }
  1042. average /= (8 * 4);
  1043. average *= 125;
  1044. average += 64;
  1045. average /= 128;
  1046. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1047. tmp = (tmp / 128) & 0x1F;
  1048. if (tmp >= 8)
  1049. average += 2;
  1050. else
  1051. average -= 25;
  1052. if (tmp == 8)
  1053. average -= 72;
  1054. else
  1055. average -= 48;
  1056. dev->stats.link_noise = average;
  1057. dev->noisecalc.calculation_running = 0;
  1058. return;
  1059. }
  1060. generate_new:
  1061. b43_generate_noise_sample(dev);
  1062. }
  1063. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1064. {
  1065. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1066. ///TODO: PS TBTT
  1067. } else {
  1068. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1069. b43_power_saving_ctl_bits(dev, 0);
  1070. }
  1071. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1072. dev->dfq_valid = 1;
  1073. }
  1074. static void handle_irq_atim_end(struct b43_wldev *dev)
  1075. {
  1076. if (dev->dfq_valid) {
  1077. b43_write32(dev, B43_MMIO_MACCMD,
  1078. b43_read32(dev, B43_MMIO_MACCMD)
  1079. | B43_MACCMD_DFQ_VALID);
  1080. dev->dfq_valid = 0;
  1081. }
  1082. }
  1083. static void handle_irq_pmq(struct b43_wldev *dev)
  1084. {
  1085. u32 tmp;
  1086. //TODO: AP mode.
  1087. while (1) {
  1088. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1089. if (!(tmp & 0x00000008))
  1090. break;
  1091. }
  1092. /* 16bit write is odd, but correct. */
  1093. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1094. }
  1095. static void b43_write_template_common(struct b43_wldev *dev,
  1096. const u8 *data, u16 size,
  1097. u16 ram_offset,
  1098. u16 shm_size_offset, u8 rate)
  1099. {
  1100. u32 i, tmp;
  1101. struct b43_plcp_hdr4 plcp;
  1102. plcp.data = 0;
  1103. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1104. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1105. ram_offset += sizeof(u32);
  1106. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1107. * So leave the first two bytes of the next write blank.
  1108. */
  1109. tmp = (u32) (data[0]) << 16;
  1110. tmp |= (u32) (data[1]) << 24;
  1111. b43_ram_write(dev, ram_offset, tmp);
  1112. ram_offset += sizeof(u32);
  1113. for (i = 2; i < size; i += sizeof(u32)) {
  1114. tmp = (u32) (data[i + 0]);
  1115. if (i + 1 < size)
  1116. tmp |= (u32) (data[i + 1]) << 8;
  1117. if (i + 2 < size)
  1118. tmp |= (u32) (data[i + 2]) << 16;
  1119. if (i + 3 < size)
  1120. tmp |= (u32) (data[i + 3]) << 24;
  1121. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1122. }
  1123. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1124. size + sizeof(struct b43_plcp_hdr6));
  1125. }
  1126. /* Check if the use of the antenna that ieee80211 told us to
  1127. * use is possible. This will fall back to DEFAULT.
  1128. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1129. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1130. u8 antenna_nr)
  1131. {
  1132. u8 antenna_mask;
  1133. if (antenna_nr == 0) {
  1134. /* Zero means "use default antenna". That's always OK. */
  1135. return 0;
  1136. }
  1137. /* Get the mask of available antennas. */
  1138. if (dev->phy.gmode)
  1139. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1140. else
  1141. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1142. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1143. /* This antenna is not available. Fall back to default. */
  1144. return 0;
  1145. }
  1146. return antenna_nr;
  1147. }
  1148. /* Convert a b43 antenna number value to the PHY TX control value. */
  1149. static u16 b43_antenna_to_phyctl(int antenna)
  1150. {
  1151. switch (antenna) {
  1152. case B43_ANTENNA0:
  1153. return B43_TXH_PHY_ANT0;
  1154. case B43_ANTENNA1:
  1155. return B43_TXH_PHY_ANT1;
  1156. case B43_ANTENNA2:
  1157. return B43_TXH_PHY_ANT2;
  1158. case B43_ANTENNA3:
  1159. return B43_TXH_PHY_ANT3;
  1160. case B43_ANTENNA_AUTO:
  1161. return B43_TXH_PHY_ANT01AUTO;
  1162. }
  1163. B43_WARN_ON(1);
  1164. return 0;
  1165. }
  1166. static void b43_write_beacon_template(struct b43_wldev *dev,
  1167. u16 ram_offset,
  1168. u16 shm_size_offset)
  1169. {
  1170. unsigned int i, len, variable_len;
  1171. const struct ieee80211_mgmt *bcn;
  1172. const u8 *ie;
  1173. bool tim_found = 0;
  1174. unsigned int rate;
  1175. u16 ctl;
  1176. int antenna;
  1177. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1178. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1179. len = min((size_t) dev->wl->current_beacon->len,
  1180. 0x200 - sizeof(struct b43_plcp_hdr6));
  1181. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1182. b43_write_template_common(dev, (const u8 *)bcn,
  1183. len, ram_offset, shm_size_offset, rate);
  1184. /* Write the PHY TX control parameters. */
  1185. antenna = B43_ANTENNA_DEFAULT;
  1186. antenna = b43_antenna_to_phyctl(antenna);
  1187. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1188. /* We can't send beacons with short preamble. Would get PHY errors. */
  1189. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1190. ctl &= ~B43_TXH_PHY_ANT;
  1191. ctl &= ~B43_TXH_PHY_ENC;
  1192. ctl |= antenna;
  1193. if (b43_is_cck_rate(rate))
  1194. ctl |= B43_TXH_PHY_ENC_CCK;
  1195. else
  1196. ctl |= B43_TXH_PHY_ENC_OFDM;
  1197. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1198. /* Find the position of the TIM and the DTIM_period value
  1199. * and write them to SHM. */
  1200. ie = bcn->u.beacon.variable;
  1201. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1202. for (i = 0; i < variable_len - 2; ) {
  1203. uint8_t ie_id, ie_len;
  1204. ie_id = ie[i];
  1205. ie_len = ie[i + 1];
  1206. if (ie_id == 5) {
  1207. u16 tim_position;
  1208. u16 dtim_period;
  1209. /* This is the TIM Information Element */
  1210. /* Check whether the ie_len is in the beacon data range. */
  1211. if (variable_len < ie_len + 2 + i)
  1212. break;
  1213. /* A valid TIM is at least 4 bytes long. */
  1214. if (ie_len < 4)
  1215. break;
  1216. tim_found = 1;
  1217. tim_position = sizeof(struct b43_plcp_hdr6);
  1218. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1219. tim_position += i;
  1220. dtim_period = ie[i + 3];
  1221. b43_shm_write16(dev, B43_SHM_SHARED,
  1222. B43_SHM_SH_TIMBPOS, tim_position);
  1223. b43_shm_write16(dev, B43_SHM_SHARED,
  1224. B43_SHM_SH_DTIMPER, dtim_period);
  1225. break;
  1226. }
  1227. i += ie_len + 2;
  1228. }
  1229. if (!tim_found) {
  1230. /*
  1231. * If ucode wants to modify TIM do it behind the beacon, this
  1232. * will happen, for example, when doing mesh networking.
  1233. */
  1234. b43_shm_write16(dev, B43_SHM_SHARED,
  1235. B43_SHM_SH_TIMBPOS,
  1236. len + sizeof(struct b43_plcp_hdr6));
  1237. b43_shm_write16(dev, B43_SHM_SHARED,
  1238. B43_SHM_SH_DTIMPER, 0);
  1239. }
  1240. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1241. }
  1242. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1243. u16 shm_offset, u16 size,
  1244. struct ieee80211_rate *rate)
  1245. {
  1246. struct b43_plcp_hdr4 plcp;
  1247. u32 tmp;
  1248. __le16 dur;
  1249. plcp.data = 0;
  1250. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1251. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1252. dev->wl->vif, size,
  1253. rate);
  1254. /* Write PLCP in two parts and timing for packet transfer */
  1255. tmp = le32_to_cpu(plcp.data);
  1256. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1257. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1258. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1259. }
  1260. /* Instead of using custom probe response template, this function
  1261. * just patches custom beacon template by:
  1262. * 1) Changing packet type
  1263. * 2) Patching duration field
  1264. * 3) Stripping TIM
  1265. */
  1266. static const u8 *b43_generate_probe_resp(struct b43_wldev *dev,
  1267. u16 *dest_size,
  1268. struct ieee80211_rate *rate)
  1269. {
  1270. const u8 *src_data;
  1271. u8 *dest_data;
  1272. u16 src_size, elem_size, src_pos, dest_pos;
  1273. __le16 dur;
  1274. struct ieee80211_hdr *hdr;
  1275. size_t ie_start;
  1276. src_size = dev->wl->current_beacon->len;
  1277. src_data = (const u8 *)dev->wl->current_beacon->data;
  1278. /* Get the start offset of the variable IEs in the packet. */
  1279. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1280. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1281. if (B43_WARN_ON(src_size < ie_start))
  1282. return NULL;
  1283. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1284. if (unlikely(!dest_data))
  1285. return NULL;
  1286. /* Copy the static data and all Information Elements, except the TIM. */
  1287. memcpy(dest_data, src_data, ie_start);
  1288. src_pos = ie_start;
  1289. dest_pos = ie_start;
  1290. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1291. elem_size = src_data[src_pos + 1] + 2;
  1292. if (src_data[src_pos] == 5) {
  1293. /* This is the TIM. */
  1294. continue;
  1295. }
  1296. memcpy(dest_data + dest_pos, src_data + src_pos,
  1297. elem_size);
  1298. dest_pos += elem_size;
  1299. }
  1300. *dest_size = dest_pos;
  1301. hdr = (struct ieee80211_hdr *)dest_data;
  1302. /* Set the frame control. */
  1303. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1304. IEEE80211_STYPE_PROBE_RESP);
  1305. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1306. dev->wl->vif, *dest_size,
  1307. rate);
  1308. hdr->duration_id = dur;
  1309. return dest_data;
  1310. }
  1311. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1312. u16 ram_offset,
  1313. u16 shm_size_offset,
  1314. struct ieee80211_rate *rate)
  1315. {
  1316. const u8 *probe_resp_data;
  1317. u16 size;
  1318. size = dev->wl->current_beacon->len;
  1319. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1320. if (unlikely(!probe_resp_data))
  1321. return;
  1322. /* Looks like PLCP headers plus packet timings are stored for
  1323. * all possible basic rates
  1324. */
  1325. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1326. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1327. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1328. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1329. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1330. b43_write_template_common(dev, probe_resp_data,
  1331. size, ram_offset, shm_size_offset,
  1332. rate->hw_value);
  1333. kfree(probe_resp_data);
  1334. }
  1335. static void b43_upload_beacon0(struct b43_wldev *dev)
  1336. {
  1337. struct b43_wl *wl = dev->wl;
  1338. if (wl->beacon0_uploaded)
  1339. return;
  1340. b43_write_beacon_template(dev, 0x68, 0x18);
  1341. /* FIXME: Probe resp upload doesn't really belong here,
  1342. * but we don't use that feature anyway. */
  1343. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1344. &__b43_ratetable[3]);
  1345. wl->beacon0_uploaded = 1;
  1346. }
  1347. static void b43_upload_beacon1(struct b43_wldev *dev)
  1348. {
  1349. struct b43_wl *wl = dev->wl;
  1350. if (wl->beacon1_uploaded)
  1351. return;
  1352. b43_write_beacon_template(dev, 0x468, 0x1A);
  1353. wl->beacon1_uploaded = 1;
  1354. }
  1355. static void handle_irq_beacon(struct b43_wldev *dev)
  1356. {
  1357. struct b43_wl *wl = dev->wl;
  1358. u32 cmd, beacon0_valid, beacon1_valid;
  1359. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1360. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1361. return;
  1362. /* This is the bottom half of the asynchronous beacon update. */
  1363. /* Ignore interrupt in the future. */
  1364. dev->irq_mask &= ~B43_IRQ_BEACON;
  1365. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1366. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1367. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1368. /* Schedule interrupt manually, if busy. */
  1369. if (beacon0_valid && beacon1_valid) {
  1370. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1371. dev->irq_mask |= B43_IRQ_BEACON;
  1372. return;
  1373. }
  1374. if (unlikely(wl->beacon_templates_virgin)) {
  1375. /* We never uploaded a beacon before.
  1376. * Upload both templates now, but only mark one valid. */
  1377. wl->beacon_templates_virgin = 0;
  1378. b43_upload_beacon0(dev);
  1379. b43_upload_beacon1(dev);
  1380. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1381. cmd |= B43_MACCMD_BEACON0_VALID;
  1382. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1383. } else {
  1384. if (!beacon0_valid) {
  1385. b43_upload_beacon0(dev);
  1386. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1387. cmd |= B43_MACCMD_BEACON0_VALID;
  1388. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1389. } else if (!beacon1_valid) {
  1390. b43_upload_beacon1(dev);
  1391. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1392. cmd |= B43_MACCMD_BEACON1_VALID;
  1393. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1394. }
  1395. }
  1396. }
  1397. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1398. {
  1399. struct b43_wl *wl = container_of(work, struct b43_wl,
  1400. beacon_update_trigger);
  1401. struct b43_wldev *dev;
  1402. mutex_lock(&wl->mutex);
  1403. dev = wl->current_dev;
  1404. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1405. spin_lock_irq(&wl->irq_lock);
  1406. /* update beacon right away or defer to irq */
  1407. handle_irq_beacon(dev);
  1408. /* The handler might have updated the IRQ mask. */
  1409. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1410. mmiowb();
  1411. spin_unlock_irq(&wl->irq_lock);
  1412. }
  1413. mutex_unlock(&wl->mutex);
  1414. }
  1415. /* Asynchronously update the packet templates in template RAM.
  1416. * Locking: Requires wl->irq_lock to be locked. */
  1417. static void b43_update_templates(struct b43_wl *wl)
  1418. {
  1419. struct sk_buff *beacon;
  1420. /* This is the top half of the ansynchronous beacon update.
  1421. * The bottom half is the beacon IRQ.
  1422. * Beacon update must be asynchronous to avoid sending an
  1423. * invalid beacon. This can happen for example, if the firmware
  1424. * transmits a beacon while we are updating it. */
  1425. /* We could modify the existing beacon and set the aid bit in
  1426. * the TIM field, but that would probably require resizing and
  1427. * moving of data within the beacon template.
  1428. * Simply request a new beacon and let mac80211 do the hard work. */
  1429. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1430. if (unlikely(!beacon))
  1431. return;
  1432. if (wl->current_beacon)
  1433. dev_kfree_skb_any(wl->current_beacon);
  1434. wl->current_beacon = beacon;
  1435. wl->beacon0_uploaded = 0;
  1436. wl->beacon1_uploaded = 0;
  1437. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1438. }
  1439. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1440. {
  1441. b43_time_lock(dev);
  1442. if (dev->dev->id.revision >= 3) {
  1443. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1444. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1445. } else {
  1446. b43_write16(dev, 0x606, (beacon_int >> 6));
  1447. b43_write16(dev, 0x610, beacon_int);
  1448. }
  1449. b43_time_unlock(dev);
  1450. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1451. }
  1452. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1453. {
  1454. u16 reason;
  1455. /* Read the register that contains the reason code for the panic. */
  1456. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1457. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1458. switch (reason) {
  1459. default:
  1460. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1461. /* fallthrough */
  1462. case B43_FWPANIC_DIE:
  1463. /* Do not restart the controller or firmware.
  1464. * The device is nonfunctional from now on.
  1465. * Restarting would result in this panic to trigger again,
  1466. * so we avoid that recursion. */
  1467. break;
  1468. case B43_FWPANIC_RESTART:
  1469. b43_controller_restart(dev, "Microcode panic");
  1470. break;
  1471. }
  1472. }
  1473. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1474. {
  1475. unsigned int i, cnt;
  1476. u16 reason, marker_id, marker_line;
  1477. __le16 *buf;
  1478. /* The proprietary firmware doesn't have this IRQ. */
  1479. if (!dev->fw.opensource)
  1480. return;
  1481. /* Read the register that contains the reason code for this IRQ. */
  1482. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1483. switch (reason) {
  1484. case B43_DEBUGIRQ_PANIC:
  1485. b43_handle_firmware_panic(dev);
  1486. break;
  1487. case B43_DEBUGIRQ_DUMP_SHM:
  1488. if (!B43_DEBUG)
  1489. break; /* Only with driver debugging enabled. */
  1490. buf = kmalloc(4096, GFP_ATOMIC);
  1491. if (!buf) {
  1492. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1493. goto out;
  1494. }
  1495. for (i = 0; i < 4096; i += 2) {
  1496. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1497. buf[i / 2] = cpu_to_le16(tmp);
  1498. }
  1499. b43info(dev->wl, "Shared memory dump:\n");
  1500. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1501. 16, 2, buf, 4096, 1);
  1502. kfree(buf);
  1503. break;
  1504. case B43_DEBUGIRQ_DUMP_REGS:
  1505. if (!B43_DEBUG)
  1506. break; /* Only with driver debugging enabled. */
  1507. b43info(dev->wl, "Microcode register dump:\n");
  1508. for (i = 0, cnt = 0; i < 64; i++) {
  1509. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1510. if (cnt == 0)
  1511. printk(KERN_INFO);
  1512. printk("r%02u: 0x%04X ", i, tmp);
  1513. cnt++;
  1514. if (cnt == 6) {
  1515. printk("\n");
  1516. cnt = 0;
  1517. }
  1518. }
  1519. printk("\n");
  1520. break;
  1521. case B43_DEBUGIRQ_MARKER:
  1522. if (!B43_DEBUG)
  1523. break; /* Only with driver debugging enabled. */
  1524. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1525. B43_MARKER_ID_REG);
  1526. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1527. B43_MARKER_LINE_REG);
  1528. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1529. "at line number %u\n",
  1530. marker_id, marker_line);
  1531. break;
  1532. default:
  1533. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1534. reason);
  1535. }
  1536. out:
  1537. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1538. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1539. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1540. }
  1541. /* Interrupt handler bottom-half */
  1542. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1543. {
  1544. u32 reason;
  1545. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1546. u32 merged_dma_reason = 0;
  1547. int i;
  1548. unsigned long flags;
  1549. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1550. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1551. reason = dev->irq_reason;
  1552. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1553. dma_reason[i] = dev->dma_reason[i];
  1554. merged_dma_reason |= dma_reason[i];
  1555. }
  1556. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1557. b43err(dev->wl, "MAC transmission error\n");
  1558. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1559. b43err(dev->wl, "PHY transmission error\n");
  1560. rmb();
  1561. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1562. atomic_set(&dev->phy.txerr_cnt,
  1563. B43_PHY_TX_BADNESS_LIMIT);
  1564. b43err(dev->wl, "Too many PHY TX errors, "
  1565. "restarting the controller\n");
  1566. b43_controller_restart(dev, "PHY TX errors");
  1567. }
  1568. }
  1569. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1570. B43_DMAIRQ_NONFATALMASK))) {
  1571. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1572. b43err(dev->wl, "Fatal DMA error: "
  1573. "0x%08X, 0x%08X, 0x%08X, "
  1574. "0x%08X, 0x%08X, 0x%08X\n",
  1575. dma_reason[0], dma_reason[1],
  1576. dma_reason[2], dma_reason[3],
  1577. dma_reason[4], dma_reason[5]);
  1578. b43_controller_restart(dev, "DMA error");
  1579. mmiowb();
  1580. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1581. return;
  1582. }
  1583. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1584. b43err(dev->wl, "DMA error: "
  1585. "0x%08X, 0x%08X, 0x%08X, "
  1586. "0x%08X, 0x%08X, 0x%08X\n",
  1587. dma_reason[0], dma_reason[1],
  1588. dma_reason[2], dma_reason[3],
  1589. dma_reason[4], dma_reason[5]);
  1590. }
  1591. }
  1592. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1593. handle_irq_ucode_debug(dev);
  1594. if (reason & B43_IRQ_TBTT_INDI)
  1595. handle_irq_tbtt_indication(dev);
  1596. if (reason & B43_IRQ_ATIM_END)
  1597. handle_irq_atim_end(dev);
  1598. if (reason & B43_IRQ_BEACON)
  1599. handle_irq_beacon(dev);
  1600. if (reason & B43_IRQ_PMQ)
  1601. handle_irq_pmq(dev);
  1602. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1603. ;/* TODO */
  1604. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1605. handle_irq_noise(dev);
  1606. /* Check the DMA reason registers for received data. */
  1607. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1608. if (b43_using_pio_transfers(dev))
  1609. b43_pio_rx(dev->pio.rx_queue);
  1610. else
  1611. b43_dma_rx(dev->dma.rx_ring);
  1612. }
  1613. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1614. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1615. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1616. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1617. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1618. if (reason & B43_IRQ_TX_OK)
  1619. handle_irq_transmit_status(dev);
  1620. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1621. mmiowb();
  1622. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1623. }
  1624. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1625. {
  1626. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1627. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1628. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1629. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1630. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1631. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1632. /* Unused ring
  1633. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1634. */
  1635. }
  1636. /* Interrupt handler top-half */
  1637. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1638. {
  1639. irqreturn_t ret = IRQ_NONE;
  1640. struct b43_wldev *dev = dev_id;
  1641. u32 reason;
  1642. B43_WARN_ON(!dev);
  1643. spin_lock(&dev->wl->irq_lock);
  1644. if (unlikely(b43_status(dev) < B43_STAT_STARTED)) {
  1645. /* This can only happen on shared IRQ lines. */
  1646. goto out;
  1647. }
  1648. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1649. if (reason == 0xffffffff) /* shared IRQ */
  1650. goto out;
  1651. ret = IRQ_HANDLED;
  1652. reason &= dev->irq_mask;
  1653. if (!reason)
  1654. goto out;
  1655. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1656. & 0x0001DC00;
  1657. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1658. & 0x0000DC00;
  1659. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1660. & 0x0000DC00;
  1661. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1662. & 0x0001DC00;
  1663. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1664. & 0x0000DC00;
  1665. /* Unused ring
  1666. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1667. & 0x0000DC00;
  1668. */
  1669. b43_interrupt_ack(dev, reason);
  1670. /* disable all IRQs. They are enabled again in the bottom half. */
  1671. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1672. /* save the reason code and call our bottom half. */
  1673. dev->irq_reason = reason;
  1674. tasklet_schedule(&dev->isr_tasklet);
  1675. out:
  1676. mmiowb();
  1677. spin_unlock(&dev->wl->irq_lock);
  1678. return ret;
  1679. }
  1680. void b43_do_release_fw(struct b43_firmware_file *fw)
  1681. {
  1682. release_firmware(fw->data);
  1683. fw->data = NULL;
  1684. fw->filename = NULL;
  1685. }
  1686. static void b43_release_firmware(struct b43_wldev *dev)
  1687. {
  1688. b43_do_release_fw(&dev->fw.ucode);
  1689. b43_do_release_fw(&dev->fw.pcm);
  1690. b43_do_release_fw(&dev->fw.initvals);
  1691. b43_do_release_fw(&dev->fw.initvals_band);
  1692. }
  1693. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1694. {
  1695. const char text[] =
  1696. "You must go to " \
  1697. "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1698. "and download the correct firmware for this driver version. " \
  1699. "Please carefully read all instructions on this website.\n";
  1700. if (error)
  1701. b43err(wl, text);
  1702. else
  1703. b43warn(wl, text);
  1704. }
  1705. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1706. const char *name,
  1707. struct b43_firmware_file *fw)
  1708. {
  1709. const struct firmware *blob;
  1710. struct b43_fw_header *hdr;
  1711. u32 size;
  1712. int err;
  1713. if (!name) {
  1714. /* Don't fetch anything. Free possibly cached firmware. */
  1715. /* FIXME: We should probably keep it anyway, to save some headache
  1716. * on suspend/resume with multiband devices. */
  1717. b43_do_release_fw(fw);
  1718. return 0;
  1719. }
  1720. if (fw->filename) {
  1721. if ((fw->type == ctx->req_type) &&
  1722. (strcmp(fw->filename, name) == 0))
  1723. return 0; /* Already have this fw. */
  1724. /* Free the cached firmware first. */
  1725. /* FIXME: We should probably do this later after we successfully
  1726. * got the new fw. This could reduce headache with multiband devices.
  1727. * We could also redesign this to cache the firmware for all possible
  1728. * bands all the time. */
  1729. b43_do_release_fw(fw);
  1730. }
  1731. switch (ctx->req_type) {
  1732. case B43_FWTYPE_PROPRIETARY:
  1733. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1734. "b43%s/%s.fw",
  1735. modparam_fwpostfix, name);
  1736. break;
  1737. case B43_FWTYPE_OPENSOURCE:
  1738. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1739. "b43-open%s/%s.fw",
  1740. modparam_fwpostfix, name);
  1741. break;
  1742. default:
  1743. B43_WARN_ON(1);
  1744. return -ENOSYS;
  1745. }
  1746. err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
  1747. if (err == -ENOENT) {
  1748. snprintf(ctx->errors[ctx->req_type],
  1749. sizeof(ctx->errors[ctx->req_type]),
  1750. "Firmware file \"%s\" not found\n", ctx->fwname);
  1751. return err;
  1752. } else if (err) {
  1753. snprintf(ctx->errors[ctx->req_type],
  1754. sizeof(ctx->errors[ctx->req_type]),
  1755. "Firmware file \"%s\" request failed (err=%d)\n",
  1756. ctx->fwname, err);
  1757. return err;
  1758. }
  1759. if (blob->size < sizeof(struct b43_fw_header))
  1760. goto err_format;
  1761. hdr = (struct b43_fw_header *)(blob->data);
  1762. switch (hdr->type) {
  1763. case B43_FW_TYPE_UCODE:
  1764. case B43_FW_TYPE_PCM:
  1765. size = be32_to_cpu(hdr->size);
  1766. if (size != blob->size - sizeof(struct b43_fw_header))
  1767. goto err_format;
  1768. /* fallthrough */
  1769. case B43_FW_TYPE_IV:
  1770. if (hdr->ver != 1)
  1771. goto err_format;
  1772. break;
  1773. default:
  1774. goto err_format;
  1775. }
  1776. fw->data = blob;
  1777. fw->filename = name;
  1778. fw->type = ctx->req_type;
  1779. return 0;
  1780. err_format:
  1781. snprintf(ctx->errors[ctx->req_type],
  1782. sizeof(ctx->errors[ctx->req_type]),
  1783. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1784. release_firmware(blob);
  1785. return -EPROTO;
  1786. }
  1787. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  1788. {
  1789. struct b43_wldev *dev = ctx->dev;
  1790. struct b43_firmware *fw = &ctx->dev->fw;
  1791. const u8 rev = ctx->dev->dev->id.revision;
  1792. const char *filename;
  1793. u32 tmshigh;
  1794. int err;
  1795. /* Get microcode */
  1796. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1797. if ((rev >= 5) && (rev <= 10))
  1798. filename = "ucode5";
  1799. else if ((rev >= 11) && (rev <= 12))
  1800. filename = "ucode11";
  1801. else if (rev >= 13)
  1802. filename = "ucode13";
  1803. else
  1804. goto err_no_ucode;
  1805. err = b43_do_request_fw(ctx, filename, &fw->ucode);
  1806. if (err)
  1807. goto err_load;
  1808. /* Get PCM code */
  1809. if ((rev >= 5) && (rev <= 10))
  1810. filename = "pcm5";
  1811. else if (rev >= 11)
  1812. filename = NULL;
  1813. else
  1814. goto err_no_pcm;
  1815. fw->pcm_request_failed = 0;
  1816. err = b43_do_request_fw(ctx, filename, &fw->pcm);
  1817. if (err == -ENOENT) {
  1818. /* We did not find a PCM file? Not fatal, but
  1819. * core rev <= 10 must do without hwcrypto then. */
  1820. fw->pcm_request_failed = 1;
  1821. } else if (err)
  1822. goto err_load;
  1823. /* Get initvals */
  1824. switch (dev->phy.type) {
  1825. case B43_PHYTYPE_A:
  1826. if ((rev >= 5) && (rev <= 10)) {
  1827. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1828. filename = "a0g1initvals5";
  1829. else
  1830. filename = "a0g0initvals5";
  1831. } else
  1832. goto err_no_initvals;
  1833. break;
  1834. case B43_PHYTYPE_G:
  1835. if ((rev >= 5) && (rev <= 10))
  1836. filename = "b0g0initvals5";
  1837. else if (rev >= 13)
  1838. filename = "b0g0initvals13";
  1839. else
  1840. goto err_no_initvals;
  1841. break;
  1842. case B43_PHYTYPE_N:
  1843. if ((rev >= 11) && (rev <= 12))
  1844. filename = "n0initvals11";
  1845. else
  1846. goto err_no_initvals;
  1847. break;
  1848. default:
  1849. goto err_no_initvals;
  1850. }
  1851. err = b43_do_request_fw(ctx, filename, &fw->initvals);
  1852. if (err)
  1853. goto err_load;
  1854. /* Get bandswitch initvals */
  1855. switch (dev->phy.type) {
  1856. case B43_PHYTYPE_A:
  1857. if ((rev >= 5) && (rev <= 10)) {
  1858. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1859. filename = "a0g1bsinitvals5";
  1860. else
  1861. filename = "a0g0bsinitvals5";
  1862. } else if (rev >= 11)
  1863. filename = NULL;
  1864. else
  1865. goto err_no_initvals;
  1866. break;
  1867. case B43_PHYTYPE_G:
  1868. if ((rev >= 5) && (rev <= 10))
  1869. filename = "b0g0bsinitvals5";
  1870. else if (rev >= 11)
  1871. filename = NULL;
  1872. else
  1873. goto err_no_initvals;
  1874. break;
  1875. case B43_PHYTYPE_N:
  1876. if ((rev >= 11) && (rev <= 12))
  1877. filename = "n0bsinitvals11";
  1878. else
  1879. goto err_no_initvals;
  1880. break;
  1881. default:
  1882. goto err_no_initvals;
  1883. }
  1884. err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
  1885. if (err)
  1886. goto err_load;
  1887. return 0;
  1888. err_no_ucode:
  1889. err = ctx->fatal_failure = -EOPNOTSUPP;
  1890. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  1891. "is required for your device (wl-core rev %u)\n", rev);
  1892. goto error;
  1893. err_no_pcm:
  1894. err = ctx->fatal_failure = -EOPNOTSUPP;
  1895. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  1896. "is required for your device (wl-core rev %u)\n", rev);
  1897. goto error;
  1898. err_no_initvals:
  1899. err = ctx->fatal_failure = -EOPNOTSUPP;
  1900. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  1901. "is required for your device (wl-core rev %u)\n", rev);
  1902. goto error;
  1903. err_load:
  1904. /* We failed to load this firmware image. The error message
  1905. * already is in ctx->errors. Return and let our caller decide
  1906. * what to do. */
  1907. goto error;
  1908. error:
  1909. b43_release_firmware(dev);
  1910. return err;
  1911. }
  1912. static int b43_request_firmware(struct b43_wldev *dev)
  1913. {
  1914. struct b43_request_fw_context *ctx;
  1915. unsigned int i;
  1916. int err;
  1917. const char *errmsg;
  1918. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  1919. if (!ctx)
  1920. return -ENOMEM;
  1921. ctx->dev = dev;
  1922. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  1923. err = b43_try_request_fw(ctx);
  1924. if (!err)
  1925. goto out; /* Successfully loaded it. */
  1926. err = ctx->fatal_failure;
  1927. if (err)
  1928. goto out;
  1929. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  1930. err = b43_try_request_fw(ctx);
  1931. if (!err)
  1932. goto out; /* Successfully loaded it. */
  1933. err = ctx->fatal_failure;
  1934. if (err)
  1935. goto out;
  1936. /* Could not find a usable firmware. Print the errors. */
  1937. for (i = 0; i < B43_NR_FWTYPES; i++) {
  1938. errmsg = ctx->errors[i];
  1939. if (strlen(errmsg))
  1940. b43err(dev->wl, errmsg);
  1941. }
  1942. b43_print_fw_helptext(dev->wl, 1);
  1943. err = -ENOENT;
  1944. out:
  1945. kfree(ctx);
  1946. return err;
  1947. }
  1948. static int b43_upload_microcode(struct b43_wldev *dev)
  1949. {
  1950. const size_t hdr_len = sizeof(struct b43_fw_header);
  1951. const __be32 *data;
  1952. unsigned int i, len;
  1953. u16 fwrev, fwpatch, fwdate, fwtime;
  1954. u32 tmp, macctl;
  1955. int err = 0;
  1956. /* Jump the microcode PSM to offset 0 */
  1957. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1958. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1959. macctl |= B43_MACCTL_PSM_JMP0;
  1960. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1961. /* Zero out all microcode PSM registers and shared memory. */
  1962. for (i = 0; i < 64; i++)
  1963. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1964. for (i = 0; i < 4096; i += 2)
  1965. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1966. /* Upload Microcode. */
  1967. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1968. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1969. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1970. for (i = 0; i < len; i++) {
  1971. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1972. udelay(10);
  1973. }
  1974. if (dev->fw.pcm.data) {
  1975. /* Upload PCM data. */
  1976. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1977. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1978. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1979. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1980. /* No need for autoinc bit in SHM_HW */
  1981. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1982. for (i = 0; i < len; i++) {
  1983. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1984. udelay(10);
  1985. }
  1986. }
  1987. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1988. /* Start the microcode PSM */
  1989. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1990. macctl &= ~B43_MACCTL_PSM_JMP0;
  1991. macctl |= B43_MACCTL_PSM_RUN;
  1992. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1993. /* Wait for the microcode to load and respond */
  1994. i = 0;
  1995. while (1) {
  1996. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1997. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1998. break;
  1999. i++;
  2000. if (i >= 20) {
  2001. b43err(dev->wl, "Microcode not responding\n");
  2002. b43_print_fw_helptext(dev->wl, 1);
  2003. err = -ENODEV;
  2004. goto error;
  2005. }
  2006. msleep_interruptible(50);
  2007. if (signal_pending(current)) {
  2008. err = -EINTR;
  2009. goto error;
  2010. }
  2011. }
  2012. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2013. /* Get and check the revisions. */
  2014. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2015. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2016. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2017. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2018. if (fwrev <= 0x128) {
  2019. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2020. "binary drivers older than version 4.x is unsupported. "
  2021. "You must upgrade your firmware files.\n");
  2022. b43_print_fw_helptext(dev->wl, 1);
  2023. err = -EOPNOTSUPP;
  2024. goto error;
  2025. }
  2026. dev->fw.rev = fwrev;
  2027. dev->fw.patch = fwpatch;
  2028. dev->fw.opensource = (fwdate == 0xFFFF);
  2029. if (dev->fw.opensource) {
  2030. /* Patchlevel info is encoded in the "time" field. */
  2031. dev->fw.patch = fwtime;
  2032. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  2033. dev->fw.rev, dev->fw.patch,
  2034. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  2035. } else {
  2036. b43info(dev->wl, "Loading firmware version %u.%u "
  2037. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2038. fwrev, fwpatch,
  2039. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2040. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2041. if (dev->fw.pcm_request_failed) {
  2042. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2043. "Hardware accelerated cryptography is disabled.\n");
  2044. b43_print_fw_helptext(dev->wl, 0);
  2045. }
  2046. }
  2047. if (b43_is_old_txhdr_format(dev)) {
  2048. /* We're over the deadline, but we keep support for old fw
  2049. * until it turns out to be in major conflict with something new. */
  2050. b43warn(dev->wl, "You are using an old firmware image. "
  2051. "Support for old firmware will be removed soon "
  2052. "(official deadline was July 2008).\n");
  2053. b43_print_fw_helptext(dev->wl, 0);
  2054. }
  2055. return 0;
  2056. error:
  2057. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2058. macctl &= ~B43_MACCTL_PSM_RUN;
  2059. macctl |= B43_MACCTL_PSM_JMP0;
  2060. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2061. return err;
  2062. }
  2063. static int b43_write_initvals(struct b43_wldev *dev,
  2064. const struct b43_iv *ivals,
  2065. size_t count,
  2066. size_t array_size)
  2067. {
  2068. const struct b43_iv *iv;
  2069. u16 offset;
  2070. size_t i;
  2071. bool bit32;
  2072. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2073. iv = ivals;
  2074. for (i = 0; i < count; i++) {
  2075. if (array_size < sizeof(iv->offset_size))
  2076. goto err_format;
  2077. array_size -= sizeof(iv->offset_size);
  2078. offset = be16_to_cpu(iv->offset_size);
  2079. bit32 = !!(offset & B43_IV_32BIT);
  2080. offset &= B43_IV_OFFSET_MASK;
  2081. if (offset >= 0x1000)
  2082. goto err_format;
  2083. if (bit32) {
  2084. u32 value;
  2085. if (array_size < sizeof(iv->data.d32))
  2086. goto err_format;
  2087. array_size -= sizeof(iv->data.d32);
  2088. value = get_unaligned_be32(&iv->data.d32);
  2089. b43_write32(dev, offset, value);
  2090. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2091. sizeof(__be16) +
  2092. sizeof(__be32));
  2093. } else {
  2094. u16 value;
  2095. if (array_size < sizeof(iv->data.d16))
  2096. goto err_format;
  2097. array_size -= sizeof(iv->data.d16);
  2098. value = be16_to_cpu(iv->data.d16);
  2099. b43_write16(dev, offset, value);
  2100. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2101. sizeof(__be16) +
  2102. sizeof(__be16));
  2103. }
  2104. }
  2105. if (array_size)
  2106. goto err_format;
  2107. return 0;
  2108. err_format:
  2109. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2110. b43_print_fw_helptext(dev->wl, 1);
  2111. return -EPROTO;
  2112. }
  2113. static int b43_upload_initvals(struct b43_wldev *dev)
  2114. {
  2115. const size_t hdr_len = sizeof(struct b43_fw_header);
  2116. const struct b43_fw_header *hdr;
  2117. struct b43_firmware *fw = &dev->fw;
  2118. const struct b43_iv *ivals;
  2119. size_t count;
  2120. int err;
  2121. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2122. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2123. count = be32_to_cpu(hdr->size);
  2124. err = b43_write_initvals(dev, ivals, count,
  2125. fw->initvals.data->size - hdr_len);
  2126. if (err)
  2127. goto out;
  2128. if (fw->initvals_band.data) {
  2129. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2130. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2131. count = be32_to_cpu(hdr->size);
  2132. err = b43_write_initvals(dev, ivals, count,
  2133. fw->initvals_band.data->size - hdr_len);
  2134. if (err)
  2135. goto out;
  2136. }
  2137. out:
  2138. return err;
  2139. }
  2140. /* Initialize the GPIOs
  2141. * http://bcm-specs.sipsolutions.net/GPIO
  2142. */
  2143. static int b43_gpio_init(struct b43_wldev *dev)
  2144. {
  2145. struct ssb_bus *bus = dev->dev->bus;
  2146. struct ssb_device *gpiodev, *pcidev = NULL;
  2147. u32 mask, set;
  2148. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2149. & ~B43_MACCTL_GPOUTSMSK);
  2150. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2151. | 0x000F);
  2152. mask = 0x0000001F;
  2153. set = 0x0000000F;
  2154. if (dev->dev->bus->chip_id == 0x4301) {
  2155. mask |= 0x0060;
  2156. set |= 0x0060;
  2157. }
  2158. if (0 /* FIXME: conditional unknown */ ) {
  2159. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2160. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2161. | 0x0100);
  2162. mask |= 0x0180;
  2163. set |= 0x0180;
  2164. }
  2165. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2166. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2167. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2168. | 0x0200);
  2169. mask |= 0x0200;
  2170. set |= 0x0200;
  2171. }
  2172. if (dev->dev->id.revision >= 2)
  2173. mask |= 0x0010; /* FIXME: This is redundant. */
  2174. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2175. pcidev = bus->pcicore.dev;
  2176. #endif
  2177. gpiodev = bus->chipco.dev ? : pcidev;
  2178. if (!gpiodev)
  2179. return 0;
  2180. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2181. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2182. & mask) | set);
  2183. return 0;
  2184. }
  2185. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2186. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2187. {
  2188. struct ssb_bus *bus = dev->dev->bus;
  2189. struct ssb_device *gpiodev, *pcidev = NULL;
  2190. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2191. pcidev = bus->pcicore.dev;
  2192. #endif
  2193. gpiodev = bus->chipco.dev ? : pcidev;
  2194. if (!gpiodev)
  2195. return;
  2196. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2197. }
  2198. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2199. void b43_mac_enable(struct b43_wldev *dev)
  2200. {
  2201. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2202. u16 fwstate;
  2203. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2204. B43_SHM_SH_UCODESTAT);
  2205. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2206. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2207. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2208. "should be suspended, but current state is %u\n",
  2209. fwstate);
  2210. }
  2211. }
  2212. dev->mac_suspended--;
  2213. B43_WARN_ON(dev->mac_suspended < 0);
  2214. if (dev->mac_suspended == 0) {
  2215. b43_write32(dev, B43_MMIO_MACCTL,
  2216. b43_read32(dev, B43_MMIO_MACCTL)
  2217. | B43_MACCTL_ENABLED);
  2218. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2219. B43_IRQ_MAC_SUSPENDED);
  2220. /* Commit writes */
  2221. b43_read32(dev, B43_MMIO_MACCTL);
  2222. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2223. b43_power_saving_ctl_bits(dev, 0);
  2224. }
  2225. }
  2226. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2227. void b43_mac_suspend(struct b43_wldev *dev)
  2228. {
  2229. int i;
  2230. u32 tmp;
  2231. might_sleep();
  2232. B43_WARN_ON(dev->mac_suspended < 0);
  2233. if (dev->mac_suspended == 0) {
  2234. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2235. b43_write32(dev, B43_MMIO_MACCTL,
  2236. b43_read32(dev, B43_MMIO_MACCTL)
  2237. & ~B43_MACCTL_ENABLED);
  2238. /* force pci to flush the write */
  2239. b43_read32(dev, B43_MMIO_MACCTL);
  2240. for (i = 35; i; i--) {
  2241. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2242. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2243. goto out;
  2244. udelay(10);
  2245. }
  2246. /* Hm, it seems this will take some time. Use msleep(). */
  2247. for (i = 40; i; i--) {
  2248. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2249. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2250. goto out;
  2251. msleep(1);
  2252. }
  2253. b43err(dev->wl, "MAC suspend failed\n");
  2254. }
  2255. out:
  2256. dev->mac_suspended++;
  2257. }
  2258. static void b43_adjust_opmode(struct b43_wldev *dev)
  2259. {
  2260. struct b43_wl *wl = dev->wl;
  2261. u32 ctl;
  2262. u16 cfp_pretbtt;
  2263. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2264. /* Reset status to STA infrastructure mode. */
  2265. ctl &= ~B43_MACCTL_AP;
  2266. ctl &= ~B43_MACCTL_KEEP_CTL;
  2267. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2268. ctl &= ~B43_MACCTL_KEEP_BAD;
  2269. ctl &= ~B43_MACCTL_PROMISC;
  2270. ctl &= ~B43_MACCTL_BEACPROMISC;
  2271. ctl |= B43_MACCTL_INFRA;
  2272. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2273. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2274. ctl |= B43_MACCTL_AP;
  2275. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2276. ctl &= ~B43_MACCTL_INFRA;
  2277. if (wl->filter_flags & FIF_CONTROL)
  2278. ctl |= B43_MACCTL_KEEP_CTL;
  2279. if (wl->filter_flags & FIF_FCSFAIL)
  2280. ctl |= B43_MACCTL_KEEP_BAD;
  2281. if (wl->filter_flags & FIF_PLCPFAIL)
  2282. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2283. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2284. ctl |= B43_MACCTL_PROMISC;
  2285. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2286. ctl |= B43_MACCTL_BEACPROMISC;
  2287. /* Workaround: On old hardware the HW-MAC-address-filter
  2288. * doesn't work properly, so always run promisc in filter
  2289. * it in software. */
  2290. if (dev->dev->id.revision <= 4)
  2291. ctl |= B43_MACCTL_PROMISC;
  2292. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2293. cfp_pretbtt = 2;
  2294. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2295. if (dev->dev->bus->chip_id == 0x4306 &&
  2296. dev->dev->bus->chip_rev == 3)
  2297. cfp_pretbtt = 100;
  2298. else
  2299. cfp_pretbtt = 50;
  2300. }
  2301. b43_write16(dev, 0x612, cfp_pretbtt);
  2302. }
  2303. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2304. {
  2305. u16 offset;
  2306. if (is_ofdm) {
  2307. offset = 0x480;
  2308. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2309. } else {
  2310. offset = 0x4C0;
  2311. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2312. }
  2313. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2314. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2315. }
  2316. static void b43_rate_memory_init(struct b43_wldev *dev)
  2317. {
  2318. switch (dev->phy.type) {
  2319. case B43_PHYTYPE_A:
  2320. case B43_PHYTYPE_G:
  2321. case B43_PHYTYPE_N:
  2322. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2323. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2324. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2325. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2326. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2327. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2328. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2329. if (dev->phy.type == B43_PHYTYPE_A)
  2330. break;
  2331. /* fallthrough */
  2332. case B43_PHYTYPE_B:
  2333. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2334. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2335. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2336. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2337. break;
  2338. default:
  2339. B43_WARN_ON(1);
  2340. }
  2341. }
  2342. /* Set the default values for the PHY TX Control Words. */
  2343. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2344. {
  2345. u16 ctl = 0;
  2346. ctl |= B43_TXH_PHY_ENC_CCK;
  2347. ctl |= B43_TXH_PHY_ANT01AUTO;
  2348. ctl |= B43_TXH_PHY_TXPWR;
  2349. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2350. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2351. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2352. }
  2353. /* Set the TX-Antenna for management frames sent by firmware. */
  2354. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2355. {
  2356. u16 ant;
  2357. u16 tmp;
  2358. ant = b43_antenna_to_phyctl(antenna);
  2359. /* For ACK/CTS */
  2360. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2361. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2362. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2363. /* For Probe Resposes */
  2364. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2365. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2366. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2367. }
  2368. /* This is the opposite of b43_chip_init() */
  2369. static void b43_chip_exit(struct b43_wldev *dev)
  2370. {
  2371. b43_phy_exit(dev);
  2372. b43_gpio_cleanup(dev);
  2373. /* firmware is released later */
  2374. }
  2375. /* Initialize the chip
  2376. * http://bcm-specs.sipsolutions.net/ChipInit
  2377. */
  2378. static int b43_chip_init(struct b43_wldev *dev)
  2379. {
  2380. struct b43_phy *phy = &dev->phy;
  2381. int err;
  2382. u32 value32, macctl;
  2383. u16 value16;
  2384. /* Initialize the MAC control */
  2385. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2386. if (dev->phy.gmode)
  2387. macctl |= B43_MACCTL_GMODE;
  2388. macctl |= B43_MACCTL_INFRA;
  2389. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2390. err = b43_request_firmware(dev);
  2391. if (err)
  2392. goto out;
  2393. err = b43_upload_microcode(dev);
  2394. if (err)
  2395. goto out; /* firmware is released later */
  2396. err = b43_gpio_init(dev);
  2397. if (err)
  2398. goto out; /* firmware is released later */
  2399. err = b43_upload_initvals(dev);
  2400. if (err)
  2401. goto err_gpio_clean;
  2402. /* Turn the Analog on and initialize the PHY. */
  2403. phy->ops->switch_analog(dev, 1);
  2404. err = b43_phy_init(dev);
  2405. if (err)
  2406. goto err_gpio_clean;
  2407. /* Disable Interference Mitigation. */
  2408. if (phy->ops->interf_mitigation)
  2409. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2410. /* Select the antennae */
  2411. if (phy->ops->set_rx_antenna)
  2412. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2413. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2414. if (phy->type == B43_PHYTYPE_B) {
  2415. value16 = b43_read16(dev, 0x005E);
  2416. value16 |= 0x0004;
  2417. b43_write16(dev, 0x005E, value16);
  2418. }
  2419. b43_write32(dev, 0x0100, 0x01000000);
  2420. if (dev->dev->id.revision < 5)
  2421. b43_write32(dev, 0x010C, 0x01000000);
  2422. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2423. & ~B43_MACCTL_INFRA);
  2424. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2425. | B43_MACCTL_INFRA);
  2426. /* Probe Response Timeout value */
  2427. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2428. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2429. /* Initially set the wireless operation mode. */
  2430. b43_adjust_opmode(dev);
  2431. if (dev->dev->id.revision < 3) {
  2432. b43_write16(dev, 0x060E, 0x0000);
  2433. b43_write16(dev, 0x0610, 0x8000);
  2434. b43_write16(dev, 0x0604, 0x0000);
  2435. b43_write16(dev, 0x0606, 0x0200);
  2436. } else {
  2437. b43_write32(dev, 0x0188, 0x80000000);
  2438. b43_write32(dev, 0x018C, 0x02000000);
  2439. }
  2440. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2441. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2442. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2443. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2444. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2445. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2446. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2447. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2448. value32 |= 0x00100000;
  2449. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2450. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2451. dev->dev->bus->chipco.fast_pwrup_delay);
  2452. err = 0;
  2453. b43dbg(dev->wl, "Chip initialized\n");
  2454. out:
  2455. return err;
  2456. err_gpio_clean:
  2457. b43_gpio_cleanup(dev);
  2458. return err;
  2459. }
  2460. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2461. {
  2462. const struct b43_phy_operations *ops = dev->phy.ops;
  2463. if (ops->pwork_60sec)
  2464. ops->pwork_60sec(dev);
  2465. /* Force check the TX power emission now. */
  2466. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2467. }
  2468. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2469. {
  2470. /* Update device statistics. */
  2471. b43_calculate_link_quality(dev);
  2472. }
  2473. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2474. {
  2475. struct b43_phy *phy = &dev->phy;
  2476. u16 wdr;
  2477. if (dev->fw.opensource) {
  2478. /* Check if the firmware is still alive.
  2479. * It will reset the watchdog counter to 0 in its idle loop. */
  2480. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2481. if (unlikely(wdr)) {
  2482. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2483. b43_controller_restart(dev, "Firmware watchdog");
  2484. return;
  2485. } else {
  2486. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2487. B43_WATCHDOG_REG, 1);
  2488. }
  2489. }
  2490. if (phy->ops->pwork_15sec)
  2491. phy->ops->pwork_15sec(dev);
  2492. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2493. wmb();
  2494. }
  2495. static void do_periodic_work(struct b43_wldev *dev)
  2496. {
  2497. unsigned int state;
  2498. state = dev->periodic_state;
  2499. if (state % 4 == 0)
  2500. b43_periodic_every60sec(dev);
  2501. if (state % 2 == 0)
  2502. b43_periodic_every30sec(dev);
  2503. b43_periodic_every15sec(dev);
  2504. }
  2505. /* Periodic work locking policy:
  2506. * The whole periodic work handler is protected by
  2507. * wl->mutex. If another lock is needed somewhere in the
  2508. * pwork callchain, it's aquired in-place, where it's needed.
  2509. */
  2510. static void b43_periodic_work_handler(struct work_struct *work)
  2511. {
  2512. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2513. periodic_work.work);
  2514. struct b43_wl *wl = dev->wl;
  2515. unsigned long delay;
  2516. mutex_lock(&wl->mutex);
  2517. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2518. goto out;
  2519. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2520. goto out_requeue;
  2521. do_periodic_work(dev);
  2522. dev->periodic_state++;
  2523. out_requeue:
  2524. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2525. delay = msecs_to_jiffies(50);
  2526. else
  2527. delay = round_jiffies_relative(HZ * 15);
  2528. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2529. out:
  2530. mutex_unlock(&wl->mutex);
  2531. }
  2532. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2533. {
  2534. struct delayed_work *work = &dev->periodic_work;
  2535. dev->periodic_state = 0;
  2536. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2537. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2538. }
  2539. /* Check if communication with the device works correctly. */
  2540. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2541. {
  2542. u32 v, backup;
  2543. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2544. /* Check for read/write and endianness problems. */
  2545. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2546. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2547. goto error;
  2548. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2549. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2550. goto error;
  2551. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2552. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2553. /* The 32bit register shadows the two 16bit registers
  2554. * with update sideeffects. Validate this. */
  2555. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2556. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2557. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2558. goto error;
  2559. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2560. goto error;
  2561. }
  2562. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2563. v = b43_read32(dev, B43_MMIO_MACCTL);
  2564. v |= B43_MACCTL_GMODE;
  2565. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2566. goto error;
  2567. return 0;
  2568. error:
  2569. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2570. return -ENODEV;
  2571. }
  2572. static void b43_security_init(struct b43_wldev *dev)
  2573. {
  2574. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2575. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2576. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2577. /* KTP is a word address, but we address SHM bytewise.
  2578. * So multiply by two.
  2579. */
  2580. dev->ktp *= 2;
  2581. if (dev->dev->id.revision >= 5) {
  2582. /* Number of RCMTA address slots */
  2583. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2584. }
  2585. b43_clear_keys(dev);
  2586. }
  2587. #ifdef CONFIG_B43_HWRNG
  2588. static int b43_rng_read(struct hwrng *rng, u32 *data)
  2589. {
  2590. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2591. unsigned long flags;
  2592. /* Don't take wl->mutex here, as it could deadlock with
  2593. * hwrng internal locking. It's not needed to take
  2594. * wl->mutex here, anyway. */
  2595. spin_lock_irqsave(&wl->irq_lock, flags);
  2596. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2597. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2598. return (sizeof(u16));
  2599. }
  2600. #endif /* CONFIG_B43_HWRNG */
  2601. static void b43_rng_exit(struct b43_wl *wl)
  2602. {
  2603. #ifdef CONFIG_B43_HWRNG
  2604. if (wl->rng_initialized)
  2605. hwrng_unregister(&wl->rng);
  2606. #endif /* CONFIG_B43_HWRNG */
  2607. }
  2608. static int b43_rng_init(struct b43_wl *wl)
  2609. {
  2610. int err = 0;
  2611. #ifdef CONFIG_B43_HWRNG
  2612. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2613. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2614. wl->rng.name = wl->rng_name;
  2615. wl->rng.data_read = b43_rng_read;
  2616. wl->rng.priv = (unsigned long)wl;
  2617. wl->rng_initialized = 1;
  2618. err = hwrng_register(&wl->rng);
  2619. if (err) {
  2620. wl->rng_initialized = 0;
  2621. b43err(wl, "Failed to register the random "
  2622. "number generator (%d)\n", err);
  2623. }
  2624. #endif /* CONFIG_B43_HWRNG */
  2625. return err;
  2626. }
  2627. static int b43_op_tx(struct ieee80211_hw *hw,
  2628. struct sk_buff *skb)
  2629. {
  2630. struct b43_wl *wl = hw_to_b43_wl(hw);
  2631. struct b43_wldev *dev = wl->current_dev;
  2632. unsigned long flags;
  2633. int err;
  2634. if (unlikely(skb->len < 2 + 2 + 6)) {
  2635. /* Too short, this can't be a valid frame. */
  2636. goto drop_packet;
  2637. }
  2638. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2639. if (unlikely(!dev))
  2640. goto drop_packet;
  2641. /* Transmissions on seperate queues can run concurrently. */
  2642. read_lock_irqsave(&wl->tx_lock, flags);
  2643. err = -ENODEV;
  2644. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2645. if (b43_using_pio_transfers(dev))
  2646. err = b43_pio_tx(dev, skb);
  2647. else
  2648. err = b43_dma_tx(dev, skb);
  2649. }
  2650. read_unlock_irqrestore(&wl->tx_lock, flags);
  2651. if (unlikely(err))
  2652. goto drop_packet;
  2653. return NETDEV_TX_OK;
  2654. drop_packet:
  2655. /* We can not transmit this packet. Drop it. */
  2656. dev_kfree_skb_any(skb);
  2657. return NETDEV_TX_OK;
  2658. }
  2659. /* Locking: wl->irq_lock */
  2660. static void b43_qos_params_upload(struct b43_wldev *dev,
  2661. const struct ieee80211_tx_queue_params *p,
  2662. u16 shm_offset)
  2663. {
  2664. u16 params[B43_NR_QOSPARAMS];
  2665. int bslots, tmp;
  2666. unsigned int i;
  2667. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2668. memset(&params, 0, sizeof(params));
  2669. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2670. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2671. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2672. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2673. params[B43_QOSPARAM_AIFS] = p->aifs;
  2674. params[B43_QOSPARAM_BSLOTS] = bslots;
  2675. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2676. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2677. if (i == B43_QOSPARAM_STATUS) {
  2678. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2679. shm_offset + (i * 2));
  2680. /* Mark the parameters as updated. */
  2681. tmp |= 0x100;
  2682. b43_shm_write16(dev, B43_SHM_SHARED,
  2683. shm_offset + (i * 2),
  2684. tmp);
  2685. } else {
  2686. b43_shm_write16(dev, B43_SHM_SHARED,
  2687. shm_offset + (i * 2),
  2688. params[i]);
  2689. }
  2690. }
  2691. }
  2692. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2693. static const u16 b43_qos_shm_offsets[] = {
  2694. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2695. [0] = B43_QOS_VOICE,
  2696. [1] = B43_QOS_VIDEO,
  2697. [2] = B43_QOS_BESTEFFORT,
  2698. [3] = B43_QOS_BACKGROUND,
  2699. };
  2700. /* Update all QOS parameters in hardware. */
  2701. static void b43_qos_upload_all(struct b43_wldev *dev)
  2702. {
  2703. struct b43_wl *wl = dev->wl;
  2704. struct b43_qos_params *params;
  2705. unsigned int i;
  2706. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2707. ARRAY_SIZE(wl->qos_params));
  2708. b43_mac_suspend(dev);
  2709. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2710. params = &(wl->qos_params[i]);
  2711. b43_qos_params_upload(dev, &(params->p),
  2712. b43_qos_shm_offsets[i]);
  2713. }
  2714. b43_mac_enable(dev);
  2715. }
  2716. static void b43_qos_clear(struct b43_wl *wl)
  2717. {
  2718. struct b43_qos_params *params;
  2719. unsigned int i;
  2720. /* Initialize QoS parameters to sane defaults. */
  2721. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2722. ARRAY_SIZE(wl->qos_params));
  2723. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2724. params = &(wl->qos_params[i]);
  2725. switch (b43_qos_shm_offsets[i]) {
  2726. case B43_QOS_VOICE:
  2727. params->p.txop = 0;
  2728. params->p.aifs = 2;
  2729. params->p.cw_min = 0x0001;
  2730. params->p.cw_max = 0x0001;
  2731. break;
  2732. case B43_QOS_VIDEO:
  2733. params->p.txop = 0;
  2734. params->p.aifs = 2;
  2735. params->p.cw_min = 0x0001;
  2736. params->p.cw_max = 0x0001;
  2737. break;
  2738. case B43_QOS_BESTEFFORT:
  2739. params->p.txop = 0;
  2740. params->p.aifs = 3;
  2741. params->p.cw_min = 0x0001;
  2742. params->p.cw_max = 0x03FF;
  2743. break;
  2744. case B43_QOS_BACKGROUND:
  2745. params->p.txop = 0;
  2746. params->p.aifs = 7;
  2747. params->p.cw_min = 0x0001;
  2748. params->p.cw_max = 0x03FF;
  2749. break;
  2750. default:
  2751. B43_WARN_ON(1);
  2752. }
  2753. }
  2754. }
  2755. /* Initialize the core's QOS capabilities */
  2756. static void b43_qos_init(struct b43_wldev *dev)
  2757. {
  2758. /* Upload the current QOS parameters. */
  2759. b43_qos_upload_all(dev);
  2760. /* Enable QOS support. */
  2761. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2762. b43_write16(dev, B43_MMIO_IFSCTL,
  2763. b43_read16(dev, B43_MMIO_IFSCTL)
  2764. | B43_MMIO_IFSCTL_USE_EDCF);
  2765. }
  2766. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2767. const struct ieee80211_tx_queue_params *params)
  2768. {
  2769. struct b43_wl *wl = hw_to_b43_wl(hw);
  2770. struct b43_wldev *dev;
  2771. unsigned int queue = (unsigned int)_queue;
  2772. int err = -ENODEV;
  2773. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2774. /* Queue not available or don't support setting
  2775. * params on this queue. Return success to not
  2776. * confuse mac80211. */
  2777. return 0;
  2778. }
  2779. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2780. ARRAY_SIZE(wl->qos_params));
  2781. mutex_lock(&wl->mutex);
  2782. dev = wl->current_dev;
  2783. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2784. goto out_unlock;
  2785. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2786. b43_mac_suspend(dev);
  2787. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2788. b43_qos_shm_offsets[queue]);
  2789. b43_mac_enable(dev);
  2790. err = 0;
  2791. out_unlock:
  2792. mutex_unlock(&wl->mutex);
  2793. return err;
  2794. }
  2795. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2796. struct ieee80211_tx_queue_stats *stats)
  2797. {
  2798. struct b43_wl *wl = hw_to_b43_wl(hw);
  2799. struct b43_wldev *dev = wl->current_dev;
  2800. unsigned long flags;
  2801. int err = -ENODEV;
  2802. if (!dev)
  2803. goto out;
  2804. spin_lock_irqsave(&wl->irq_lock, flags);
  2805. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2806. if (b43_using_pio_transfers(dev))
  2807. b43_pio_get_tx_stats(dev, stats);
  2808. else
  2809. b43_dma_get_tx_stats(dev, stats);
  2810. err = 0;
  2811. }
  2812. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2813. out:
  2814. return err;
  2815. }
  2816. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2817. struct ieee80211_low_level_stats *stats)
  2818. {
  2819. struct b43_wl *wl = hw_to_b43_wl(hw);
  2820. unsigned long flags;
  2821. spin_lock_irqsave(&wl->irq_lock, flags);
  2822. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2823. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2824. return 0;
  2825. }
  2826. static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
  2827. {
  2828. struct b43_wl *wl = hw_to_b43_wl(hw);
  2829. struct b43_wldev *dev;
  2830. u64 tsf;
  2831. mutex_lock(&wl->mutex);
  2832. spin_lock_irq(&wl->irq_lock);
  2833. dev = wl->current_dev;
  2834. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2835. b43_tsf_read(dev, &tsf);
  2836. else
  2837. tsf = 0;
  2838. spin_unlock_irq(&wl->irq_lock);
  2839. mutex_unlock(&wl->mutex);
  2840. return tsf;
  2841. }
  2842. static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2843. {
  2844. struct b43_wl *wl = hw_to_b43_wl(hw);
  2845. struct b43_wldev *dev;
  2846. mutex_lock(&wl->mutex);
  2847. spin_lock_irq(&wl->irq_lock);
  2848. dev = wl->current_dev;
  2849. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  2850. b43_tsf_write(dev, tsf);
  2851. spin_unlock_irq(&wl->irq_lock);
  2852. mutex_unlock(&wl->mutex);
  2853. }
  2854. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2855. {
  2856. struct ssb_device *sdev = dev->dev;
  2857. u32 tmslow;
  2858. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2859. tmslow &= ~B43_TMSLOW_GMODE;
  2860. tmslow |= B43_TMSLOW_PHYRESET;
  2861. tmslow |= SSB_TMSLOW_FGC;
  2862. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2863. msleep(1);
  2864. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2865. tmslow &= ~SSB_TMSLOW_FGC;
  2866. tmslow |= B43_TMSLOW_PHYRESET;
  2867. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2868. msleep(1);
  2869. }
  2870. static const char *band_to_string(enum ieee80211_band band)
  2871. {
  2872. switch (band) {
  2873. case IEEE80211_BAND_5GHZ:
  2874. return "5";
  2875. case IEEE80211_BAND_2GHZ:
  2876. return "2.4";
  2877. default:
  2878. break;
  2879. }
  2880. B43_WARN_ON(1);
  2881. return "";
  2882. }
  2883. /* Expects wl->mutex locked */
  2884. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2885. {
  2886. struct b43_wldev *up_dev = NULL;
  2887. struct b43_wldev *down_dev;
  2888. struct b43_wldev *d;
  2889. int err;
  2890. bool uninitialized_var(gmode);
  2891. int prev_status;
  2892. /* Find a device and PHY which supports the band. */
  2893. list_for_each_entry(d, &wl->devlist, list) {
  2894. switch (chan->band) {
  2895. case IEEE80211_BAND_5GHZ:
  2896. if (d->phy.supports_5ghz) {
  2897. up_dev = d;
  2898. gmode = 0;
  2899. }
  2900. break;
  2901. case IEEE80211_BAND_2GHZ:
  2902. if (d->phy.supports_2ghz) {
  2903. up_dev = d;
  2904. gmode = 1;
  2905. }
  2906. break;
  2907. default:
  2908. B43_WARN_ON(1);
  2909. return -EINVAL;
  2910. }
  2911. if (up_dev)
  2912. break;
  2913. }
  2914. if (!up_dev) {
  2915. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2916. band_to_string(chan->band));
  2917. return -ENODEV;
  2918. }
  2919. if ((up_dev == wl->current_dev) &&
  2920. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2921. /* This device is already running. */
  2922. return 0;
  2923. }
  2924. b43dbg(wl, "Switching to %s-GHz band\n",
  2925. band_to_string(chan->band));
  2926. down_dev = wl->current_dev;
  2927. prev_status = b43_status(down_dev);
  2928. /* Shutdown the currently running core. */
  2929. if (prev_status >= B43_STAT_STARTED)
  2930. b43_wireless_core_stop(down_dev);
  2931. if (prev_status >= B43_STAT_INITIALIZED)
  2932. b43_wireless_core_exit(down_dev);
  2933. if (down_dev != up_dev) {
  2934. /* We switch to a different core, so we put PHY into
  2935. * RESET on the old core. */
  2936. b43_put_phy_into_reset(down_dev);
  2937. }
  2938. /* Now start the new core. */
  2939. up_dev->phy.gmode = gmode;
  2940. if (prev_status >= B43_STAT_INITIALIZED) {
  2941. err = b43_wireless_core_init(up_dev);
  2942. if (err) {
  2943. b43err(wl, "Fatal: Could not initialize device for "
  2944. "selected %s-GHz band\n",
  2945. band_to_string(chan->band));
  2946. goto init_failure;
  2947. }
  2948. }
  2949. if (prev_status >= B43_STAT_STARTED) {
  2950. err = b43_wireless_core_start(up_dev);
  2951. if (err) {
  2952. b43err(wl, "Fatal: Coult not start device for "
  2953. "selected %s-GHz band\n",
  2954. band_to_string(chan->band));
  2955. b43_wireless_core_exit(up_dev);
  2956. goto init_failure;
  2957. }
  2958. }
  2959. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2960. wl->current_dev = up_dev;
  2961. return 0;
  2962. init_failure:
  2963. /* Whoops, failed to init the new core. No core is operating now. */
  2964. wl->current_dev = NULL;
  2965. return err;
  2966. }
  2967. /* Write the short and long frame retry limit values. */
  2968. static void b43_set_retry_limits(struct b43_wldev *dev,
  2969. unsigned int short_retry,
  2970. unsigned int long_retry)
  2971. {
  2972. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2973. * the chip-internal counter. */
  2974. short_retry = min(short_retry, (unsigned int)0xF);
  2975. long_retry = min(long_retry, (unsigned int)0xF);
  2976. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2977. short_retry);
  2978. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2979. long_retry);
  2980. }
  2981. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  2982. {
  2983. struct b43_wl *wl = hw_to_b43_wl(hw);
  2984. struct b43_wldev *dev;
  2985. struct b43_phy *phy;
  2986. struct ieee80211_conf *conf = &hw->conf;
  2987. unsigned long flags;
  2988. int antenna;
  2989. int err = 0;
  2990. mutex_lock(&wl->mutex);
  2991. /* Switch the band (if necessary). This might change the active core. */
  2992. err = b43_switch_band(wl, conf->channel);
  2993. if (err)
  2994. goto out_unlock_mutex;
  2995. dev = wl->current_dev;
  2996. phy = &dev->phy;
  2997. b43_mac_suspend(dev);
  2998. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2999. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3000. conf->long_frame_max_tx_count);
  3001. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3002. if (!changed)
  3003. goto out_mac_enable;
  3004. /* Switch to the requested channel.
  3005. * The firmware takes care of races with the TX handler. */
  3006. if (conf->channel->hw_value != phy->channel)
  3007. b43_switch_channel(dev, conf->channel->hw_value);
  3008. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  3009. /* Adjust the desired TX power level. */
  3010. if (conf->power_level != 0) {
  3011. spin_lock_irqsave(&wl->irq_lock, flags);
  3012. if (conf->power_level != phy->desired_txpower) {
  3013. phy->desired_txpower = conf->power_level;
  3014. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3015. B43_TXPWR_IGNORE_TSSI);
  3016. }
  3017. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3018. }
  3019. /* Antennas for RX and management frame TX. */
  3020. antenna = B43_ANTENNA_DEFAULT;
  3021. b43_mgmtframe_txantenna(dev, antenna);
  3022. antenna = B43_ANTENNA_DEFAULT;
  3023. if (phy->ops->set_rx_antenna)
  3024. phy->ops->set_rx_antenna(dev, antenna);
  3025. if (!!conf->radio_enabled != phy->radio_on) {
  3026. if (conf->radio_enabled) {
  3027. b43_software_rfkill(dev, false);
  3028. b43info(dev->wl, "Radio turned on by software\n");
  3029. if (!dev->radio_hw_enable) {
  3030. b43info(dev->wl, "The hardware RF-kill button "
  3031. "still turns the radio physically off. "
  3032. "Press the button to turn it on.\n");
  3033. }
  3034. } else {
  3035. b43_software_rfkill(dev, true);
  3036. b43info(dev->wl, "Radio turned off by software\n");
  3037. }
  3038. }
  3039. out_mac_enable:
  3040. b43_mac_enable(dev);
  3041. out_unlock_mutex:
  3042. mutex_unlock(&wl->mutex);
  3043. return err;
  3044. }
  3045. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3046. {
  3047. struct ieee80211_supported_band *sband =
  3048. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3049. struct ieee80211_rate *rate;
  3050. int i;
  3051. u16 basic, direct, offset, basic_offset, rateptr;
  3052. for (i = 0; i < sband->n_bitrates; i++) {
  3053. rate = &sband->bitrates[i];
  3054. if (b43_is_cck_rate(rate->hw_value)) {
  3055. direct = B43_SHM_SH_CCKDIRECT;
  3056. basic = B43_SHM_SH_CCKBASIC;
  3057. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3058. offset &= 0xF;
  3059. } else {
  3060. direct = B43_SHM_SH_OFDMDIRECT;
  3061. basic = B43_SHM_SH_OFDMBASIC;
  3062. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3063. offset &= 0xF;
  3064. }
  3065. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3066. if (b43_is_cck_rate(rate->hw_value)) {
  3067. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3068. basic_offset &= 0xF;
  3069. } else {
  3070. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3071. basic_offset &= 0xF;
  3072. }
  3073. /*
  3074. * Get the pointer that we need to point to
  3075. * from the direct map
  3076. */
  3077. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3078. direct + 2 * basic_offset);
  3079. /* and write it to the basic map */
  3080. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3081. rateptr);
  3082. }
  3083. }
  3084. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3085. struct ieee80211_vif *vif,
  3086. struct ieee80211_bss_conf *conf,
  3087. u32 changed)
  3088. {
  3089. struct b43_wl *wl = hw_to_b43_wl(hw);
  3090. struct b43_wldev *dev;
  3091. unsigned long flags;
  3092. mutex_lock(&wl->mutex);
  3093. dev = wl->current_dev;
  3094. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3095. goto out_unlock_mutex;
  3096. B43_WARN_ON(wl->vif != vif);
  3097. spin_lock_irqsave(&wl->irq_lock, flags);
  3098. if (changed & BSS_CHANGED_BSSID) {
  3099. if (conf->bssid)
  3100. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3101. else
  3102. memset(wl->bssid, 0, ETH_ALEN);
  3103. }
  3104. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3105. if (changed & BSS_CHANGED_BEACON &&
  3106. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3107. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3108. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3109. b43_update_templates(wl);
  3110. if (changed & BSS_CHANGED_BSSID)
  3111. b43_write_mac_bssid_templates(dev);
  3112. }
  3113. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3114. b43_mac_suspend(dev);
  3115. /* Update templates for AP/mesh mode. */
  3116. if (changed & BSS_CHANGED_BEACON_INT &&
  3117. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3118. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3119. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3120. b43_set_beacon_int(dev, conf->beacon_int);
  3121. if (changed & BSS_CHANGED_BASIC_RATES)
  3122. b43_update_basic_rates(dev, conf->basic_rates);
  3123. if (changed & BSS_CHANGED_ERP_SLOT) {
  3124. if (conf->use_short_slot)
  3125. b43_short_slot_timing_enable(dev);
  3126. else
  3127. b43_short_slot_timing_disable(dev);
  3128. }
  3129. b43_mac_enable(dev);
  3130. out_unlock_mutex:
  3131. mutex_unlock(&wl->mutex);
  3132. }
  3133. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3134. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3135. struct ieee80211_key_conf *key)
  3136. {
  3137. struct b43_wl *wl = hw_to_b43_wl(hw);
  3138. struct b43_wldev *dev;
  3139. u8 algorithm;
  3140. u8 index;
  3141. int err;
  3142. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3143. if (modparam_nohwcrypt)
  3144. return -ENOSPC; /* User disabled HW-crypto */
  3145. mutex_lock(&wl->mutex);
  3146. spin_lock_irq(&wl->irq_lock);
  3147. write_lock(&wl->tx_lock);
  3148. /* Why do we need all this locking here?
  3149. * mutex -> Every config operation must take it.
  3150. * irq_lock -> We modify the dev->key array, which is accessed
  3151. * in the IRQ handlers.
  3152. * tx_lock -> We modify the dev->key array, which is accessed
  3153. * in the TX handler.
  3154. */
  3155. dev = wl->current_dev;
  3156. err = -ENODEV;
  3157. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3158. goto out_unlock;
  3159. if (dev->fw.pcm_request_failed) {
  3160. /* We don't have firmware for the crypto engine.
  3161. * Must use software-crypto. */
  3162. err = -EOPNOTSUPP;
  3163. goto out_unlock;
  3164. }
  3165. err = -EINVAL;
  3166. switch (key->alg) {
  3167. case ALG_WEP:
  3168. if (key->keylen == WLAN_KEY_LEN_WEP40)
  3169. algorithm = B43_SEC_ALGO_WEP40;
  3170. else
  3171. algorithm = B43_SEC_ALGO_WEP104;
  3172. break;
  3173. case ALG_TKIP:
  3174. algorithm = B43_SEC_ALGO_TKIP;
  3175. break;
  3176. case ALG_CCMP:
  3177. algorithm = B43_SEC_ALGO_AES;
  3178. break;
  3179. default:
  3180. B43_WARN_ON(1);
  3181. goto out_unlock;
  3182. }
  3183. index = (u8) (key->keyidx);
  3184. if (index > 3)
  3185. goto out_unlock;
  3186. switch (cmd) {
  3187. case SET_KEY:
  3188. if (algorithm == B43_SEC_ALGO_TKIP) {
  3189. /* FIXME: No TKIP hardware encryption for now. */
  3190. err = -EOPNOTSUPP;
  3191. goto out_unlock;
  3192. }
  3193. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3194. if (WARN_ON(!sta)) {
  3195. err = -EOPNOTSUPP;
  3196. goto out_unlock;
  3197. }
  3198. /* Pairwise key with an assigned MAC address. */
  3199. err = b43_key_write(dev, -1, algorithm,
  3200. key->key, key->keylen,
  3201. sta->addr, key);
  3202. } else {
  3203. /* Group key */
  3204. err = b43_key_write(dev, index, algorithm,
  3205. key->key, key->keylen, NULL, key);
  3206. }
  3207. if (err)
  3208. goto out_unlock;
  3209. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3210. algorithm == B43_SEC_ALGO_WEP104) {
  3211. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3212. } else {
  3213. b43_hf_write(dev,
  3214. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3215. }
  3216. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3217. break;
  3218. case DISABLE_KEY: {
  3219. err = b43_key_clear(dev, key->hw_key_idx);
  3220. if (err)
  3221. goto out_unlock;
  3222. break;
  3223. }
  3224. default:
  3225. B43_WARN_ON(1);
  3226. }
  3227. out_unlock:
  3228. if (!err) {
  3229. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3230. "mac: %pM\n",
  3231. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3232. sta ? sta->addr : bcast_addr);
  3233. b43_dump_keymemory(dev);
  3234. }
  3235. write_unlock(&wl->tx_lock);
  3236. spin_unlock_irq(&wl->irq_lock);
  3237. mutex_unlock(&wl->mutex);
  3238. return err;
  3239. }
  3240. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3241. unsigned int changed, unsigned int *fflags,
  3242. int mc_count, struct dev_addr_list *mc_list)
  3243. {
  3244. struct b43_wl *wl = hw_to_b43_wl(hw);
  3245. struct b43_wldev *dev = wl->current_dev;
  3246. unsigned long flags;
  3247. if (!dev) {
  3248. *fflags = 0;
  3249. return;
  3250. }
  3251. spin_lock_irqsave(&wl->irq_lock, flags);
  3252. *fflags &= FIF_PROMISC_IN_BSS |
  3253. FIF_ALLMULTI |
  3254. FIF_FCSFAIL |
  3255. FIF_PLCPFAIL |
  3256. FIF_CONTROL |
  3257. FIF_OTHER_BSS |
  3258. FIF_BCN_PRBRESP_PROMISC;
  3259. changed &= FIF_PROMISC_IN_BSS |
  3260. FIF_ALLMULTI |
  3261. FIF_FCSFAIL |
  3262. FIF_PLCPFAIL |
  3263. FIF_CONTROL |
  3264. FIF_OTHER_BSS |
  3265. FIF_BCN_PRBRESP_PROMISC;
  3266. wl->filter_flags = *fflags;
  3267. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3268. b43_adjust_opmode(dev);
  3269. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3270. }
  3271. /* Locking: wl->mutex */
  3272. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3273. {
  3274. struct b43_wl *wl = dev->wl;
  3275. unsigned long flags;
  3276. if (b43_status(dev) < B43_STAT_STARTED)
  3277. return;
  3278. /* Disable and sync interrupts. We must do this before than
  3279. * setting the status to INITIALIZED, as the interrupt handler
  3280. * won't care about IRQs then. */
  3281. spin_lock_irqsave(&wl->irq_lock, flags);
  3282. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3283. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3284. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3285. b43_synchronize_irq(dev);
  3286. write_lock_irqsave(&wl->tx_lock, flags);
  3287. b43_set_status(dev, B43_STAT_INITIALIZED);
  3288. write_unlock_irqrestore(&wl->tx_lock, flags);
  3289. b43_pio_stop(dev);
  3290. mutex_unlock(&wl->mutex);
  3291. /* Must unlock as it would otherwise deadlock. No races here.
  3292. * Cancel the possibly running self-rearming periodic work. */
  3293. cancel_delayed_work_sync(&dev->periodic_work);
  3294. mutex_lock(&wl->mutex);
  3295. b43_mac_suspend(dev);
  3296. free_irq(dev->dev->irq, dev);
  3297. b43dbg(wl, "Wireless interface stopped\n");
  3298. }
  3299. /* Locking: wl->mutex */
  3300. static int b43_wireless_core_start(struct b43_wldev *dev)
  3301. {
  3302. int err;
  3303. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3304. drain_txstatus_queue(dev);
  3305. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3306. IRQF_SHARED, KBUILD_MODNAME, dev);
  3307. if (err) {
  3308. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3309. goto out;
  3310. }
  3311. /* We are ready to run. */
  3312. b43_set_status(dev, B43_STAT_STARTED);
  3313. /* Start data flow (TX/RX). */
  3314. b43_mac_enable(dev);
  3315. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3316. /* Start maintainance work */
  3317. b43_periodic_tasks_setup(dev);
  3318. b43dbg(dev->wl, "Wireless interface started\n");
  3319. out:
  3320. return err;
  3321. }
  3322. /* Get PHY and RADIO versioning numbers */
  3323. static int b43_phy_versioning(struct b43_wldev *dev)
  3324. {
  3325. struct b43_phy *phy = &dev->phy;
  3326. u32 tmp;
  3327. u8 analog_type;
  3328. u8 phy_type;
  3329. u8 phy_rev;
  3330. u16 radio_manuf;
  3331. u16 radio_ver;
  3332. u16 radio_rev;
  3333. int unsupported = 0;
  3334. /* Get PHY versioning */
  3335. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3336. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3337. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3338. phy_rev = (tmp & B43_PHYVER_VERSION);
  3339. switch (phy_type) {
  3340. case B43_PHYTYPE_A:
  3341. if (phy_rev >= 4)
  3342. unsupported = 1;
  3343. break;
  3344. case B43_PHYTYPE_B:
  3345. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3346. && phy_rev != 7)
  3347. unsupported = 1;
  3348. break;
  3349. case B43_PHYTYPE_G:
  3350. if (phy_rev > 9)
  3351. unsupported = 1;
  3352. break;
  3353. #ifdef CONFIG_B43_NPHY
  3354. case B43_PHYTYPE_N:
  3355. if (phy_rev > 4)
  3356. unsupported = 1;
  3357. break;
  3358. #endif
  3359. #ifdef CONFIG_B43_PHY_LP
  3360. case B43_PHYTYPE_LP:
  3361. if (phy_rev > 1)
  3362. unsupported = 1;
  3363. break;
  3364. #endif
  3365. default:
  3366. unsupported = 1;
  3367. };
  3368. if (unsupported) {
  3369. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3370. "(Analog %u, Type %u, Revision %u)\n",
  3371. analog_type, phy_type, phy_rev);
  3372. return -EOPNOTSUPP;
  3373. }
  3374. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3375. analog_type, phy_type, phy_rev);
  3376. /* Get RADIO versioning */
  3377. if (dev->dev->bus->chip_id == 0x4317) {
  3378. if (dev->dev->bus->chip_rev == 0)
  3379. tmp = 0x3205017F;
  3380. else if (dev->dev->bus->chip_rev == 1)
  3381. tmp = 0x4205017F;
  3382. else
  3383. tmp = 0x5205017F;
  3384. } else {
  3385. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3386. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3387. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3388. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3389. }
  3390. radio_manuf = (tmp & 0x00000FFF);
  3391. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3392. radio_rev = (tmp & 0xF0000000) >> 28;
  3393. if (radio_manuf != 0x17F /* Broadcom */)
  3394. unsupported = 1;
  3395. switch (phy_type) {
  3396. case B43_PHYTYPE_A:
  3397. if (radio_ver != 0x2060)
  3398. unsupported = 1;
  3399. if (radio_rev != 1)
  3400. unsupported = 1;
  3401. if (radio_manuf != 0x17F)
  3402. unsupported = 1;
  3403. break;
  3404. case B43_PHYTYPE_B:
  3405. if ((radio_ver & 0xFFF0) != 0x2050)
  3406. unsupported = 1;
  3407. break;
  3408. case B43_PHYTYPE_G:
  3409. if (radio_ver != 0x2050)
  3410. unsupported = 1;
  3411. break;
  3412. case B43_PHYTYPE_N:
  3413. if (radio_ver != 0x2055 && radio_ver != 0x2056)
  3414. unsupported = 1;
  3415. break;
  3416. case B43_PHYTYPE_LP:
  3417. if (radio_ver != 0x2062)
  3418. unsupported = 1;
  3419. break;
  3420. default:
  3421. B43_WARN_ON(1);
  3422. }
  3423. if (unsupported) {
  3424. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3425. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3426. radio_manuf, radio_ver, radio_rev);
  3427. return -EOPNOTSUPP;
  3428. }
  3429. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3430. radio_manuf, radio_ver, radio_rev);
  3431. phy->radio_manuf = radio_manuf;
  3432. phy->radio_ver = radio_ver;
  3433. phy->radio_rev = radio_rev;
  3434. phy->analog = analog_type;
  3435. phy->type = phy_type;
  3436. phy->rev = phy_rev;
  3437. return 0;
  3438. }
  3439. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3440. struct b43_phy *phy)
  3441. {
  3442. phy->hardware_power_control = !!modparam_hwpctl;
  3443. phy->next_txpwr_check_time = jiffies;
  3444. /* PHY TX errors counter. */
  3445. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3446. #if B43_DEBUG
  3447. phy->phy_locked = 0;
  3448. phy->radio_locked = 0;
  3449. #endif
  3450. }
  3451. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3452. {
  3453. dev->dfq_valid = 0;
  3454. /* Assume the radio is enabled. If it's not enabled, the state will
  3455. * immediately get fixed on the first periodic work run. */
  3456. dev->radio_hw_enable = 1;
  3457. /* Stats */
  3458. memset(&dev->stats, 0, sizeof(dev->stats));
  3459. setup_struct_phy_for_init(dev, &dev->phy);
  3460. /* IRQ related flags */
  3461. dev->irq_reason = 0;
  3462. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3463. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  3464. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  3465. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  3466. dev->mac_suspended = 1;
  3467. /* Noise calculation context */
  3468. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3469. }
  3470. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3471. {
  3472. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3473. u64 hf;
  3474. if (!modparam_btcoex)
  3475. return;
  3476. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3477. return;
  3478. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3479. return;
  3480. hf = b43_hf_read(dev);
  3481. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3482. hf |= B43_HF_BTCOEXALT;
  3483. else
  3484. hf |= B43_HF_BTCOEX;
  3485. b43_hf_write(dev, hf);
  3486. }
  3487. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3488. {
  3489. if (!modparam_btcoex)
  3490. return;
  3491. //TODO
  3492. }
  3493. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3494. {
  3495. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3496. struct ssb_bus *bus = dev->dev->bus;
  3497. u32 tmp;
  3498. if (bus->pcicore.dev &&
  3499. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3500. bus->pcicore.dev->id.revision <= 5) {
  3501. /* IMCFGLO timeouts workaround. */
  3502. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3503. tmp &= ~SSB_IMCFGLO_REQTO;
  3504. tmp &= ~SSB_IMCFGLO_SERTO;
  3505. switch (bus->bustype) {
  3506. case SSB_BUSTYPE_PCI:
  3507. case SSB_BUSTYPE_PCMCIA:
  3508. tmp |= 0x32;
  3509. break;
  3510. case SSB_BUSTYPE_SSB:
  3511. tmp |= 0x53;
  3512. break;
  3513. }
  3514. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3515. }
  3516. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3517. }
  3518. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3519. {
  3520. u16 pu_delay;
  3521. /* The time value is in microseconds. */
  3522. if (dev->phy.type == B43_PHYTYPE_A)
  3523. pu_delay = 3700;
  3524. else
  3525. pu_delay = 1050;
  3526. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3527. pu_delay = 500;
  3528. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3529. pu_delay = max(pu_delay, (u16)2400);
  3530. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3531. }
  3532. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3533. static void b43_set_pretbtt(struct b43_wldev *dev)
  3534. {
  3535. u16 pretbtt;
  3536. /* The time value is in microseconds. */
  3537. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3538. pretbtt = 2;
  3539. } else {
  3540. if (dev->phy.type == B43_PHYTYPE_A)
  3541. pretbtt = 120;
  3542. else
  3543. pretbtt = 250;
  3544. }
  3545. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3546. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3547. }
  3548. /* Shutdown a wireless core */
  3549. /* Locking: wl->mutex */
  3550. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3551. {
  3552. u32 macctl;
  3553. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3554. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3555. return;
  3556. b43_set_status(dev, B43_STAT_UNINIT);
  3557. /* Stop the microcode PSM. */
  3558. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3559. macctl &= ~B43_MACCTL_PSM_RUN;
  3560. macctl |= B43_MACCTL_PSM_JMP0;
  3561. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3562. if (!dev->suspend_in_progress) {
  3563. b43_leds_exit(dev);
  3564. b43_rng_exit(dev->wl);
  3565. }
  3566. b43_dma_free(dev);
  3567. b43_pio_free(dev);
  3568. b43_chip_exit(dev);
  3569. dev->phy.ops->switch_analog(dev, 0);
  3570. if (dev->wl->current_beacon) {
  3571. dev_kfree_skb_any(dev->wl->current_beacon);
  3572. dev->wl->current_beacon = NULL;
  3573. }
  3574. ssb_device_disable(dev->dev, 0);
  3575. ssb_bus_may_powerdown(dev->dev->bus);
  3576. }
  3577. /* Initialize a wireless core */
  3578. static int b43_wireless_core_init(struct b43_wldev *dev)
  3579. {
  3580. struct b43_wl *wl = dev->wl;
  3581. struct ssb_bus *bus = dev->dev->bus;
  3582. struct ssb_sprom *sprom = &bus->sprom;
  3583. struct b43_phy *phy = &dev->phy;
  3584. int err;
  3585. u64 hf;
  3586. u32 tmp;
  3587. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3588. err = ssb_bus_powerup(bus, 0);
  3589. if (err)
  3590. goto out;
  3591. if (!ssb_device_is_enabled(dev->dev)) {
  3592. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3593. b43_wireless_core_reset(dev, tmp);
  3594. }
  3595. /* Reset all data structures. */
  3596. setup_struct_wldev_for_init(dev);
  3597. phy->ops->prepare_structs(dev);
  3598. /* Enable IRQ routing to this device. */
  3599. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3600. b43_imcfglo_timeouts_workaround(dev);
  3601. b43_bluetooth_coext_disable(dev);
  3602. if (phy->ops->prepare_hardware) {
  3603. err = phy->ops->prepare_hardware(dev);
  3604. if (err)
  3605. goto err_busdown;
  3606. }
  3607. err = b43_chip_init(dev);
  3608. if (err)
  3609. goto err_busdown;
  3610. b43_shm_write16(dev, B43_SHM_SHARED,
  3611. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3612. hf = b43_hf_read(dev);
  3613. if (phy->type == B43_PHYTYPE_G) {
  3614. hf |= B43_HF_SYMW;
  3615. if (phy->rev == 1)
  3616. hf |= B43_HF_GDCW;
  3617. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3618. hf |= B43_HF_OFDMPABOOST;
  3619. }
  3620. if (phy->radio_ver == 0x2050) {
  3621. if (phy->radio_rev == 6)
  3622. hf |= B43_HF_4318TSSI;
  3623. if (phy->radio_rev < 6)
  3624. hf |= B43_HF_VCORECALC;
  3625. }
  3626. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  3627. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  3628. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3629. if ((bus->bustype == SSB_BUSTYPE_PCI) &&
  3630. (bus->pcicore.dev->id.revision <= 10))
  3631. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  3632. #endif
  3633. hf &= ~B43_HF_SKCFPUP;
  3634. b43_hf_write(dev, hf);
  3635. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3636. B43_DEFAULT_LONG_RETRY_LIMIT);
  3637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3638. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3639. /* Disable sending probe responses from firmware.
  3640. * Setting the MaxTime to one usec will always trigger
  3641. * a timeout, so we never send any probe resp.
  3642. * A timeout of zero is infinite. */
  3643. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3644. b43_rate_memory_init(dev);
  3645. b43_set_phytxctl_defaults(dev);
  3646. /* Minimum Contention Window */
  3647. if (phy->type == B43_PHYTYPE_B) {
  3648. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3649. } else {
  3650. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3651. }
  3652. /* Maximum Contention Window */
  3653. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3654. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3655. dev->__using_pio_transfers = 1;
  3656. err = b43_pio_init(dev);
  3657. } else {
  3658. dev->__using_pio_transfers = 0;
  3659. err = b43_dma_init(dev);
  3660. }
  3661. if (err)
  3662. goto err_chip_exit;
  3663. b43_qos_init(dev);
  3664. b43_set_synth_pu_delay(dev, 1);
  3665. b43_bluetooth_coext_enable(dev);
  3666. ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  3667. b43_upload_card_macaddress(dev);
  3668. b43_security_init(dev);
  3669. if (!dev->suspend_in_progress)
  3670. b43_rng_init(wl);
  3671. b43_set_status(dev, B43_STAT_INITIALIZED);
  3672. if (!dev->suspend_in_progress)
  3673. b43_leds_init(dev);
  3674. out:
  3675. return err;
  3676. err_chip_exit:
  3677. b43_chip_exit(dev);
  3678. err_busdown:
  3679. ssb_bus_may_powerdown(bus);
  3680. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3681. return err;
  3682. }
  3683. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3684. struct ieee80211_if_init_conf *conf)
  3685. {
  3686. struct b43_wl *wl = hw_to_b43_wl(hw);
  3687. struct b43_wldev *dev;
  3688. unsigned long flags;
  3689. int err = -EOPNOTSUPP;
  3690. /* TODO: allow WDS/AP devices to coexist */
  3691. if (conf->type != NL80211_IFTYPE_AP &&
  3692. conf->type != NL80211_IFTYPE_MESH_POINT &&
  3693. conf->type != NL80211_IFTYPE_STATION &&
  3694. conf->type != NL80211_IFTYPE_WDS &&
  3695. conf->type != NL80211_IFTYPE_ADHOC)
  3696. return -EOPNOTSUPP;
  3697. mutex_lock(&wl->mutex);
  3698. if (wl->operating)
  3699. goto out_mutex_unlock;
  3700. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3701. dev = wl->current_dev;
  3702. wl->operating = 1;
  3703. wl->vif = conf->vif;
  3704. wl->if_type = conf->type;
  3705. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3706. spin_lock_irqsave(&wl->irq_lock, flags);
  3707. b43_adjust_opmode(dev);
  3708. b43_set_pretbtt(dev);
  3709. b43_set_synth_pu_delay(dev, 0);
  3710. b43_upload_card_macaddress(dev);
  3711. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3712. err = 0;
  3713. out_mutex_unlock:
  3714. mutex_unlock(&wl->mutex);
  3715. return err;
  3716. }
  3717. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3718. struct ieee80211_if_init_conf *conf)
  3719. {
  3720. struct b43_wl *wl = hw_to_b43_wl(hw);
  3721. struct b43_wldev *dev = wl->current_dev;
  3722. unsigned long flags;
  3723. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3724. mutex_lock(&wl->mutex);
  3725. B43_WARN_ON(!wl->operating);
  3726. B43_WARN_ON(wl->vif != conf->vif);
  3727. wl->vif = NULL;
  3728. wl->operating = 0;
  3729. spin_lock_irqsave(&wl->irq_lock, flags);
  3730. b43_adjust_opmode(dev);
  3731. memset(wl->mac_addr, 0, ETH_ALEN);
  3732. b43_upload_card_macaddress(dev);
  3733. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3734. mutex_unlock(&wl->mutex);
  3735. }
  3736. static int b43_op_start(struct ieee80211_hw *hw)
  3737. {
  3738. struct b43_wl *wl = hw_to_b43_wl(hw);
  3739. struct b43_wldev *dev = wl->current_dev;
  3740. int did_init = 0;
  3741. int err = 0;
  3742. /* Kill all old instance specific information to make sure
  3743. * the card won't use it in the short timeframe between start
  3744. * and mac80211 reconfiguring it. */
  3745. memset(wl->bssid, 0, ETH_ALEN);
  3746. memset(wl->mac_addr, 0, ETH_ALEN);
  3747. wl->filter_flags = 0;
  3748. wl->radiotap_enabled = 0;
  3749. b43_qos_clear(wl);
  3750. wl->beacon0_uploaded = 0;
  3751. wl->beacon1_uploaded = 0;
  3752. wl->beacon_templates_virgin = 1;
  3753. mutex_lock(&wl->mutex);
  3754. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3755. err = b43_wireless_core_init(dev);
  3756. if (err)
  3757. goto out_mutex_unlock;
  3758. did_init = 1;
  3759. }
  3760. if (b43_status(dev) < B43_STAT_STARTED) {
  3761. err = b43_wireless_core_start(dev);
  3762. if (err) {
  3763. if (did_init)
  3764. b43_wireless_core_exit(dev);
  3765. goto out_mutex_unlock;
  3766. }
  3767. }
  3768. /* XXX: only do if device doesn't support rfkill irq */
  3769. wiphy_rfkill_start_polling(hw->wiphy);
  3770. out_mutex_unlock:
  3771. mutex_unlock(&wl->mutex);
  3772. return err;
  3773. }
  3774. static void b43_op_stop(struct ieee80211_hw *hw)
  3775. {
  3776. struct b43_wl *wl = hw_to_b43_wl(hw);
  3777. struct b43_wldev *dev = wl->current_dev;
  3778. cancel_work_sync(&(wl->beacon_update_trigger));
  3779. mutex_lock(&wl->mutex);
  3780. if (b43_status(dev) >= B43_STAT_STARTED)
  3781. b43_wireless_core_stop(dev);
  3782. b43_wireless_core_exit(dev);
  3783. mutex_unlock(&wl->mutex);
  3784. cancel_work_sync(&(wl->txpower_adjust_work));
  3785. }
  3786. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3787. struct ieee80211_sta *sta, bool set)
  3788. {
  3789. struct b43_wl *wl = hw_to_b43_wl(hw);
  3790. unsigned long flags;
  3791. spin_lock_irqsave(&wl->irq_lock, flags);
  3792. b43_update_templates(wl);
  3793. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3794. return 0;
  3795. }
  3796. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3797. struct ieee80211_vif *vif,
  3798. enum sta_notify_cmd notify_cmd,
  3799. struct ieee80211_sta *sta)
  3800. {
  3801. struct b43_wl *wl = hw_to_b43_wl(hw);
  3802. B43_WARN_ON(!vif || wl->vif != vif);
  3803. }
  3804. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
  3805. {
  3806. struct b43_wl *wl = hw_to_b43_wl(hw);
  3807. struct b43_wldev *dev;
  3808. mutex_lock(&wl->mutex);
  3809. dev = wl->current_dev;
  3810. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3811. /* Disable CFP update during scan on other channels. */
  3812. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  3813. }
  3814. mutex_unlock(&wl->mutex);
  3815. }
  3816. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
  3817. {
  3818. struct b43_wl *wl = hw_to_b43_wl(hw);
  3819. struct b43_wldev *dev;
  3820. mutex_lock(&wl->mutex);
  3821. dev = wl->current_dev;
  3822. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3823. /* Re-enable CFP update. */
  3824. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  3825. }
  3826. mutex_unlock(&wl->mutex);
  3827. }
  3828. static const struct ieee80211_ops b43_hw_ops = {
  3829. .tx = b43_op_tx,
  3830. .conf_tx = b43_op_conf_tx,
  3831. .add_interface = b43_op_add_interface,
  3832. .remove_interface = b43_op_remove_interface,
  3833. .config = b43_op_config,
  3834. .bss_info_changed = b43_op_bss_info_changed,
  3835. .configure_filter = b43_op_configure_filter,
  3836. .set_key = b43_op_set_key,
  3837. .get_stats = b43_op_get_stats,
  3838. .get_tx_stats = b43_op_get_tx_stats,
  3839. .get_tsf = b43_op_get_tsf,
  3840. .set_tsf = b43_op_set_tsf,
  3841. .start = b43_op_start,
  3842. .stop = b43_op_stop,
  3843. .set_tim = b43_op_beacon_set_tim,
  3844. .sta_notify = b43_op_sta_notify,
  3845. .sw_scan_start = b43_op_sw_scan_start_notifier,
  3846. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  3847. .rfkill_poll = b43_rfkill_poll,
  3848. };
  3849. /* Hard-reset the chip. Do not call this directly.
  3850. * Use b43_controller_restart()
  3851. */
  3852. static void b43_chip_reset(struct work_struct *work)
  3853. {
  3854. struct b43_wldev *dev =
  3855. container_of(work, struct b43_wldev, restart_work);
  3856. struct b43_wl *wl = dev->wl;
  3857. int err = 0;
  3858. int prev_status;
  3859. mutex_lock(&wl->mutex);
  3860. prev_status = b43_status(dev);
  3861. /* Bring the device down... */
  3862. if (prev_status >= B43_STAT_STARTED)
  3863. b43_wireless_core_stop(dev);
  3864. if (prev_status >= B43_STAT_INITIALIZED)
  3865. b43_wireless_core_exit(dev);
  3866. /* ...and up again. */
  3867. if (prev_status >= B43_STAT_INITIALIZED) {
  3868. err = b43_wireless_core_init(dev);
  3869. if (err)
  3870. goto out;
  3871. }
  3872. if (prev_status >= B43_STAT_STARTED) {
  3873. err = b43_wireless_core_start(dev);
  3874. if (err) {
  3875. b43_wireless_core_exit(dev);
  3876. goto out;
  3877. }
  3878. }
  3879. out:
  3880. if (err)
  3881. wl->current_dev = NULL; /* Failed to init the dev. */
  3882. mutex_unlock(&wl->mutex);
  3883. if (err)
  3884. b43err(wl, "Controller restart FAILED\n");
  3885. else
  3886. b43info(wl, "Controller restarted\n");
  3887. }
  3888. static int b43_setup_bands(struct b43_wldev *dev,
  3889. bool have_2ghz_phy, bool have_5ghz_phy)
  3890. {
  3891. struct ieee80211_hw *hw = dev->wl->hw;
  3892. if (have_2ghz_phy)
  3893. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3894. if (dev->phy.type == B43_PHYTYPE_N) {
  3895. if (have_5ghz_phy)
  3896. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3897. } else {
  3898. if (have_5ghz_phy)
  3899. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3900. }
  3901. dev->phy.supports_2ghz = have_2ghz_phy;
  3902. dev->phy.supports_5ghz = have_5ghz_phy;
  3903. return 0;
  3904. }
  3905. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3906. {
  3907. /* We release firmware that late to not be required to re-request
  3908. * is all the time when we reinit the core. */
  3909. b43_release_firmware(dev);
  3910. b43_phy_free(dev);
  3911. }
  3912. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3913. {
  3914. struct b43_wl *wl = dev->wl;
  3915. struct ssb_bus *bus = dev->dev->bus;
  3916. struct pci_dev *pdev = bus->host_pci;
  3917. int err;
  3918. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3919. u32 tmp;
  3920. /* Do NOT do any device initialization here.
  3921. * Do it in wireless_core_init() instead.
  3922. * This function is for gathering basic information about the HW, only.
  3923. * Also some structs may be set up here. But most likely you want to have
  3924. * that in core_init(), too.
  3925. */
  3926. err = ssb_bus_powerup(bus, 0);
  3927. if (err) {
  3928. b43err(wl, "Bus powerup failed\n");
  3929. goto out;
  3930. }
  3931. /* Get the PHY type. */
  3932. if (dev->dev->id.revision >= 5) {
  3933. u32 tmshigh;
  3934. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3935. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3936. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3937. } else
  3938. B43_WARN_ON(1);
  3939. dev->phy.gmode = have_2ghz_phy;
  3940. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3941. b43_wireless_core_reset(dev, tmp);
  3942. err = b43_phy_versioning(dev);
  3943. if (err)
  3944. goto err_powerdown;
  3945. /* Check if this device supports multiband. */
  3946. if (!pdev ||
  3947. (pdev->device != 0x4312 &&
  3948. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3949. /* No multiband support. */
  3950. have_2ghz_phy = 0;
  3951. have_5ghz_phy = 0;
  3952. switch (dev->phy.type) {
  3953. case B43_PHYTYPE_A:
  3954. have_5ghz_phy = 1;
  3955. break;
  3956. case B43_PHYTYPE_G:
  3957. case B43_PHYTYPE_N:
  3958. case B43_PHYTYPE_LP:
  3959. have_2ghz_phy = 1;
  3960. break;
  3961. default:
  3962. B43_WARN_ON(1);
  3963. }
  3964. }
  3965. if (dev->phy.type == B43_PHYTYPE_A) {
  3966. /* FIXME */
  3967. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3968. err = -EOPNOTSUPP;
  3969. goto err_powerdown;
  3970. }
  3971. if (1 /* disable A-PHY */) {
  3972. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3973. if (dev->phy.type != B43_PHYTYPE_N) {
  3974. have_2ghz_phy = 1;
  3975. have_5ghz_phy = 0;
  3976. }
  3977. }
  3978. err = b43_phy_allocate(dev);
  3979. if (err)
  3980. goto err_powerdown;
  3981. dev->phy.gmode = have_2ghz_phy;
  3982. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3983. b43_wireless_core_reset(dev, tmp);
  3984. err = b43_validate_chipaccess(dev);
  3985. if (err)
  3986. goto err_phy_free;
  3987. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3988. if (err)
  3989. goto err_phy_free;
  3990. /* Now set some default "current_dev" */
  3991. if (!wl->current_dev)
  3992. wl->current_dev = dev;
  3993. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3994. dev->phy.ops->switch_analog(dev, 0);
  3995. ssb_device_disable(dev->dev, 0);
  3996. ssb_bus_may_powerdown(bus);
  3997. out:
  3998. return err;
  3999. err_phy_free:
  4000. b43_phy_free(dev);
  4001. err_powerdown:
  4002. ssb_bus_may_powerdown(bus);
  4003. return err;
  4004. }
  4005. static void b43_one_core_detach(struct ssb_device *dev)
  4006. {
  4007. struct b43_wldev *wldev;
  4008. struct b43_wl *wl;
  4009. /* Do not cancel ieee80211-workqueue based work here.
  4010. * See comment in b43_remove(). */
  4011. wldev = ssb_get_drvdata(dev);
  4012. wl = wldev->wl;
  4013. b43_debugfs_remove_device(wldev);
  4014. b43_wireless_core_detach(wldev);
  4015. list_del(&wldev->list);
  4016. wl->nr_devs--;
  4017. ssb_set_drvdata(dev, NULL);
  4018. kfree(wldev);
  4019. }
  4020. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  4021. {
  4022. struct b43_wldev *wldev;
  4023. struct pci_dev *pdev;
  4024. int err = -ENOMEM;
  4025. if (!list_empty(&wl->devlist)) {
  4026. /* We are not the first core on this chip. */
  4027. pdev = dev->bus->host_pci;
  4028. /* Only special chips support more than one wireless
  4029. * core, although some of the other chips have more than
  4030. * one wireless core as well. Check for this and
  4031. * bail out early.
  4032. */
  4033. if (!pdev ||
  4034. ((pdev->device != 0x4321) &&
  4035. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  4036. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  4037. return -ENODEV;
  4038. }
  4039. }
  4040. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4041. if (!wldev)
  4042. goto out;
  4043. wldev->dev = dev;
  4044. wldev->wl = wl;
  4045. b43_set_status(wldev, B43_STAT_UNINIT);
  4046. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4047. tasklet_init(&wldev->isr_tasklet,
  4048. (void (*)(unsigned long))b43_interrupt_tasklet,
  4049. (unsigned long)wldev);
  4050. INIT_LIST_HEAD(&wldev->list);
  4051. err = b43_wireless_core_attach(wldev);
  4052. if (err)
  4053. goto err_kfree_wldev;
  4054. list_add(&wldev->list, &wl->devlist);
  4055. wl->nr_devs++;
  4056. ssb_set_drvdata(dev, wldev);
  4057. b43_debugfs_add_device(wldev);
  4058. out:
  4059. return err;
  4060. err_kfree_wldev:
  4061. kfree(wldev);
  4062. return err;
  4063. }
  4064. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4065. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4066. (pdev->device == _device) && \
  4067. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4068. (pdev->subsystem_device == _subdevice) )
  4069. static void b43_sprom_fixup(struct ssb_bus *bus)
  4070. {
  4071. struct pci_dev *pdev;
  4072. /* boardflags workarounds */
  4073. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4074. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  4075. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4076. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4077. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  4078. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4079. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4080. pdev = bus->host_pci;
  4081. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4082. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4083. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4084. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4085. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4086. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4087. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4088. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4089. }
  4090. }
  4091. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  4092. {
  4093. struct ieee80211_hw *hw = wl->hw;
  4094. ssb_set_devtypedata(dev, NULL);
  4095. ieee80211_free_hw(hw);
  4096. }
  4097. static int b43_wireless_init(struct ssb_device *dev)
  4098. {
  4099. struct ssb_sprom *sprom = &dev->bus->sprom;
  4100. struct ieee80211_hw *hw;
  4101. struct b43_wl *wl;
  4102. int err = -ENOMEM;
  4103. b43_sprom_fixup(dev->bus);
  4104. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4105. if (!hw) {
  4106. b43err(NULL, "Could not allocate ieee80211 device\n");
  4107. goto out;
  4108. }
  4109. /* fill hw info */
  4110. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  4111. IEEE80211_HW_SIGNAL_DBM |
  4112. IEEE80211_HW_NOISE_DBM;
  4113. hw->wiphy->interface_modes =
  4114. BIT(NL80211_IFTYPE_AP) |
  4115. BIT(NL80211_IFTYPE_MESH_POINT) |
  4116. BIT(NL80211_IFTYPE_STATION) |
  4117. BIT(NL80211_IFTYPE_WDS) |
  4118. BIT(NL80211_IFTYPE_ADHOC);
  4119. hw->queues = b43_modparam_qos ? 4 : 1;
  4120. hw->max_rates = 2;
  4121. SET_IEEE80211_DEV(hw, dev->dev);
  4122. if (is_valid_ether_addr(sprom->et1mac))
  4123. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4124. else
  4125. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4126. /* Get and initialize struct b43_wl */
  4127. wl = hw_to_b43_wl(hw);
  4128. memset(wl, 0, sizeof(*wl));
  4129. wl->hw = hw;
  4130. spin_lock_init(&wl->irq_lock);
  4131. rwlock_init(&wl->tx_lock);
  4132. spin_lock_init(&wl->leds_lock);
  4133. spin_lock_init(&wl->shm_lock);
  4134. mutex_init(&wl->mutex);
  4135. INIT_LIST_HEAD(&wl->devlist);
  4136. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4137. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4138. ssb_set_devtypedata(dev, wl);
  4139. b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
  4140. dev->bus->chip_id, dev->id.revision);
  4141. err = 0;
  4142. out:
  4143. return err;
  4144. }
  4145. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  4146. {
  4147. struct b43_wl *wl;
  4148. int err;
  4149. int first = 0;
  4150. wl = ssb_get_devtypedata(dev);
  4151. if (!wl) {
  4152. /* Probing the first core. Must setup common struct b43_wl */
  4153. first = 1;
  4154. err = b43_wireless_init(dev);
  4155. if (err)
  4156. goto out;
  4157. wl = ssb_get_devtypedata(dev);
  4158. B43_WARN_ON(!wl);
  4159. }
  4160. err = b43_one_core_attach(dev, wl);
  4161. if (err)
  4162. goto err_wireless_exit;
  4163. if (first) {
  4164. err = ieee80211_register_hw(wl->hw);
  4165. if (err)
  4166. goto err_one_core_detach;
  4167. }
  4168. out:
  4169. return err;
  4170. err_one_core_detach:
  4171. b43_one_core_detach(dev);
  4172. err_wireless_exit:
  4173. if (first)
  4174. b43_wireless_exit(dev, wl);
  4175. return err;
  4176. }
  4177. static void b43_remove(struct ssb_device *dev)
  4178. {
  4179. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4180. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4181. /* We must cancel any work here before unregistering from ieee80211,
  4182. * as the ieee80211 unreg will destroy the workqueue. */
  4183. cancel_work_sync(&wldev->restart_work);
  4184. B43_WARN_ON(!wl);
  4185. if (wl->current_dev == wldev)
  4186. ieee80211_unregister_hw(wl->hw);
  4187. b43_one_core_detach(dev);
  4188. if (list_empty(&wl->devlist)) {
  4189. /* Last core on the chip unregistered.
  4190. * We can destroy common struct b43_wl.
  4191. */
  4192. b43_wireless_exit(dev, wl);
  4193. }
  4194. }
  4195. /* Perform a hardware reset. This can be called from any context. */
  4196. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4197. {
  4198. /* Must avoid requeueing, if we are in shutdown. */
  4199. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4200. return;
  4201. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4202. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4203. }
  4204. #ifdef CONFIG_PM
  4205. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4206. {
  4207. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4208. struct b43_wl *wl = wldev->wl;
  4209. b43dbg(wl, "Suspending...\n");
  4210. mutex_lock(&wl->mutex);
  4211. wldev->suspend_in_progress = true;
  4212. wldev->suspend_init_status = b43_status(wldev);
  4213. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4214. b43_wireless_core_stop(wldev);
  4215. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4216. b43_wireless_core_exit(wldev);
  4217. mutex_unlock(&wl->mutex);
  4218. b43dbg(wl, "Device suspended.\n");
  4219. return 0;
  4220. }
  4221. static int b43_resume(struct ssb_device *dev)
  4222. {
  4223. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4224. struct b43_wl *wl = wldev->wl;
  4225. int err = 0;
  4226. b43dbg(wl, "Resuming...\n");
  4227. mutex_lock(&wl->mutex);
  4228. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4229. err = b43_wireless_core_init(wldev);
  4230. if (err) {
  4231. b43err(wl, "Resume failed at core init\n");
  4232. goto out;
  4233. }
  4234. }
  4235. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4236. err = b43_wireless_core_start(wldev);
  4237. if (err) {
  4238. b43_leds_exit(wldev);
  4239. b43_rng_exit(wldev->wl);
  4240. b43_wireless_core_exit(wldev);
  4241. b43err(wl, "Resume failed at core start\n");
  4242. goto out;
  4243. }
  4244. }
  4245. b43dbg(wl, "Device resumed.\n");
  4246. out:
  4247. wldev->suspend_in_progress = false;
  4248. mutex_unlock(&wl->mutex);
  4249. return err;
  4250. }
  4251. #else /* CONFIG_PM */
  4252. # define b43_suspend NULL
  4253. # define b43_resume NULL
  4254. #endif /* CONFIG_PM */
  4255. static struct ssb_driver b43_ssb_driver = {
  4256. .name = KBUILD_MODNAME,
  4257. .id_table = b43_ssb_tbl,
  4258. .probe = b43_probe,
  4259. .remove = b43_remove,
  4260. .suspend = b43_suspend,
  4261. .resume = b43_resume,
  4262. };
  4263. static void b43_print_driverinfo(void)
  4264. {
  4265. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4266. *feat_leds = "";
  4267. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4268. feat_pci = "P";
  4269. #endif
  4270. #ifdef CONFIG_B43_PCMCIA
  4271. feat_pcmcia = "M";
  4272. #endif
  4273. #ifdef CONFIG_B43_NPHY
  4274. feat_nphy = "N";
  4275. #endif
  4276. #ifdef CONFIG_B43_LEDS
  4277. feat_leds = "L";
  4278. #endif
  4279. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4280. "[ Features: %s%s%s%s, Firmware-ID: "
  4281. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4282. feat_pci, feat_pcmcia, feat_nphy,
  4283. feat_leds);
  4284. }
  4285. static int __init b43_init(void)
  4286. {
  4287. int err;
  4288. b43_debugfs_init();
  4289. err = b43_pcmcia_init();
  4290. if (err)
  4291. goto err_dfs_exit;
  4292. err = ssb_driver_register(&b43_ssb_driver);
  4293. if (err)
  4294. goto err_pcmcia_exit;
  4295. b43_print_driverinfo();
  4296. return err;
  4297. err_pcmcia_exit:
  4298. b43_pcmcia_exit();
  4299. err_dfs_exit:
  4300. b43_debugfs_exit();
  4301. return err;
  4302. }
  4303. static void __exit b43_exit(void)
  4304. {
  4305. ssb_driver_unregister(&b43_ssb_driver);
  4306. b43_pcmcia_exit();
  4307. b43_debugfs_exit();
  4308. }
  4309. module_init(b43_init)
  4310. module_exit(b43_exit)