tg3.c 392 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.104"
  63. #define DRV_MODULE_RELDATE "November 13, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static struct pci_device_id tg3_pci_tbl[] = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  222. {}
  223. };
  224. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  225. static const struct {
  226. const char string[ETH_GSTRING_LEN];
  227. } ethtool_stats_keys[TG3_NUM_STATS] = {
  228. { "rx_octets" },
  229. { "rx_fragments" },
  230. { "rx_ucast_packets" },
  231. { "rx_mcast_packets" },
  232. { "rx_bcast_packets" },
  233. { "rx_fcs_errors" },
  234. { "rx_align_errors" },
  235. { "rx_xon_pause_rcvd" },
  236. { "rx_xoff_pause_rcvd" },
  237. { "rx_mac_ctrl_rcvd" },
  238. { "rx_xoff_entered" },
  239. { "rx_frame_too_long_errors" },
  240. { "rx_jabbers" },
  241. { "rx_undersize_packets" },
  242. { "rx_in_length_errors" },
  243. { "rx_out_length_errors" },
  244. { "rx_64_or_less_octet_packets" },
  245. { "rx_65_to_127_octet_packets" },
  246. { "rx_128_to_255_octet_packets" },
  247. { "rx_256_to_511_octet_packets" },
  248. { "rx_512_to_1023_octet_packets" },
  249. { "rx_1024_to_1522_octet_packets" },
  250. { "rx_1523_to_2047_octet_packets" },
  251. { "rx_2048_to_4095_octet_packets" },
  252. { "rx_4096_to_8191_octet_packets" },
  253. { "rx_8192_to_9022_octet_packets" },
  254. { "tx_octets" },
  255. { "tx_collisions" },
  256. { "tx_xon_sent" },
  257. { "tx_xoff_sent" },
  258. { "tx_flow_control" },
  259. { "tx_mac_errors" },
  260. { "tx_single_collisions" },
  261. { "tx_mult_collisions" },
  262. { "tx_deferred" },
  263. { "tx_excessive_collisions" },
  264. { "tx_late_collisions" },
  265. { "tx_collide_2times" },
  266. { "tx_collide_3times" },
  267. { "tx_collide_4times" },
  268. { "tx_collide_5times" },
  269. { "tx_collide_6times" },
  270. { "tx_collide_7times" },
  271. { "tx_collide_8times" },
  272. { "tx_collide_9times" },
  273. { "tx_collide_10times" },
  274. { "tx_collide_11times" },
  275. { "tx_collide_12times" },
  276. { "tx_collide_13times" },
  277. { "tx_collide_14times" },
  278. { "tx_collide_15times" },
  279. { "tx_ucast_packets" },
  280. { "tx_mcast_packets" },
  281. { "tx_bcast_packets" },
  282. { "tx_carrier_sense_errors" },
  283. { "tx_discards" },
  284. { "tx_errors" },
  285. { "dma_writeq_full" },
  286. { "dma_write_prioq_full" },
  287. { "rxbds_empty" },
  288. { "rx_discards" },
  289. { "rx_errors" },
  290. { "rx_threshold_hit" },
  291. { "dma_readq_full" },
  292. { "dma_read_prioq_full" },
  293. { "tx_comp_queue_full" },
  294. { "ring_set_send_prod_index" },
  295. { "ring_status_update" },
  296. { "nic_irqs" },
  297. { "nic_avoided_irqs" },
  298. { "nic_tx_threshold_hit" }
  299. };
  300. static const struct {
  301. const char string[ETH_GSTRING_LEN];
  302. } ethtool_test_keys[TG3_NUM_TEST] = {
  303. { "nvram test (online) " },
  304. { "link test (online) " },
  305. { "register test (offline)" },
  306. { "memory test (offline)" },
  307. { "loopback test (offline)" },
  308. { "interrupt test (offline)" },
  309. };
  310. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  311. {
  312. writel(val, tp->regs + off);
  313. }
  314. static u32 tg3_read32(struct tg3 *tp, u32 off)
  315. {
  316. return (readl(tp->regs + off));
  317. }
  318. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  319. {
  320. writel(val, tp->aperegs + off);
  321. }
  322. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  323. {
  324. return (readl(tp->aperegs + off));
  325. }
  326. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  327. {
  328. unsigned long flags;
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. }
  334. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. writel(val, tp->regs + off);
  337. readl(tp->regs + off);
  338. }
  339. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  340. {
  341. unsigned long flags;
  342. u32 val;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  345. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  346. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  347. return val;
  348. }
  349. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  350. {
  351. unsigned long flags;
  352. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  353. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  354. TG3_64BIT_REG_LOW, val);
  355. return;
  356. }
  357. if (off == TG3_RX_STD_PROD_IDX_REG) {
  358. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  359. TG3_64BIT_REG_LOW, val);
  360. return;
  361. }
  362. spin_lock_irqsave(&tp->indirect_lock, flags);
  363. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  365. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  366. /* In indirect mode when disabling interrupts, we also need
  367. * to clear the interrupt bit in the GRC local ctrl register.
  368. */
  369. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  370. (val == 0x1)) {
  371. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  372. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  373. }
  374. }
  375. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  376. {
  377. unsigned long flags;
  378. u32 val;
  379. spin_lock_irqsave(&tp->indirect_lock, flags);
  380. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  381. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  382. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  383. return val;
  384. }
  385. /* usec_wait specifies the wait time in usec when writing to certain registers
  386. * where it is unsafe to read back the register without some delay.
  387. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  388. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  389. */
  390. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  391. {
  392. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  393. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  394. /* Non-posted methods */
  395. tp->write32(tp, off, val);
  396. else {
  397. /* Posted method */
  398. tg3_write32(tp, off, val);
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. tp->read32(tp, off);
  402. }
  403. /* Wait again after the read for the posted method to guarantee that
  404. * the wait time is met.
  405. */
  406. if (usec_wait)
  407. udelay(usec_wait);
  408. }
  409. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. tp->write32_mbox(tp, off, val);
  412. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  413. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. tp->read32_mbox(tp, off);
  415. }
  416. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. void __iomem *mbox = tp->regs + off;
  419. writel(val, mbox);
  420. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  421. writel(val, mbox);
  422. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  423. readl(mbox);
  424. }
  425. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  426. {
  427. return (readl(tp->regs + off + GRCMBOX_BASE));
  428. }
  429. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. writel(val, tp->regs + off + GRCMBOX_BASE);
  432. }
  433. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  434. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  435. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  436. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  437. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  438. #define tw32(reg,val) tp->write32(tp, reg, val)
  439. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  440. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  441. #define tr32(reg) tp->read32(tp, reg)
  442. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. unsigned long flags;
  445. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  446. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  447. return;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  467. *val = 0;
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  474. /* Always leave this as zero. */
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. } else {
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  478. *val = tr32(TG3PCI_MEM_WIN_DATA);
  479. /* Always leave this as zero. */
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  481. }
  482. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  483. }
  484. static void tg3_ape_lock_init(struct tg3 *tp)
  485. {
  486. int i;
  487. /* Make sure the driver hasn't any stale locks. */
  488. for (i = 0; i < 8; i++)
  489. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  490. APE_LOCK_GRANT_DRIVER);
  491. }
  492. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  493. {
  494. int i, off;
  495. int ret = 0;
  496. u32 status;
  497. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  498. return 0;
  499. switch (locknum) {
  500. case TG3_APE_LOCK_GRC:
  501. case TG3_APE_LOCK_MEM:
  502. break;
  503. default:
  504. return -EINVAL;
  505. }
  506. off = 4 * locknum;
  507. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  508. /* Wait for up to 1 millisecond to acquire lock. */
  509. for (i = 0; i < 100; i++) {
  510. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  511. if (status == APE_LOCK_GRANT_DRIVER)
  512. break;
  513. udelay(10);
  514. }
  515. if (status != APE_LOCK_GRANT_DRIVER) {
  516. /* Revoke the lock request. */
  517. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  518. APE_LOCK_GRANT_DRIVER);
  519. ret = -EBUSY;
  520. }
  521. return ret;
  522. }
  523. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  524. {
  525. int off;
  526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  527. return;
  528. switch (locknum) {
  529. case TG3_APE_LOCK_GRC:
  530. case TG3_APE_LOCK_MEM:
  531. break;
  532. default:
  533. return;
  534. }
  535. off = 4 * locknum;
  536. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  537. }
  538. static void tg3_disable_ints(struct tg3 *tp)
  539. {
  540. int i;
  541. tw32(TG3PCI_MISC_HOST_CTRL,
  542. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  543. for (i = 0; i < tp->irq_max; i++)
  544. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  545. }
  546. static void tg3_enable_ints(struct tg3 *tp)
  547. {
  548. int i;
  549. u32 coal_now = 0;
  550. tp->irq_sync = 0;
  551. wmb();
  552. tw32(TG3PCI_MISC_HOST_CTRL,
  553. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  554. for (i = 0; i < tp->irq_cnt; i++) {
  555. struct tg3_napi *tnapi = &tp->napi[i];
  556. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  557. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  558. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  559. coal_now |= tnapi->coal_now;
  560. }
  561. /* Force an initial interrupt */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  564. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  565. else
  566. tw32(HOSTCC_MODE, tp->coalesce_mode |
  567. HOSTCC_MODE_ENABLE | coal_now);
  568. }
  569. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  570. {
  571. struct tg3 *tp = tnapi->tp;
  572. struct tg3_hw_status *sblk = tnapi->hw_status;
  573. unsigned int work_exists = 0;
  574. /* check for phy events */
  575. if (!(tp->tg3_flags &
  576. (TG3_FLAG_USE_LINKCHG_REG |
  577. TG3_FLAG_POLL_SERDES))) {
  578. if (sblk->status & SD_STATUS_LINK_CHG)
  579. work_exists = 1;
  580. }
  581. /* check for RX/TX work to do */
  582. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  583. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  584. work_exists = 1;
  585. return work_exists;
  586. }
  587. /* tg3_int_reenable
  588. * similar to tg3_enable_ints, but it accurately determines whether there
  589. * is new work pending and can return without flushing the PIO write
  590. * which reenables interrupts
  591. */
  592. static void tg3_int_reenable(struct tg3_napi *tnapi)
  593. {
  594. struct tg3 *tp = tnapi->tp;
  595. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  596. mmiowb();
  597. /* When doing tagged status, this work check is unnecessary.
  598. * The last_tag we write above tells the chip which piece of
  599. * work we've completed.
  600. */
  601. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  602. tg3_has_work(tnapi))
  603. tw32(HOSTCC_MODE, tp->coalesce_mode |
  604. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  605. }
  606. static void tg3_napi_disable(struct tg3 *tp)
  607. {
  608. int i;
  609. for (i = tp->irq_cnt - 1; i >= 0; i--)
  610. napi_disable(&tp->napi[i].napi);
  611. }
  612. static void tg3_napi_enable(struct tg3 *tp)
  613. {
  614. int i;
  615. for (i = 0; i < tp->irq_cnt; i++)
  616. napi_enable(&tp->napi[i].napi);
  617. }
  618. static inline void tg3_netif_stop(struct tg3 *tp)
  619. {
  620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  621. tg3_napi_disable(tp);
  622. netif_tx_disable(tp->dev);
  623. }
  624. static inline void tg3_netif_start(struct tg3 *tp)
  625. {
  626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  627. * appropriate so long as all callers are assured to
  628. * have free tx slots (such as after tg3_init_hw)
  629. */
  630. netif_tx_wake_all_queues(tp->dev);
  631. tg3_napi_enable(tp);
  632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  633. tg3_enable_ints(tp);
  634. }
  635. static void tg3_switch_clocks(struct tg3 *tp)
  636. {
  637. u32 clock_ctrl;
  638. u32 orig_clock_ctrl;
  639. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  640. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  641. return;
  642. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  643. orig_clock_ctrl = clock_ctrl;
  644. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  645. CLOCK_CTRL_CLKRUN_OENABLE |
  646. 0x1f);
  647. tp->pci_clock_ctrl = clock_ctrl;
  648. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  649. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  650. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  651. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  652. }
  653. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  654. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  655. clock_ctrl |
  656. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  657. 40);
  658. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  659. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  660. 40);
  661. }
  662. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  663. }
  664. #define PHY_BUSY_LOOPS 5000
  665. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  666. {
  667. u32 frame_val;
  668. unsigned int loops;
  669. int ret;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. *val = 0x0;
  676. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  677. MI_COM_PHY_ADDR_MASK);
  678. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  679. MI_COM_REG_ADDR_MASK);
  680. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0) {
  695. *val = frame_val & MI_COM_DATA_MASK;
  696. ret = 0;
  697. }
  698. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  699. tw32_f(MAC_MI_MODE, tp->mi_mode);
  700. udelay(80);
  701. }
  702. return ret;
  703. }
  704. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  705. {
  706. u32 frame_val;
  707. unsigned int loops;
  708. int ret;
  709. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  710. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  711. return 0;
  712. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  713. tw32_f(MAC_MI_MODE,
  714. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  715. udelay(80);
  716. }
  717. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  718. MI_COM_PHY_ADDR_MASK);
  719. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  720. MI_COM_REG_ADDR_MASK);
  721. frame_val |= (val & MI_COM_DATA_MASK);
  722. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  723. tw32_f(MAC_MI_COM, frame_val);
  724. loops = PHY_BUSY_LOOPS;
  725. while (loops != 0) {
  726. udelay(10);
  727. frame_val = tr32(MAC_MI_COM);
  728. if ((frame_val & MI_COM_BUSY) == 0) {
  729. udelay(5);
  730. frame_val = tr32(MAC_MI_COM);
  731. break;
  732. }
  733. loops -= 1;
  734. }
  735. ret = -EBUSY;
  736. if (loops != 0)
  737. ret = 0;
  738. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  739. tw32_f(MAC_MI_MODE, tp->mi_mode);
  740. udelay(80);
  741. }
  742. return ret;
  743. }
  744. static int tg3_bmcr_reset(struct tg3 *tp)
  745. {
  746. u32 phy_control;
  747. int limit, err;
  748. /* OK, reset it, and poll the BMCR_RESET bit until it
  749. * clears or we time out.
  750. */
  751. phy_control = BMCR_RESET;
  752. err = tg3_writephy(tp, MII_BMCR, phy_control);
  753. if (err != 0)
  754. return -EBUSY;
  755. limit = 5000;
  756. while (limit--) {
  757. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. if ((phy_control & BMCR_RESET) == 0) {
  761. udelay(40);
  762. break;
  763. }
  764. udelay(10);
  765. }
  766. if (limit < 0)
  767. return -EBUSY;
  768. return 0;
  769. }
  770. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  771. {
  772. struct tg3 *tp = bp->priv;
  773. u32 val;
  774. spin_lock_bh(&tp->lock);
  775. if (tg3_readphy(tp, reg, &val))
  776. val = -EIO;
  777. spin_unlock_bh(&tp->lock);
  778. return val;
  779. }
  780. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  781. {
  782. struct tg3 *tp = bp->priv;
  783. u32 ret = 0;
  784. spin_lock_bh(&tp->lock);
  785. if (tg3_writephy(tp, reg, val))
  786. ret = -EIO;
  787. spin_unlock_bh(&tp->lock);
  788. return ret;
  789. }
  790. static int tg3_mdio_reset(struct mii_bus *bp)
  791. {
  792. return 0;
  793. }
  794. static void tg3_mdio_config_5785(struct tg3 *tp)
  795. {
  796. u32 val;
  797. struct phy_device *phydev;
  798. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  799. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  800. case TG3_PHY_ID_BCM50610:
  801. case TG3_PHY_ID_BCM50610M:
  802. val = MAC_PHYCFG2_50610_LED_MODES;
  803. break;
  804. case TG3_PHY_ID_BCMAC131:
  805. val = MAC_PHYCFG2_AC131_LED_MODES;
  806. break;
  807. case TG3_PHY_ID_RTL8211C:
  808. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  809. break;
  810. case TG3_PHY_ID_RTL8201E:
  811. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  812. break;
  813. default:
  814. return;
  815. }
  816. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  817. tw32(MAC_PHYCFG2, val);
  818. val = tr32(MAC_PHYCFG1);
  819. val &= ~(MAC_PHYCFG1_RGMII_INT |
  820. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  821. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  822. tw32(MAC_PHYCFG1, val);
  823. return;
  824. }
  825. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  826. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  827. MAC_PHYCFG2_FMODE_MASK_MASK |
  828. MAC_PHYCFG2_GMODE_MASK_MASK |
  829. MAC_PHYCFG2_ACT_MASK_MASK |
  830. MAC_PHYCFG2_QUAL_MASK_MASK |
  831. MAC_PHYCFG2_INBAND_ENABLE;
  832. tw32(MAC_PHYCFG2, val);
  833. val = tr32(MAC_PHYCFG1);
  834. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  835. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  836. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  837. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  838. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  839. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  840. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  841. }
  842. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  843. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  844. tw32(MAC_PHYCFG1, val);
  845. val = tr32(MAC_EXT_RGMII_MODE);
  846. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  847. MAC_RGMII_MODE_RX_QUALITY |
  848. MAC_RGMII_MODE_RX_ACTIVITY |
  849. MAC_RGMII_MODE_RX_ENG_DET |
  850. MAC_RGMII_MODE_TX_ENABLE |
  851. MAC_RGMII_MODE_TX_LOWPWR |
  852. MAC_RGMII_MODE_TX_RESET);
  853. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  854. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  855. val |= MAC_RGMII_MODE_RX_INT_B |
  856. MAC_RGMII_MODE_RX_QUALITY |
  857. MAC_RGMII_MODE_RX_ACTIVITY |
  858. MAC_RGMII_MODE_RX_ENG_DET;
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  860. val |= MAC_RGMII_MODE_TX_ENABLE |
  861. MAC_RGMII_MODE_TX_LOWPWR |
  862. MAC_RGMII_MODE_TX_RESET;
  863. }
  864. tw32(MAC_EXT_RGMII_MODE, val);
  865. }
  866. static void tg3_mdio_start(struct tg3 *tp)
  867. {
  868. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  869. tw32_f(MAC_MI_MODE, tp->mi_mode);
  870. udelay(80);
  871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  872. u32 funcnum, is_serdes;
  873. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  874. if (funcnum)
  875. tp->phy_addr = 2;
  876. else
  877. tp->phy_addr = 1;
  878. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  879. if (is_serdes)
  880. tp->phy_addr += 7;
  881. } else
  882. tp->phy_addr = TG3_PHY_MII_ADDR;
  883. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  885. tg3_mdio_config_5785(tp);
  886. }
  887. static int tg3_mdio_init(struct tg3 *tp)
  888. {
  889. int i;
  890. u32 reg;
  891. struct phy_device *phydev;
  892. tg3_mdio_start(tp);
  893. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  894. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  895. return 0;
  896. tp->mdio_bus = mdiobus_alloc();
  897. if (tp->mdio_bus == NULL)
  898. return -ENOMEM;
  899. tp->mdio_bus->name = "tg3 mdio bus";
  900. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  901. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  902. tp->mdio_bus->priv = tp;
  903. tp->mdio_bus->parent = &tp->pdev->dev;
  904. tp->mdio_bus->read = &tg3_mdio_read;
  905. tp->mdio_bus->write = &tg3_mdio_write;
  906. tp->mdio_bus->reset = &tg3_mdio_reset;
  907. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  908. tp->mdio_bus->irq = &tp->mdio_irq[0];
  909. for (i = 0; i < PHY_MAX_ADDR; i++)
  910. tp->mdio_bus->irq[i] = PHY_POLL;
  911. /* The bus registration will look for all the PHYs on the mdio bus.
  912. * Unfortunately, it does not ensure the PHY is powered up before
  913. * accessing the PHY ID registers. A chip reset is the
  914. * quickest way to bring the device back to an operational state..
  915. */
  916. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  917. tg3_bmcr_reset(tp);
  918. i = mdiobus_register(tp->mdio_bus);
  919. if (i) {
  920. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  921. tp->dev->name, i);
  922. mdiobus_free(tp->mdio_bus);
  923. return i;
  924. }
  925. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  926. if (!phydev || !phydev->drv) {
  927. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  928. mdiobus_unregister(tp->mdio_bus);
  929. mdiobus_free(tp->mdio_bus);
  930. return -ENODEV;
  931. }
  932. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  933. case TG3_PHY_ID_BCM57780:
  934. phydev->interface = PHY_INTERFACE_MODE_GMII;
  935. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  936. break;
  937. case TG3_PHY_ID_BCM50610:
  938. case TG3_PHY_ID_BCM50610M:
  939. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  940. PHY_BRCM_RX_REFCLK_UNUSED |
  941. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  942. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  943. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  944. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  945. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  946. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  947. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  948. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  949. /* fallthru */
  950. case TG3_PHY_ID_RTL8211C:
  951. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  952. break;
  953. case TG3_PHY_ID_RTL8201E:
  954. case TG3_PHY_ID_BCMAC131:
  955. phydev->interface = PHY_INTERFACE_MODE_MII;
  956. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  957. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  958. break;
  959. }
  960. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  961. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  962. tg3_mdio_config_5785(tp);
  963. return 0;
  964. }
  965. static void tg3_mdio_fini(struct tg3 *tp)
  966. {
  967. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  968. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  969. mdiobus_unregister(tp->mdio_bus);
  970. mdiobus_free(tp->mdio_bus);
  971. }
  972. }
  973. /* tp->lock is held. */
  974. static inline void tg3_generate_fw_event(struct tg3 *tp)
  975. {
  976. u32 val;
  977. val = tr32(GRC_RX_CPU_EVENT);
  978. val |= GRC_RX_CPU_DRIVER_EVENT;
  979. tw32_f(GRC_RX_CPU_EVENT, val);
  980. tp->last_event_jiffies = jiffies;
  981. }
  982. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  983. /* tp->lock is held. */
  984. static void tg3_wait_for_event_ack(struct tg3 *tp)
  985. {
  986. int i;
  987. unsigned int delay_cnt;
  988. long time_remain;
  989. /* If enough time has passed, no wait is necessary. */
  990. time_remain = (long)(tp->last_event_jiffies + 1 +
  991. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  992. (long)jiffies;
  993. if (time_remain < 0)
  994. return;
  995. /* Check if we can shorten the wait time. */
  996. delay_cnt = jiffies_to_usecs(time_remain);
  997. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  998. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  999. delay_cnt = (delay_cnt >> 3) + 1;
  1000. for (i = 0; i < delay_cnt; i++) {
  1001. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1002. break;
  1003. udelay(8);
  1004. }
  1005. }
  1006. /* tp->lock is held. */
  1007. static void tg3_ump_link_report(struct tg3 *tp)
  1008. {
  1009. u32 reg;
  1010. u32 val;
  1011. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1012. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1013. return;
  1014. tg3_wait_for_event_ack(tp);
  1015. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1016. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1017. val = 0;
  1018. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1019. val = reg << 16;
  1020. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1021. val |= (reg & 0xffff);
  1022. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1023. val = 0;
  1024. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1025. val = reg << 16;
  1026. if (!tg3_readphy(tp, MII_LPA, &reg))
  1027. val |= (reg & 0xffff);
  1028. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1029. val = 0;
  1030. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1031. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1032. val = reg << 16;
  1033. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1034. val |= (reg & 0xffff);
  1035. }
  1036. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1037. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1038. val = reg << 16;
  1039. else
  1040. val = 0;
  1041. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1042. tg3_generate_fw_event(tp);
  1043. }
  1044. static void tg3_link_report(struct tg3 *tp)
  1045. {
  1046. if (!netif_carrier_ok(tp->dev)) {
  1047. if (netif_msg_link(tp))
  1048. printk(KERN_INFO PFX "%s: Link is down.\n",
  1049. tp->dev->name);
  1050. tg3_ump_link_report(tp);
  1051. } else if (netif_msg_link(tp)) {
  1052. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1053. tp->dev->name,
  1054. (tp->link_config.active_speed == SPEED_1000 ?
  1055. 1000 :
  1056. (tp->link_config.active_speed == SPEED_100 ?
  1057. 100 : 10)),
  1058. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1059. "full" : "half"));
  1060. printk(KERN_INFO PFX
  1061. "%s: Flow control is %s for TX and %s for RX.\n",
  1062. tp->dev->name,
  1063. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1064. "on" : "off",
  1065. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1066. "on" : "off");
  1067. tg3_ump_link_report(tp);
  1068. }
  1069. }
  1070. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1071. {
  1072. u16 miireg;
  1073. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1074. miireg = ADVERTISE_PAUSE_CAP;
  1075. else if (flow_ctrl & FLOW_CTRL_TX)
  1076. miireg = ADVERTISE_PAUSE_ASYM;
  1077. else if (flow_ctrl & FLOW_CTRL_RX)
  1078. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1079. else
  1080. miireg = 0;
  1081. return miireg;
  1082. }
  1083. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1084. {
  1085. u16 miireg;
  1086. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1087. miireg = ADVERTISE_1000XPAUSE;
  1088. else if (flow_ctrl & FLOW_CTRL_TX)
  1089. miireg = ADVERTISE_1000XPSE_ASYM;
  1090. else if (flow_ctrl & FLOW_CTRL_RX)
  1091. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1092. else
  1093. miireg = 0;
  1094. return miireg;
  1095. }
  1096. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1097. {
  1098. u8 cap = 0;
  1099. if (lcladv & ADVERTISE_1000XPAUSE) {
  1100. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1101. if (rmtadv & LPA_1000XPAUSE)
  1102. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1103. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1104. cap = FLOW_CTRL_RX;
  1105. } else {
  1106. if (rmtadv & LPA_1000XPAUSE)
  1107. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1108. }
  1109. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1110. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1111. cap = FLOW_CTRL_TX;
  1112. }
  1113. return cap;
  1114. }
  1115. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1116. {
  1117. u8 autoneg;
  1118. u8 flowctrl = 0;
  1119. u32 old_rx_mode = tp->rx_mode;
  1120. u32 old_tx_mode = tp->tx_mode;
  1121. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1122. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1123. else
  1124. autoneg = tp->link_config.autoneg;
  1125. if (autoneg == AUTONEG_ENABLE &&
  1126. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1127. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1128. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1129. else
  1130. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1131. } else
  1132. flowctrl = tp->link_config.flowctrl;
  1133. tp->link_config.active_flowctrl = flowctrl;
  1134. if (flowctrl & FLOW_CTRL_RX)
  1135. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1136. else
  1137. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1138. if (old_rx_mode != tp->rx_mode)
  1139. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1140. if (flowctrl & FLOW_CTRL_TX)
  1141. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1142. else
  1143. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1144. if (old_tx_mode != tp->tx_mode)
  1145. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1146. }
  1147. static void tg3_adjust_link(struct net_device *dev)
  1148. {
  1149. u8 oldflowctrl, linkmesg = 0;
  1150. u32 mac_mode, lcl_adv, rmt_adv;
  1151. struct tg3 *tp = netdev_priv(dev);
  1152. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1153. spin_lock_bh(&tp->lock);
  1154. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1155. MAC_MODE_HALF_DUPLEX);
  1156. oldflowctrl = tp->link_config.active_flowctrl;
  1157. if (phydev->link) {
  1158. lcl_adv = 0;
  1159. rmt_adv = 0;
  1160. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1161. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1162. else if (phydev->speed == SPEED_1000 ||
  1163. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1164. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1165. else
  1166. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1167. if (phydev->duplex == DUPLEX_HALF)
  1168. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1169. else {
  1170. lcl_adv = tg3_advert_flowctrl_1000T(
  1171. tp->link_config.flowctrl);
  1172. if (phydev->pause)
  1173. rmt_adv = LPA_PAUSE_CAP;
  1174. if (phydev->asym_pause)
  1175. rmt_adv |= LPA_PAUSE_ASYM;
  1176. }
  1177. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1178. } else
  1179. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1180. if (mac_mode != tp->mac_mode) {
  1181. tp->mac_mode = mac_mode;
  1182. tw32_f(MAC_MODE, tp->mac_mode);
  1183. udelay(40);
  1184. }
  1185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1186. if (phydev->speed == SPEED_10)
  1187. tw32(MAC_MI_STAT,
  1188. MAC_MI_STAT_10MBPS_MODE |
  1189. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1190. else
  1191. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1192. }
  1193. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1194. tw32(MAC_TX_LENGTHS,
  1195. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1196. (6 << TX_LENGTHS_IPG_SHIFT) |
  1197. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1198. else
  1199. tw32(MAC_TX_LENGTHS,
  1200. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1201. (6 << TX_LENGTHS_IPG_SHIFT) |
  1202. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1203. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1204. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1205. phydev->speed != tp->link_config.active_speed ||
  1206. phydev->duplex != tp->link_config.active_duplex ||
  1207. oldflowctrl != tp->link_config.active_flowctrl)
  1208. linkmesg = 1;
  1209. tp->link_config.active_speed = phydev->speed;
  1210. tp->link_config.active_duplex = phydev->duplex;
  1211. spin_unlock_bh(&tp->lock);
  1212. if (linkmesg)
  1213. tg3_link_report(tp);
  1214. }
  1215. static int tg3_phy_init(struct tg3 *tp)
  1216. {
  1217. struct phy_device *phydev;
  1218. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1219. return 0;
  1220. /* Bring the PHY back to a known state. */
  1221. tg3_bmcr_reset(tp);
  1222. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1223. /* Attach the MAC to the PHY. */
  1224. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1225. phydev->dev_flags, phydev->interface);
  1226. if (IS_ERR(phydev)) {
  1227. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1228. return PTR_ERR(phydev);
  1229. }
  1230. /* Mask with MAC supported features. */
  1231. switch (phydev->interface) {
  1232. case PHY_INTERFACE_MODE_GMII:
  1233. case PHY_INTERFACE_MODE_RGMII:
  1234. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1235. phydev->supported &= (PHY_GBIT_FEATURES |
  1236. SUPPORTED_Pause |
  1237. SUPPORTED_Asym_Pause);
  1238. break;
  1239. }
  1240. /* fallthru */
  1241. case PHY_INTERFACE_MODE_MII:
  1242. phydev->supported &= (PHY_BASIC_FEATURES |
  1243. SUPPORTED_Pause |
  1244. SUPPORTED_Asym_Pause);
  1245. break;
  1246. default:
  1247. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1248. return -EINVAL;
  1249. }
  1250. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1251. phydev->advertising = phydev->supported;
  1252. return 0;
  1253. }
  1254. static void tg3_phy_start(struct tg3 *tp)
  1255. {
  1256. struct phy_device *phydev;
  1257. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1258. return;
  1259. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1260. if (tp->link_config.phy_is_low_power) {
  1261. tp->link_config.phy_is_low_power = 0;
  1262. phydev->speed = tp->link_config.orig_speed;
  1263. phydev->duplex = tp->link_config.orig_duplex;
  1264. phydev->autoneg = tp->link_config.orig_autoneg;
  1265. phydev->advertising = tp->link_config.orig_advertising;
  1266. }
  1267. phy_start(phydev);
  1268. phy_start_aneg(phydev);
  1269. }
  1270. static void tg3_phy_stop(struct tg3 *tp)
  1271. {
  1272. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1273. return;
  1274. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1275. }
  1276. static void tg3_phy_fini(struct tg3 *tp)
  1277. {
  1278. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1279. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1280. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1281. }
  1282. }
  1283. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1284. {
  1285. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1286. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1287. }
  1288. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1289. {
  1290. u32 phytest;
  1291. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1292. u32 phy;
  1293. tg3_writephy(tp, MII_TG3_FET_TEST,
  1294. phytest | MII_TG3_FET_SHADOW_EN);
  1295. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1296. if (enable)
  1297. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1298. else
  1299. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1300. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1301. }
  1302. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1303. }
  1304. }
  1305. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1306. {
  1307. u32 reg;
  1308. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1309. return;
  1310. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1311. tg3_phy_fet_toggle_apd(tp, enable);
  1312. return;
  1313. }
  1314. reg = MII_TG3_MISC_SHDW_WREN |
  1315. MII_TG3_MISC_SHDW_SCR5_SEL |
  1316. MII_TG3_MISC_SHDW_SCR5_LPED |
  1317. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1318. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1319. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1320. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1321. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1322. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1323. reg = MII_TG3_MISC_SHDW_WREN |
  1324. MII_TG3_MISC_SHDW_APD_SEL |
  1325. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1326. if (enable)
  1327. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1328. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1329. }
  1330. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1331. {
  1332. u32 phy;
  1333. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1334. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1335. return;
  1336. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1337. u32 ephy;
  1338. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1339. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1340. tg3_writephy(tp, MII_TG3_FET_TEST,
  1341. ephy | MII_TG3_FET_SHADOW_EN);
  1342. if (!tg3_readphy(tp, reg, &phy)) {
  1343. if (enable)
  1344. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1345. else
  1346. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1347. tg3_writephy(tp, reg, phy);
  1348. }
  1349. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1350. }
  1351. } else {
  1352. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1353. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1354. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1355. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1356. if (enable)
  1357. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1358. else
  1359. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1360. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1361. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1362. }
  1363. }
  1364. }
  1365. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1366. {
  1367. u32 val;
  1368. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1369. return;
  1370. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1371. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1372. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1373. (val | (1 << 15) | (1 << 4)));
  1374. }
  1375. static void tg3_phy_apply_otp(struct tg3 *tp)
  1376. {
  1377. u32 otp, phy;
  1378. if (!tp->phy_otp)
  1379. return;
  1380. otp = tp->phy_otp;
  1381. /* Enable SM_DSP clock and tx 6dB coding. */
  1382. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1383. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1384. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1385. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1386. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1387. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1388. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1389. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1390. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1391. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1392. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1393. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1394. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1395. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1396. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1397. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1398. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1399. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1400. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1401. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1402. /* Turn off SM_DSP clock. */
  1403. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1404. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1405. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1406. }
  1407. static int tg3_wait_macro_done(struct tg3 *tp)
  1408. {
  1409. int limit = 100;
  1410. while (limit--) {
  1411. u32 tmp32;
  1412. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1413. if ((tmp32 & 0x1000) == 0)
  1414. break;
  1415. }
  1416. }
  1417. if (limit < 0)
  1418. return -EBUSY;
  1419. return 0;
  1420. }
  1421. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1422. {
  1423. static const u32 test_pat[4][6] = {
  1424. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1425. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1426. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1427. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1428. };
  1429. int chan;
  1430. for (chan = 0; chan < 4; chan++) {
  1431. int i;
  1432. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1433. (chan * 0x2000) | 0x0200);
  1434. tg3_writephy(tp, 0x16, 0x0002);
  1435. for (i = 0; i < 6; i++)
  1436. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1437. test_pat[chan][i]);
  1438. tg3_writephy(tp, 0x16, 0x0202);
  1439. if (tg3_wait_macro_done(tp)) {
  1440. *resetp = 1;
  1441. return -EBUSY;
  1442. }
  1443. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1444. (chan * 0x2000) | 0x0200);
  1445. tg3_writephy(tp, 0x16, 0x0082);
  1446. if (tg3_wait_macro_done(tp)) {
  1447. *resetp = 1;
  1448. return -EBUSY;
  1449. }
  1450. tg3_writephy(tp, 0x16, 0x0802);
  1451. if (tg3_wait_macro_done(tp)) {
  1452. *resetp = 1;
  1453. return -EBUSY;
  1454. }
  1455. for (i = 0; i < 6; i += 2) {
  1456. u32 low, high;
  1457. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1458. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1459. tg3_wait_macro_done(tp)) {
  1460. *resetp = 1;
  1461. return -EBUSY;
  1462. }
  1463. low &= 0x7fff;
  1464. high &= 0x000f;
  1465. if (low != test_pat[chan][i] ||
  1466. high != test_pat[chan][i+1]) {
  1467. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1468. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1469. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1470. return -EBUSY;
  1471. }
  1472. }
  1473. }
  1474. return 0;
  1475. }
  1476. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1477. {
  1478. int chan;
  1479. for (chan = 0; chan < 4; chan++) {
  1480. int i;
  1481. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1482. (chan * 0x2000) | 0x0200);
  1483. tg3_writephy(tp, 0x16, 0x0002);
  1484. for (i = 0; i < 6; i++)
  1485. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1486. tg3_writephy(tp, 0x16, 0x0202);
  1487. if (tg3_wait_macro_done(tp))
  1488. return -EBUSY;
  1489. }
  1490. return 0;
  1491. }
  1492. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1493. {
  1494. u32 reg32, phy9_orig;
  1495. int retries, do_phy_reset, err;
  1496. retries = 10;
  1497. do_phy_reset = 1;
  1498. do {
  1499. if (do_phy_reset) {
  1500. err = tg3_bmcr_reset(tp);
  1501. if (err)
  1502. return err;
  1503. do_phy_reset = 0;
  1504. }
  1505. /* Disable transmitter and interrupt. */
  1506. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1507. continue;
  1508. reg32 |= 0x3000;
  1509. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1510. /* Set full-duplex, 1000 mbps. */
  1511. tg3_writephy(tp, MII_BMCR,
  1512. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1513. /* Set to master mode. */
  1514. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1515. continue;
  1516. tg3_writephy(tp, MII_TG3_CTRL,
  1517. (MII_TG3_CTRL_AS_MASTER |
  1518. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1519. /* Enable SM_DSP_CLOCK and 6dB. */
  1520. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1521. /* Block the PHY control access. */
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1523. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1524. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1525. if (!err)
  1526. break;
  1527. } while (--retries);
  1528. err = tg3_phy_reset_chanpat(tp);
  1529. if (err)
  1530. return err;
  1531. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1532. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1533. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1534. tg3_writephy(tp, 0x16, 0x0000);
  1535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1537. /* Set Extended packet length bit for jumbo frames */
  1538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1539. }
  1540. else {
  1541. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1542. }
  1543. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1544. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1545. reg32 &= ~0x3000;
  1546. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1547. } else if (!err)
  1548. err = -EBUSY;
  1549. return err;
  1550. }
  1551. /* This will reset the tigon3 PHY if there is no valid
  1552. * link unless the FORCE argument is non-zero.
  1553. */
  1554. static int tg3_phy_reset(struct tg3 *tp)
  1555. {
  1556. u32 cpmuctrl;
  1557. u32 phy_status;
  1558. int err;
  1559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1560. u32 val;
  1561. val = tr32(GRC_MISC_CFG);
  1562. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1563. udelay(40);
  1564. }
  1565. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1566. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1567. if (err != 0)
  1568. return -EBUSY;
  1569. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1570. netif_carrier_off(tp->dev);
  1571. tg3_link_report(tp);
  1572. }
  1573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1576. err = tg3_phy_reset_5703_4_5(tp);
  1577. if (err)
  1578. return err;
  1579. goto out;
  1580. }
  1581. cpmuctrl = 0;
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1583. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1584. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1585. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1586. tw32(TG3_CPMU_CTRL,
  1587. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1588. }
  1589. err = tg3_bmcr_reset(tp);
  1590. if (err)
  1591. return err;
  1592. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1593. u32 phy;
  1594. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1595. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1596. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1597. }
  1598. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1599. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1600. u32 val;
  1601. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1602. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1603. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1604. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1605. udelay(40);
  1606. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1607. }
  1608. }
  1609. tg3_phy_apply_otp(tp);
  1610. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1611. tg3_phy_toggle_apd(tp, true);
  1612. else
  1613. tg3_phy_toggle_apd(tp, false);
  1614. out:
  1615. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1616. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1617. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1618. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1622. }
  1623. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1624. tg3_writephy(tp, 0x1c, 0x8d68);
  1625. tg3_writephy(tp, 0x1c, 0x8d68);
  1626. }
  1627. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1629. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1630. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1631. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1632. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1634. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1636. }
  1637. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1638. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1640. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1641. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1642. tg3_writephy(tp, MII_TG3_TEST1,
  1643. MII_TG3_TEST1_TRIM_EN | 0x4);
  1644. } else
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1646. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1647. }
  1648. /* Set Extended packet length bit (bit 14) on all chips that */
  1649. /* support jumbo frames */
  1650. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1651. /* Cannot do read-modify-write on 5401 */
  1652. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1653. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1654. u32 phy_reg;
  1655. /* Set bit 14 with read-modify-write to preserve other bits */
  1656. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1657. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1658. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1659. }
  1660. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1661. * jumbo frames transmission.
  1662. */
  1663. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1664. u32 phy_reg;
  1665. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1666. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1667. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1668. }
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1670. /* adjust output voltage */
  1671. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1672. }
  1673. tg3_phy_toggle_automdix(tp, 1);
  1674. tg3_phy_set_wirespeed(tp);
  1675. return 0;
  1676. }
  1677. static void tg3_frob_aux_power(struct tg3 *tp)
  1678. {
  1679. struct tg3 *tp_peer = tp;
  1680. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1681. return;
  1682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1685. struct net_device *dev_peer;
  1686. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1687. /* remove_one() may have been run on the peer. */
  1688. if (!dev_peer)
  1689. tp_peer = tp;
  1690. else
  1691. tp_peer = netdev_priv(dev_peer);
  1692. }
  1693. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1694. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1695. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1696. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1699. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1700. (GRC_LCLCTRL_GPIO_OE0 |
  1701. GRC_LCLCTRL_GPIO_OE1 |
  1702. GRC_LCLCTRL_GPIO_OE2 |
  1703. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1704. GRC_LCLCTRL_GPIO_OUTPUT1),
  1705. 100);
  1706. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1707. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1708. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1709. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1710. GRC_LCLCTRL_GPIO_OE1 |
  1711. GRC_LCLCTRL_GPIO_OE2 |
  1712. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1713. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1714. tp->grc_local_ctrl;
  1715. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1716. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1717. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1718. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1719. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1720. } else {
  1721. u32 no_gpio2;
  1722. u32 grc_local_ctrl = 0;
  1723. if (tp_peer != tp &&
  1724. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1725. return;
  1726. /* Workaround to prevent overdrawing Amps. */
  1727. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1728. ASIC_REV_5714) {
  1729. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1730. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1731. grc_local_ctrl, 100);
  1732. }
  1733. /* On 5753 and variants, GPIO2 cannot be used. */
  1734. no_gpio2 = tp->nic_sram_data_cfg &
  1735. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1736. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1737. GRC_LCLCTRL_GPIO_OE1 |
  1738. GRC_LCLCTRL_GPIO_OE2 |
  1739. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1740. GRC_LCLCTRL_GPIO_OUTPUT2;
  1741. if (no_gpio2) {
  1742. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1743. GRC_LCLCTRL_GPIO_OUTPUT2);
  1744. }
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. grc_local_ctrl, 100);
  1747. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1748. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1749. grc_local_ctrl, 100);
  1750. if (!no_gpio2) {
  1751. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1752. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1753. grc_local_ctrl, 100);
  1754. }
  1755. }
  1756. } else {
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1759. if (tp_peer != tp &&
  1760. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1761. return;
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. (GRC_LCLCTRL_GPIO_OE1 |
  1764. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1765. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1766. GRC_LCLCTRL_GPIO_OE1, 100);
  1767. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1768. (GRC_LCLCTRL_GPIO_OE1 |
  1769. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1770. }
  1771. }
  1772. }
  1773. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1774. {
  1775. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1776. return 1;
  1777. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1778. if (speed != SPEED_10)
  1779. return 1;
  1780. } else if (speed == SPEED_10)
  1781. return 1;
  1782. return 0;
  1783. }
  1784. static int tg3_setup_phy(struct tg3 *, int);
  1785. #define RESET_KIND_SHUTDOWN 0
  1786. #define RESET_KIND_INIT 1
  1787. #define RESET_KIND_SUSPEND 2
  1788. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1789. static int tg3_halt_cpu(struct tg3 *, u32);
  1790. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1791. {
  1792. u32 val;
  1793. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1795. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1796. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1797. sg_dig_ctrl |=
  1798. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1799. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1800. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1801. }
  1802. return;
  1803. }
  1804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1805. tg3_bmcr_reset(tp);
  1806. val = tr32(GRC_MISC_CFG);
  1807. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1808. udelay(40);
  1809. return;
  1810. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1811. u32 phytest;
  1812. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1813. u32 phy;
  1814. tg3_writephy(tp, MII_ADVERTISE, 0);
  1815. tg3_writephy(tp, MII_BMCR,
  1816. BMCR_ANENABLE | BMCR_ANRESTART);
  1817. tg3_writephy(tp, MII_TG3_FET_TEST,
  1818. phytest | MII_TG3_FET_SHADOW_EN);
  1819. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1820. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1821. tg3_writephy(tp,
  1822. MII_TG3_FET_SHDW_AUXMODE4,
  1823. phy);
  1824. }
  1825. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1826. }
  1827. return;
  1828. } else if (do_low_power) {
  1829. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1830. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1831. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1832. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1833. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1834. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1835. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1836. }
  1837. /* The PHY should not be powered down on some chips because
  1838. * of bugs.
  1839. */
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1842. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1843. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1844. return;
  1845. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1846. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1847. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1848. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1849. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1850. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1851. }
  1852. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1853. }
  1854. /* tp->lock is held. */
  1855. static int tg3_nvram_lock(struct tg3 *tp)
  1856. {
  1857. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1858. int i;
  1859. if (tp->nvram_lock_cnt == 0) {
  1860. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1861. for (i = 0; i < 8000; i++) {
  1862. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1863. break;
  1864. udelay(20);
  1865. }
  1866. if (i == 8000) {
  1867. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1868. return -ENODEV;
  1869. }
  1870. }
  1871. tp->nvram_lock_cnt++;
  1872. }
  1873. return 0;
  1874. }
  1875. /* tp->lock is held. */
  1876. static void tg3_nvram_unlock(struct tg3 *tp)
  1877. {
  1878. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1879. if (tp->nvram_lock_cnt > 0)
  1880. tp->nvram_lock_cnt--;
  1881. if (tp->nvram_lock_cnt == 0)
  1882. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1883. }
  1884. }
  1885. /* tp->lock is held. */
  1886. static void tg3_enable_nvram_access(struct tg3 *tp)
  1887. {
  1888. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1889. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1890. u32 nvaccess = tr32(NVRAM_ACCESS);
  1891. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1892. }
  1893. }
  1894. /* tp->lock is held. */
  1895. static void tg3_disable_nvram_access(struct tg3 *tp)
  1896. {
  1897. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1898. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1899. u32 nvaccess = tr32(NVRAM_ACCESS);
  1900. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1901. }
  1902. }
  1903. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1904. u32 offset, u32 *val)
  1905. {
  1906. u32 tmp;
  1907. int i;
  1908. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1909. return -EINVAL;
  1910. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1911. EEPROM_ADDR_DEVID_MASK |
  1912. EEPROM_ADDR_READ);
  1913. tw32(GRC_EEPROM_ADDR,
  1914. tmp |
  1915. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1916. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1917. EEPROM_ADDR_ADDR_MASK) |
  1918. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1919. for (i = 0; i < 1000; i++) {
  1920. tmp = tr32(GRC_EEPROM_ADDR);
  1921. if (tmp & EEPROM_ADDR_COMPLETE)
  1922. break;
  1923. msleep(1);
  1924. }
  1925. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1926. return -EBUSY;
  1927. tmp = tr32(GRC_EEPROM_DATA);
  1928. /*
  1929. * The data will always be opposite the native endian
  1930. * format. Perform a blind byteswap to compensate.
  1931. */
  1932. *val = swab32(tmp);
  1933. return 0;
  1934. }
  1935. #define NVRAM_CMD_TIMEOUT 10000
  1936. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1937. {
  1938. int i;
  1939. tw32(NVRAM_CMD, nvram_cmd);
  1940. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1941. udelay(10);
  1942. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1943. udelay(10);
  1944. break;
  1945. }
  1946. }
  1947. if (i == NVRAM_CMD_TIMEOUT)
  1948. return -EBUSY;
  1949. return 0;
  1950. }
  1951. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1952. {
  1953. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1954. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1955. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1956. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1957. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1958. addr = ((addr / tp->nvram_pagesize) <<
  1959. ATMEL_AT45DB0X1B_PAGE_POS) +
  1960. (addr % tp->nvram_pagesize);
  1961. return addr;
  1962. }
  1963. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1964. {
  1965. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1966. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1967. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1968. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1969. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1970. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1971. tp->nvram_pagesize) +
  1972. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1973. return addr;
  1974. }
  1975. /* NOTE: Data read in from NVRAM is byteswapped according to
  1976. * the byteswapping settings for all other register accesses.
  1977. * tg3 devices are BE devices, so on a BE machine, the data
  1978. * returned will be exactly as it is seen in NVRAM. On a LE
  1979. * machine, the 32-bit value will be byteswapped.
  1980. */
  1981. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1982. {
  1983. int ret;
  1984. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1985. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1986. offset = tg3_nvram_phys_addr(tp, offset);
  1987. if (offset > NVRAM_ADDR_MSK)
  1988. return -EINVAL;
  1989. ret = tg3_nvram_lock(tp);
  1990. if (ret)
  1991. return ret;
  1992. tg3_enable_nvram_access(tp);
  1993. tw32(NVRAM_ADDR, offset);
  1994. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1995. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1996. if (ret == 0)
  1997. *val = tr32(NVRAM_RDDATA);
  1998. tg3_disable_nvram_access(tp);
  1999. tg3_nvram_unlock(tp);
  2000. return ret;
  2001. }
  2002. /* Ensures NVRAM data is in bytestream format. */
  2003. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2004. {
  2005. u32 v;
  2006. int res = tg3_nvram_read(tp, offset, &v);
  2007. if (!res)
  2008. *val = cpu_to_be32(v);
  2009. return res;
  2010. }
  2011. /* tp->lock is held. */
  2012. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2013. {
  2014. u32 addr_high, addr_low;
  2015. int i;
  2016. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2017. tp->dev->dev_addr[1]);
  2018. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2019. (tp->dev->dev_addr[3] << 16) |
  2020. (tp->dev->dev_addr[4] << 8) |
  2021. (tp->dev->dev_addr[5] << 0));
  2022. for (i = 0; i < 4; i++) {
  2023. if (i == 1 && skip_mac_1)
  2024. continue;
  2025. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2026. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2027. }
  2028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2030. for (i = 0; i < 12; i++) {
  2031. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2032. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2033. }
  2034. }
  2035. addr_high = (tp->dev->dev_addr[0] +
  2036. tp->dev->dev_addr[1] +
  2037. tp->dev->dev_addr[2] +
  2038. tp->dev->dev_addr[3] +
  2039. tp->dev->dev_addr[4] +
  2040. tp->dev->dev_addr[5]) &
  2041. TX_BACKOFF_SEED_MASK;
  2042. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2043. }
  2044. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2045. {
  2046. u32 misc_host_ctrl;
  2047. bool device_should_wake, do_low_power;
  2048. /* Make sure register accesses (indirect or otherwise)
  2049. * will function correctly.
  2050. */
  2051. pci_write_config_dword(tp->pdev,
  2052. TG3PCI_MISC_HOST_CTRL,
  2053. tp->misc_host_ctrl);
  2054. switch (state) {
  2055. case PCI_D0:
  2056. pci_enable_wake(tp->pdev, state, false);
  2057. pci_set_power_state(tp->pdev, PCI_D0);
  2058. /* Switch out of Vaux if it is a NIC */
  2059. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2060. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2061. return 0;
  2062. case PCI_D1:
  2063. case PCI_D2:
  2064. case PCI_D3hot:
  2065. break;
  2066. default:
  2067. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2068. tp->dev->name, state);
  2069. return -EINVAL;
  2070. }
  2071. /* Restore the CLKREQ setting. */
  2072. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2073. u16 lnkctl;
  2074. pci_read_config_word(tp->pdev,
  2075. tp->pcie_cap + PCI_EXP_LNKCTL,
  2076. &lnkctl);
  2077. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2078. pci_write_config_word(tp->pdev,
  2079. tp->pcie_cap + PCI_EXP_LNKCTL,
  2080. lnkctl);
  2081. }
  2082. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2083. tw32(TG3PCI_MISC_HOST_CTRL,
  2084. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2085. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2086. device_may_wakeup(&tp->pdev->dev) &&
  2087. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2088. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2089. do_low_power = false;
  2090. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2091. !tp->link_config.phy_is_low_power) {
  2092. struct phy_device *phydev;
  2093. u32 phyid, advertising;
  2094. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2095. tp->link_config.phy_is_low_power = 1;
  2096. tp->link_config.orig_speed = phydev->speed;
  2097. tp->link_config.orig_duplex = phydev->duplex;
  2098. tp->link_config.orig_autoneg = phydev->autoneg;
  2099. tp->link_config.orig_advertising = phydev->advertising;
  2100. advertising = ADVERTISED_TP |
  2101. ADVERTISED_Pause |
  2102. ADVERTISED_Autoneg |
  2103. ADVERTISED_10baseT_Half;
  2104. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2105. device_should_wake) {
  2106. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2107. advertising |=
  2108. ADVERTISED_100baseT_Half |
  2109. ADVERTISED_100baseT_Full |
  2110. ADVERTISED_10baseT_Full;
  2111. else
  2112. advertising |= ADVERTISED_10baseT_Full;
  2113. }
  2114. phydev->advertising = advertising;
  2115. phy_start_aneg(phydev);
  2116. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2117. if (phyid != TG3_PHY_ID_BCMAC131) {
  2118. phyid &= TG3_PHY_OUI_MASK;
  2119. if (phyid == TG3_PHY_OUI_1 ||
  2120. phyid == TG3_PHY_OUI_2 ||
  2121. phyid == TG3_PHY_OUI_3)
  2122. do_low_power = true;
  2123. }
  2124. }
  2125. } else {
  2126. do_low_power = true;
  2127. if (tp->link_config.phy_is_low_power == 0) {
  2128. tp->link_config.phy_is_low_power = 1;
  2129. tp->link_config.orig_speed = tp->link_config.speed;
  2130. tp->link_config.orig_duplex = tp->link_config.duplex;
  2131. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2132. }
  2133. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2134. tp->link_config.speed = SPEED_10;
  2135. tp->link_config.duplex = DUPLEX_HALF;
  2136. tp->link_config.autoneg = AUTONEG_ENABLE;
  2137. tg3_setup_phy(tp, 0);
  2138. }
  2139. }
  2140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2141. u32 val;
  2142. val = tr32(GRC_VCPU_EXT_CTRL);
  2143. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2144. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2145. int i;
  2146. u32 val;
  2147. for (i = 0; i < 200; i++) {
  2148. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2149. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2150. break;
  2151. msleep(1);
  2152. }
  2153. }
  2154. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2155. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2156. WOL_DRV_STATE_SHUTDOWN |
  2157. WOL_DRV_WOL |
  2158. WOL_SET_MAGIC_PKT);
  2159. if (device_should_wake) {
  2160. u32 mac_mode;
  2161. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2162. if (do_low_power) {
  2163. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2164. udelay(40);
  2165. }
  2166. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2167. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2168. else
  2169. mac_mode = MAC_MODE_PORT_MODE_MII;
  2170. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2171. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2172. ASIC_REV_5700) {
  2173. u32 speed = (tp->tg3_flags &
  2174. TG3_FLAG_WOL_SPEED_100MB) ?
  2175. SPEED_100 : SPEED_10;
  2176. if (tg3_5700_link_polarity(tp, speed))
  2177. mac_mode |= MAC_MODE_LINK_POLARITY;
  2178. else
  2179. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2180. }
  2181. } else {
  2182. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2183. }
  2184. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2185. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2186. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2187. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2188. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2189. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2190. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2191. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2192. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2193. mac_mode |= tp->mac_mode &
  2194. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2195. if (mac_mode & MAC_MODE_APE_TX_EN)
  2196. mac_mode |= MAC_MODE_TDE_ENABLE;
  2197. }
  2198. tw32_f(MAC_MODE, mac_mode);
  2199. udelay(100);
  2200. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2201. udelay(10);
  2202. }
  2203. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2204. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2206. u32 base_val;
  2207. base_val = tp->pci_clock_ctrl;
  2208. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2209. CLOCK_CTRL_TXCLK_DISABLE);
  2210. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2211. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2212. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2213. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2214. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2215. /* do nothing */
  2216. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2217. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2218. u32 newbits1, newbits2;
  2219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2221. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2222. CLOCK_CTRL_TXCLK_DISABLE |
  2223. CLOCK_CTRL_ALTCLK);
  2224. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2225. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2226. newbits1 = CLOCK_CTRL_625_CORE;
  2227. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2228. } else {
  2229. newbits1 = CLOCK_CTRL_ALTCLK;
  2230. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2231. }
  2232. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2233. 40);
  2234. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2235. 40);
  2236. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2237. u32 newbits3;
  2238. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2240. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2241. CLOCK_CTRL_TXCLK_DISABLE |
  2242. CLOCK_CTRL_44MHZ_CORE);
  2243. } else {
  2244. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2245. }
  2246. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2247. tp->pci_clock_ctrl | newbits3, 40);
  2248. }
  2249. }
  2250. if (!(device_should_wake) &&
  2251. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2252. tg3_power_down_phy(tp, do_low_power);
  2253. tg3_frob_aux_power(tp);
  2254. /* Workaround for unstable PLL clock */
  2255. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2256. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2257. u32 val = tr32(0x7d00);
  2258. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2259. tw32(0x7d00, val);
  2260. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2261. int err;
  2262. err = tg3_nvram_lock(tp);
  2263. tg3_halt_cpu(tp, RX_CPU_BASE);
  2264. if (!err)
  2265. tg3_nvram_unlock(tp);
  2266. }
  2267. }
  2268. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2269. if (device_should_wake)
  2270. pci_enable_wake(tp->pdev, state, true);
  2271. /* Finally, set the new power state. */
  2272. pci_set_power_state(tp->pdev, state);
  2273. return 0;
  2274. }
  2275. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2276. {
  2277. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2278. case MII_TG3_AUX_STAT_10HALF:
  2279. *speed = SPEED_10;
  2280. *duplex = DUPLEX_HALF;
  2281. break;
  2282. case MII_TG3_AUX_STAT_10FULL:
  2283. *speed = SPEED_10;
  2284. *duplex = DUPLEX_FULL;
  2285. break;
  2286. case MII_TG3_AUX_STAT_100HALF:
  2287. *speed = SPEED_100;
  2288. *duplex = DUPLEX_HALF;
  2289. break;
  2290. case MII_TG3_AUX_STAT_100FULL:
  2291. *speed = SPEED_100;
  2292. *duplex = DUPLEX_FULL;
  2293. break;
  2294. case MII_TG3_AUX_STAT_1000HALF:
  2295. *speed = SPEED_1000;
  2296. *duplex = DUPLEX_HALF;
  2297. break;
  2298. case MII_TG3_AUX_STAT_1000FULL:
  2299. *speed = SPEED_1000;
  2300. *duplex = DUPLEX_FULL;
  2301. break;
  2302. default:
  2303. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2304. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2305. SPEED_10;
  2306. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2307. DUPLEX_HALF;
  2308. break;
  2309. }
  2310. *speed = SPEED_INVALID;
  2311. *duplex = DUPLEX_INVALID;
  2312. break;
  2313. }
  2314. }
  2315. static void tg3_phy_copper_begin(struct tg3 *tp)
  2316. {
  2317. u32 new_adv;
  2318. int i;
  2319. if (tp->link_config.phy_is_low_power) {
  2320. /* Entering low power mode. Disable gigabit and
  2321. * 100baseT advertisements.
  2322. */
  2323. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2324. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2325. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2326. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2327. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2328. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2329. } else if (tp->link_config.speed == SPEED_INVALID) {
  2330. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2331. tp->link_config.advertising &=
  2332. ~(ADVERTISED_1000baseT_Half |
  2333. ADVERTISED_1000baseT_Full);
  2334. new_adv = ADVERTISE_CSMA;
  2335. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2336. new_adv |= ADVERTISE_10HALF;
  2337. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2338. new_adv |= ADVERTISE_10FULL;
  2339. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2340. new_adv |= ADVERTISE_100HALF;
  2341. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2342. new_adv |= ADVERTISE_100FULL;
  2343. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2344. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2345. if (tp->link_config.advertising &
  2346. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2347. new_adv = 0;
  2348. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2349. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2350. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2351. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2352. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2353. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2354. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2355. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2356. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2357. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2358. } else {
  2359. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2360. }
  2361. } else {
  2362. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2363. new_adv |= ADVERTISE_CSMA;
  2364. /* Asking for a specific link mode. */
  2365. if (tp->link_config.speed == SPEED_1000) {
  2366. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2367. if (tp->link_config.duplex == DUPLEX_FULL)
  2368. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2369. else
  2370. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2371. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2372. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2373. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2374. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2375. } else {
  2376. if (tp->link_config.speed == SPEED_100) {
  2377. if (tp->link_config.duplex == DUPLEX_FULL)
  2378. new_adv |= ADVERTISE_100FULL;
  2379. else
  2380. new_adv |= ADVERTISE_100HALF;
  2381. } else {
  2382. if (tp->link_config.duplex == DUPLEX_FULL)
  2383. new_adv |= ADVERTISE_10FULL;
  2384. else
  2385. new_adv |= ADVERTISE_10HALF;
  2386. }
  2387. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2388. new_adv = 0;
  2389. }
  2390. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2391. }
  2392. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2393. tp->link_config.speed != SPEED_INVALID) {
  2394. u32 bmcr, orig_bmcr;
  2395. tp->link_config.active_speed = tp->link_config.speed;
  2396. tp->link_config.active_duplex = tp->link_config.duplex;
  2397. bmcr = 0;
  2398. switch (tp->link_config.speed) {
  2399. default:
  2400. case SPEED_10:
  2401. break;
  2402. case SPEED_100:
  2403. bmcr |= BMCR_SPEED100;
  2404. break;
  2405. case SPEED_1000:
  2406. bmcr |= TG3_BMCR_SPEED1000;
  2407. break;
  2408. }
  2409. if (tp->link_config.duplex == DUPLEX_FULL)
  2410. bmcr |= BMCR_FULLDPLX;
  2411. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2412. (bmcr != orig_bmcr)) {
  2413. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2414. for (i = 0; i < 1500; i++) {
  2415. u32 tmp;
  2416. udelay(10);
  2417. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2418. tg3_readphy(tp, MII_BMSR, &tmp))
  2419. continue;
  2420. if (!(tmp & BMSR_LSTATUS)) {
  2421. udelay(40);
  2422. break;
  2423. }
  2424. }
  2425. tg3_writephy(tp, MII_BMCR, bmcr);
  2426. udelay(40);
  2427. }
  2428. } else {
  2429. tg3_writephy(tp, MII_BMCR,
  2430. BMCR_ANENABLE | BMCR_ANRESTART);
  2431. }
  2432. }
  2433. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2434. {
  2435. int err;
  2436. /* Turn off tap power management. */
  2437. /* Set Extended packet length bit */
  2438. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2439. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2440. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2441. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2442. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2443. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2444. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2445. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2446. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2447. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2448. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2449. udelay(40);
  2450. return err;
  2451. }
  2452. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2453. {
  2454. u32 adv_reg, all_mask = 0;
  2455. if (mask & ADVERTISED_10baseT_Half)
  2456. all_mask |= ADVERTISE_10HALF;
  2457. if (mask & ADVERTISED_10baseT_Full)
  2458. all_mask |= ADVERTISE_10FULL;
  2459. if (mask & ADVERTISED_100baseT_Half)
  2460. all_mask |= ADVERTISE_100HALF;
  2461. if (mask & ADVERTISED_100baseT_Full)
  2462. all_mask |= ADVERTISE_100FULL;
  2463. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2464. return 0;
  2465. if ((adv_reg & all_mask) != all_mask)
  2466. return 0;
  2467. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2468. u32 tg3_ctrl;
  2469. all_mask = 0;
  2470. if (mask & ADVERTISED_1000baseT_Half)
  2471. all_mask |= ADVERTISE_1000HALF;
  2472. if (mask & ADVERTISED_1000baseT_Full)
  2473. all_mask |= ADVERTISE_1000FULL;
  2474. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2475. return 0;
  2476. if ((tg3_ctrl & all_mask) != all_mask)
  2477. return 0;
  2478. }
  2479. return 1;
  2480. }
  2481. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2482. {
  2483. u32 curadv, reqadv;
  2484. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2485. return 1;
  2486. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2487. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2488. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2489. if (curadv != reqadv)
  2490. return 0;
  2491. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2492. tg3_readphy(tp, MII_LPA, rmtadv);
  2493. } else {
  2494. /* Reprogram the advertisement register, even if it
  2495. * does not affect the current link. If the link
  2496. * gets renegotiated in the future, we can save an
  2497. * additional renegotiation cycle by advertising
  2498. * it correctly in the first place.
  2499. */
  2500. if (curadv != reqadv) {
  2501. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2502. ADVERTISE_PAUSE_ASYM);
  2503. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2504. }
  2505. }
  2506. return 1;
  2507. }
  2508. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2509. {
  2510. int current_link_up;
  2511. u32 bmsr, dummy;
  2512. u32 lcl_adv, rmt_adv;
  2513. u16 current_speed;
  2514. u8 current_duplex;
  2515. int i, err;
  2516. tw32(MAC_EVENT, 0);
  2517. tw32_f(MAC_STATUS,
  2518. (MAC_STATUS_SYNC_CHANGED |
  2519. MAC_STATUS_CFG_CHANGED |
  2520. MAC_STATUS_MI_COMPLETION |
  2521. MAC_STATUS_LNKSTATE_CHANGED));
  2522. udelay(40);
  2523. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2524. tw32_f(MAC_MI_MODE,
  2525. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2526. udelay(80);
  2527. }
  2528. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2529. /* Some third-party PHYs need to be reset on link going
  2530. * down.
  2531. */
  2532. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2535. netif_carrier_ok(tp->dev)) {
  2536. tg3_readphy(tp, MII_BMSR, &bmsr);
  2537. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2538. !(bmsr & BMSR_LSTATUS))
  2539. force_reset = 1;
  2540. }
  2541. if (force_reset)
  2542. tg3_phy_reset(tp);
  2543. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2544. tg3_readphy(tp, MII_BMSR, &bmsr);
  2545. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2546. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2547. bmsr = 0;
  2548. if (!(bmsr & BMSR_LSTATUS)) {
  2549. err = tg3_init_5401phy_dsp(tp);
  2550. if (err)
  2551. return err;
  2552. tg3_readphy(tp, MII_BMSR, &bmsr);
  2553. for (i = 0; i < 1000; i++) {
  2554. udelay(10);
  2555. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2556. (bmsr & BMSR_LSTATUS)) {
  2557. udelay(40);
  2558. break;
  2559. }
  2560. }
  2561. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2562. !(bmsr & BMSR_LSTATUS) &&
  2563. tp->link_config.active_speed == SPEED_1000) {
  2564. err = tg3_phy_reset(tp);
  2565. if (!err)
  2566. err = tg3_init_5401phy_dsp(tp);
  2567. if (err)
  2568. return err;
  2569. }
  2570. }
  2571. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2572. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2573. /* 5701 {A0,B0} CRC bug workaround */
  2574. tg3_writephy(tp, 0x15, 0x0a75);
  2575. tg3_writephy(tp, 0x1c, 0x8c68);
  2576. tg3_writephy(tp, 0x1c, 0x8d68);
  2577. tg3_writephy(tp, 0x1c, 0x8c68);
  2578. }
  2579. /* Clear pending interrupts... */
  2580. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2581. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2582. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2583. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2584. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2585. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2587. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2588. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2589. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2590. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2591. else
  2592. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2593. }
  2594. current_link_up = 0;
  2595. current_speed = SPEED_INVALID;
  2596. current_duplex = DUPLEX_INVALID;
  2597. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2598. u32 val;
  2599. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2600. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2601. if (!(val & (1 << 10))) {
  2602. val |= (1 << 10);
  2603. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2604. goto relink;
  2605. }
  2606. }
  2607. bmsr = 0;
  2608. for (i = 0; i < 100; i++) {
  2609. tg3_readphy(tp, MII_BMSR, &bmsr);
  2610. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2611. (bmsr & BMSR_LSTATUS))
  2612. break;
  2613. udelay(40);
  2614. }
  2615. if (bmsr & BMSR_LSTATUS) {
  2616. u32 aux_stat, bmcr;
  2617. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2618. for (i = 0; i < 2000; i++) {
  2619. udelay(10);
  2620. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2621. aux_stat)
  2622. break;
  2623. }
  2624. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2625. &current_speed,
  2626. &current_duplex);
  2627. bmcr = 0;
  2628. for (i = 0; i < 200; i++) {
  2629. tg3_readphy(tp, MII_BMCR, &bmcr);
  2630. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2631. continue;
  2632. if (bmcr && bmcr != 0x7fff)
  2633. break;
  2634. udelay(10);
  2635. }
  2636. lcl_adv = 0;
  2637. rmt_adv = 0;
  2638. tp->link_config.active_speed = current_speed;
  2639. tp->link_config.active_duplex = current_duplex;
  2640. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2641. if ((bmcr & BMCR_ANENABLE) &&
  2642. tg3_copper_is_advertising_all(tp,
  2643. tp->link_config.advertising)) {
  2644. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2645. &rmt_adv))
  2646. current_link_up = 1;
  2647. }
  2648. } else {
  2649. if (!(bmcr & BMCR_ANENABLE) &&
  2650. tp->link_config.speed == current_speed &&
  2651. tp->link_config.duplex == current_duplex &&
  2652. tp->link_config.flowctrl ==
  2653. tp->link_config.active_flowctrl) {
  2654. current_link_up = 1;
  2655. }
  2656. }
  2657. if (current_link_up == 1 &&
  2658. tp->link_config.active_duplex == DUPLEX_FULL)
  2659. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2660. }
  2661. relink:
  2662. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2663. u32 tmp;
  2664. tg3_phy_copper_begin(tp);
  2665. tg3_readphy(tp, MII_BMSR, &tmp);
  2666. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2667. (tmp & BMSR_LSTATUS))
  2668. current_link_up = 1;
  2669. }
  2670. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2671. if (current_link_up == 1) {
  2672. if (tp->link_config.active_speed == SPEED_100 ||
  2673. tp->link_config.active_speed == SPEED_10)
  2674. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2675. else
  2676. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2677. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2678. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2679. else
  2680. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2681. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2682. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2683. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2685. if (current_link_up == 1 &&
  2686. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2687. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2688. else
  2689. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2690. }
  2691. /* ??? Without this setting Netgear GA302T PHY does not
  2692. * ??? send/receive packets...
  2693. */
  2694. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2695. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2696. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2698. udelay(80);
  2699. }
  2700. tw32_f(MAC_MODE, tp->mac_mode);
  2701. udelay(40);
  2702. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2703. /* Polled via timer. */
  2704. tw32_f(MAC_EVENT, 0);
  2705. } else {
  2706. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2707. }
  2708. udelay(40);
  2709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2710. current_link_up == 1 &&
  2711. tp->link_config.active_speed == SPEED_1000 &&
  2712. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2713. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2714. udelay(120);
  2715. tw32_f(MAC_STATUS,
  2716. (MAC_STATUS_SYNC_CHANGED |
  2717. MAC_STATUS_CFG_CHANGED));
  2718. udelay(40);
  2719. tg3_write_mem(tp,
  2720. NIC_SRAM_FIRMWARE_MBOX,
  2721. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2722. }
  2723. /* Prevent send BD corruption. */
  2724. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2725. u16 oldlnkctl, newlnkctl;
  2726. pci_read_config_word(tp->pdev,
  2727. tp->pcie_cap + PCI_EXP_LNKCTL,
  2728. &oldlnkctl);
  2729. if (tp->link_config.active_speed == SPEED_100 ||
  2730. tp->link_config.active_speed == SPEED_10)
  2731. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2732. else
  2733. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2734. if (newlnkctl != oldlnkctl)
  2735. pci_write_config_word(tp->pdev,
  2736. tp->pcie_cap + PCI_EXP_LNKCTL,
  2737. newlnkctl);
  2738. }
  2739. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2740. if (current_link_up)
  2741. netif_carrier_on(tp->dev);
  2742. else
  2743. netif_carrier_off(tp->dev);
  2744. tg3_link_report(tp);
  2745. }
  2746. return 0;
  2747. }
  2748. struct tg3_fiber_aneginfo {
  2749. int state;
  2750. #define ANEG_STATE_UNKNOWN 0
  2751. #define ANEG_STATE_AN_ENABLE 1
  2752. #define ANEG_STATE_RESTART_INIT 2
  2753. #define ANEG_STATE_RESTART 3
  2754. #define ANEG_STATE_DISABLE_LINK_OK 4
  2755. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2756. #define ANEG_STATE_ABILITY_DETECT 6
  2757. #define ANEG_STATE_ACK_DETECT_INIT 7
  2758. #define ANEG_STATE_ACK_DETECT 8
  2759. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2760. #define ANEG_STATE_COMPLETE_ACK 10
  2761. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2762. #define ANEG_STATE_IDLE_DETECT 12
  2763. #define ANEG_STATE_LINK_OK 13
  2764. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2765. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2766. u32 flags;
  2767. #define MR_AN_ENABLE 0x00000001
  2768. #define MR_RESTART_AN 0x00000002
  2769. #define MR_AN_COMPLETE 0x00000004
  2770. #define MR_PAGE_RX 0x00000008
  2771. #define MR_NP_LOADED 0x00000010
  2772. #define MR_TOGGLE_TX 0x00000020
  2773. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2774. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2775. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2776. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2777. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2778. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2779. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2780. #define MR_TOGGLE_RX 0x00002000
  2781. #define MR_NP_RX 0x00004000
  2782. #define MR_LINK_OK 0x80000000
  2783. unsigned long link_time, cur_time;
  2784. u32 ability_match_cfg;
  2785. int ability_match_count;
  2786. char ability_match, idle_match, ack_match;
  2787. u32 txconfig, rxconfig;
  2788. #define ANEG_CFG_NP 0x00000080
  2789. #define ANEG_CFG_ACK 0x00000040
  2790. #define ANEG_CFG_RF2 0x00000020
  2791. #define ANEG_CFG_RF1 0x00000010
  2792. #define ANEG_CFG_PS2 0x00000001
  2793. #define ANEG_CFG_PS1 0x00008000
  2794. #define ANEG_CFG_HD 0x00004000
  2795. #define ANEG_CFG_FD 0x00002000
  2796. #define ANEG_CFG_INVAL 0x00001f06
  2797. };
  2798. #define ANEG_OK 0
  2799. #define ANEG_DONE 1
  2800. #define ANEG_TIMER_ENAB 2
  2801. #define ANEG_FAILED -1
  2802. #define ANEG_STATE_SETTLE_TIME 10000
  2803. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2804. struct tg3_fiber_aneginfo *ap)
  2805. {
  2806. u16 flowctrl;
  2807. unsigned long delta;
  2808. u32 rx_cfg_reg;
  2809. int ret;
  2810. if (ap->state == ANEG_STATE_UNKNOWN) {
  2811. ap->rxconfig = 0;
  2812. ap->link_time = 0;
  2813. ap->cur_time = 0;
  2814. ap->ability_match_cfg = 0;
  2815. ap->ability_match_count = 0;
  2816. ap->ability_match = 0;
  2817. ap->idle_match = 0;
  2818. ap->ack_match = 0;
  2819. }
  2820. ap->cur_time++;
  2821. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2822. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2823. if (rx_cfg_reg != ap->ability_match_cfg) {
  2824. ap->ability_match_cfg = rx_cfg_reg;
  2825. ap->ability_match = 0;
  2826. ap->ability_match_count = 0;
  2827. } else {
  2828. if (++ap->ability_match_count > 1) {
  2829. ap->ability_match = 1;
  2830. ap->ability_match_cfg = rx_cfg_reg;
  2831. }
  2832. }
  2833. if (rx_cfg_reg & ANEG_CFG_ACK)
  2834. ap->ack_match = 1;
  2835. else
  2836. ap->ack_match = 0;
  2837. ap->idle_match = 0;
  2838. } else {
  2839. ap->idle_match = 1;
  2840. ap->ability_match_cfg = 0;
  2841. ap->ability_match_count = 0;
  2842. ap->ability_match = 0;
  2843. ap->ack_match = 0;
  2844. rx_cfg_reg = 0;
  2845. }
  2846. ap->rxconfig = rx_cfg_reg;
  2847. ret = ANEG_OK;
  2848. switch(ap->state) {
  2849. case ANEG_STATE_UNKNOWN:
  2850. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2851. ap->state = ANEG_STATE_AN_ENABLE;
  2852. /* fallthru */
  2853. case ANEG_STATE_AN_ENABLE:
  2854. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2855. if (ap->flags & MR_AN_ENABLE) {
  2856. ap->link_time = 0;
  2857. ap->cur_time = 0;
  2858. ap->ability_match_cfg = 0;
  2859. ap->ability_match_count = 0;
  2860. ap->ability_match = 0;
  2861. ap->idle_match = 0;
  2862. ap->ack_match = 0;
  2863. ap->state = ANEG_STATE_RESTART_INIT;
  2864. } else {
  2865. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2866. }
  2867. break;
  2868. case ANEG_STATE_RESTART_INIT:
  2869. ap->link_time = ap->cur_time;
  2870. ap->flags &= ~(MR_NP_LOADED);
  2871. ap->txconfig = 0;
  2872. tw32(MAC_TX_AUTO_NEG, 0);
  2873. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2874. tw32_f(MAC_MODE, tp->mac_mode);
  2875. udelay(40);
  2876. ret = ANEG_TIMER_ENAB;
  2877. ap->state = ANEG_STATE_RESTART;
  2878. /* fallthru */
  2879. case ANEG_STATE_RESTART:
  2880. delta = ap->cur_time - ap->link_time;
  2881. if (delta > ANEG_STATE_SETTLE_TIME) {
  2882. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2883. } else {
  2884. ret = ANEG_TIMER_ENAB;
  2885. }
  2886. break;
  2887. case ANEG_STATE_DISABLE_LINK_OK:
  2888. ret = ANEG_DONE;
  2889. break;
  2890. case ANEG_STATE_ABILITY_DETECT_INIT:
  2891. ap->flags &= ~(MR_TOGGLE_TX);
  2892. ap->txconfig = ANEG_CFG_FD;
  2893. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2894. if (flowctrl & ADVERTISE_1000XPAUSE)
  2895. ap->txconfig |= ANEG_CFG_PS1;
  2896. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2897. ap->txconfig |= ANEG_CFG_PS2;
  2898. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2899. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2900. tw32_f(MAC_MODE, tp->mac_mode);
  2901. udelay(40);
  2902. ap->state = ANEG_STATE_ABILITY_DETECT;
  2903. break;
  2904. case ANEG_STATE_ABILITY_DETECT:
  2905. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2906. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2907. }
  2908. break;
  2909. case ANEG_STATE_ACK_DETECT_INIT:
  2910. ap->txconfig |= ANEG_CFG_ACK;
  2911. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2912. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2913. tw32_f(MAC_MODE, tp->mac_mode);
  2914. udelay(40);
  2915. ap->state = ANEG_STATE_ACK_DETECT;
  2916. /* fallthru */
  2917. case ANEG_STATE_ACK_DETECT:
  2918. if (ap->ack_match != 0) {
  2919. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2920. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2921. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2922. } else {
  2923. ap->state = ANEG_STATE_AN_ENABLE;
  2924. }
  2925. } else if (ap->ability_match != 0 &&
  2926. ap->rxconfig == 0) {
  2927. ap->state = ANEG_STATE_AN_ENABLE;
  2928. }
  2929. break;
  2930. case ANEG_STATE_COMPLETE_ACK_INIT:
  2931. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2932. ret = ANEG_FAILED;
  2933. break;
  2934. }
  2935. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2936. MR_LP_ADV_HALF_DUPLEX |
  2937. MR_LP_ADV_SYM_PAUSE |
  2938. MR_LP_ADV_ASYM_PAUSE |
  2939. MR_LP_ADV_REMOTE_FAULT1 |
  2940. MR_LP_ADV_REMOTE_FAULT2 |
  2941. MR_LP_ADV_NEXT_PAGE |
  2942. MR_TOGGLE_RX |
  2943. MR_NP_RX);
  2944. if (ap->rxconfig & ANEG_CFG_FD)
  2945. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2946. if (ap->rxconfig & ANEG_CFG_HD)
  2947. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2948. if (ap->rxconfig & ANEG_CFG_PS1)
  2949. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2950. if (ap->rxconfig & ANEG_CFG_PS2)
  2951. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2952. if (ap->rxconfig & ANEG_CFG_RF1)
  2953. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2954. if (ap->rxconfig & ANEG_CFG_RF2)
  2955. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2956. if (ap->rxconfig & ANEG_CFG_NP)
  2957. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2958. ap->link_time = ap->cur_time;
  2959. ap->flags ^= (MR_TOGGLE_TX);
  2960. if (ap->rxconfig & 0x0008)
  2961. ap->flags |= MR_TOGGLE_RX;
  2962. if (ap->rxconfig & ANEG_CFG_NP)
  2963. ap->flags |= MR_NP_RX;
  2964. ap->flags |= MR_PAGE_RX;
  2965. ap->state = ANEG_STATE_COMPLETE_ACK;
  2966. ret = ANEG_TIMER_ENAB;
  2967. break;
  2968. case ANEG_STATE_COMPLETE_ACK:
  2969. if (ap->ability_match != 0 &&
  2970. ap->rxconfig == 0) {
  2971. ap->state = ANEG_STATE_AN_ENABLE;
  2972. break;
  2973. }
  2974. delta = ap->cur_time - ap->link_time;
  2975. if (delta > ANEG_STATE_SETTLE_TIME) {
  2976. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2977. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2978. } else {
  2979. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2980. !(ap->flags & MR_NP_RX)) {
  2981. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2982. } else {
  2983. ret = ANEG_FAILED;
  2984. }
  2985. }
  2986. }
  2987. break;
  2988. case ANEG_STATE_IDLE_DETECT_INIT:
  2989. ap->link_time = ap->cur_time;
  2990. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2991. tw32_f(MAC_MODE, tp->mac_mode);
  2992. udelay(40);
  2993. ap->state = ANEG_STATE_IDLE_DETECT;
  2994. ret = ANEG_TIMER_ENAB;
  2995. break;
  2996. case ANEG_STATE_IDLE_DETECT:
  2997. if (ap->ability_match != 0 &&
  2998. ap->rxconfig == 0) {
  2999. ap->state = ANEG_STATE_AN_ENABLE;
  3000. break;
  3001. }
  3002. delta = ap->cur_time - ap->link_time;
  3003. if (delta > ANEG_STATE_SETTLE_TIME) {
  3004. /* XXX another gem from the Broadcom driver :( */
  3005. ap->state = ANEG_STATE_LINK_OK;
  3006. }
  3007. break;
  3008. case ANEG_STATE_LINK_OK:
  3009. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3010. ret = ANEG_DONE;
  3011. break;
  3012. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3013. /* ??? unimplemented */
  3014. break;
  3015. case ANEG_STATE_NEXT_PAGE_WAIT:
  3016. /* ??? unimplemented */
  3017. break;
  3018. default:
  3019. ret = ANEG_FAILED;
  3020. break;
  3021. }
  3022. return ret;
  3023. }
  3024. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3025. {
  3026. int res = 0;
  3027. struct tg3_fiber_aneginfo aninfo;
  3028. int status = ANEG_FAILED;
  3029. unsigned int tick;
  3030. u32 tmp;
  3031. tw32_f(MAC_TX_AUTO_NEG, 0);
  3032. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3033. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3034. udelay(40);
  3035. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3036. udelay(40);
  3037. memset(&aninfo, 0, sizeof(aninfo));
  3038. aninfo.flags |= MR_AN_ENABLE;
  3039. aninfo.state = ANEG_STATE_UNKNOWN;
  3040. aninfo.cur_time = 0;
  3041. tick = 0;
  3042. while (++tick < 195000) {
  3043. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3044. if (status == ANEG_DONE || status == ANEG_FAILED)
  3045. break;
  3046. udelay(1);
  3047. }
  3048. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3049. tw32_f(MAC_MODE, tp->mac_mode);
  3050. udelay(40);
  3051. *txflags = aninfo.txconfig;
  3052. *rxflags = aninfo.flags;
  3053. if (status == ANEG_DONE &&
  3054. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3055. MR_LP_ADV_FULL_DUPLEX)))
  3056. res = 1;
  3057. return res;
  3058. }
  3059. static void tg3_init_bcm8002(struct tg3 *tp)
  3060. {
  3061. u32 mac_status = tr32(MAC_STATUS);
  3062. int i;
  3063. /* Reset when initting first time or we have a link. */
  3064. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3065. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3066. return;
  3067. /* Set PLL lock range. */
  3068. tg3_writephy(tp, 0x16, 0x8007);
  3069. /* SW reset */
  3070. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3071. /* Wait for reset to complete. */
  3072. /* XXX schedule_timeout() ... */
  3073. for (i = 0; i < 500; i++)
  3074. udelay(10);
  3075. /* Config mode; select PMA/Ch 1 regs. */
  3076. tg3_writephy(tp, 0x10, 0x8411);
  3077. /* Enable auto-lock and comdet, select txclk for tx. */
  3078. tg3_writephy(tp, 0x11, 0x0a10);
  3079. tg3_writephy(tp, 0x18, 0x00a0);
  3080. tg3_writephy(tp, 0x16, 0x41ff);
  3081. /* Assert and deassert POR. */
  3082. tg3_writephy(tp, 0x13, 0x0400);
  3083. udelay(40);
  3084. tg3_writephy(tp, 0x13, 0x0000);
  3085. tg3_writephy(tp, 0x11, 0x0a50);
  3086. udelay(40);
  3087. tg3_writephy(tp, 0x11, 0x0a10);
  3088. /* Wait for signal to stabilize */
  3089. /* XXX schedule_timeout() ... */
  3090. for (i = 0; i < 15000; i++)
  3091. udelay(10);
  3092. /* Deselect the channel register so we can read the PHYID
  3093. * later.
  3094. */
  3095. tg3_writephy(tp, 0x10, 0x8011);
  3096. }
  3097. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3098. {
  3099. u16 flowctrl;
  3100. u32 sg_dig_ctrl, sg_dig_status;
  3101. u32 serdes_cfg, expected_sg_dig_ctrl;
  3102. int workaround, port_a;
  3103. int current_link_up;
  3104. serdes_cfg = 0;
  3105. expected_sg_dig_ctrl = 0;
  3106. workaround = 0;
  3107. port_a = 1;
  3108. current_link_up = 0;
  3109. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3110. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3111. workaround = 1;
  3112. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3113. port_a = 0;
  3114. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3115. /* preserve bits 20-23 for voltage regulator */
  3116. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3117. }
  3118. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3119. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3120. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3121. if (workaround) {
  3122. u32 val = serdes_cfg;
  3123. if (port_a)
  3124. val |= 0xc010000;
  3125. else
  3126. val |= 0x4010000;
  3127. tw32_f(MAC_SERDES_CFG, val);
  3128. }
  3129. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3130. }
  3131. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3132. tg3_setup_flow_control(tp, 0, 0);
  3133. current_link_up = 1;
  3134. }
  3135. goto out;
  3136. }
  3137. /* Want auto-negotiation. */
  3138. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3139. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3140. if (flowctrl & ADVERTISE_1000XPAUSE)
  3141. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3142. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3143. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3144. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3145. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3146. tp->serdes_counter &&
  3147. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3148. MAC_STATUS_RCVD_CFG)) ==
  3149. MAC_STATUS_PCS_SYNCED)) {
  3150. tp->serdes_counter--;
  3151. current_link_up = 1;
  3152. goto out;
  3153. }
  3154. restart_autoneg:
  3155. if (workaround)
  3156. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3157. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3158. udelay(5);
  3159. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3160. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3161. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3162. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3163. MAC_STATUS_SIGNAL_DET)) {
  3164. sg_dig_status = tr32(SG_DIG_STATUS);
  3165. mac_status = tr32(MAC_STATUS);
  3166. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3167. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3168. u32 local_adv = 0, remote_adv = 0;
  3169. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3170. local_adv |= ADVERTISE_1000XPAUSE;
  3171. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3172. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3173. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3174. remote_adv |= LPA_1000XPAUSE;
  3175. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3176. remote_adv |= LPA_1000XPAUSE_ASYM;
  3177. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3178. current_link_up = 1;
  3179. tp->serdes_counter = 0;
  3180. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3181. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3182. if (tp->serdes_counter)
  3183. tp->serdes_counter--;
  3184. else {
  3185. if (workaround) {
  3186. u32 val = serdes_cfg;
  3187. if (port_a)
  3188. val |= 0xc010000;
  3189. else
  3190. val |= 0x4010000;
  3191. tw32_f(MAC_SERDES_CFG, val);
  3192. }
  3193. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3194. udelay(40);
  3195. /* Link parallel detection - link is up */
  3196. /* only if we have PCS_SYNC and not */
  3197. /* receiving config code words */
  3198. mac_status = tr32(MAC_STATUS);
  3199. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3200. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3201. tg3_setup_flow_control(tp, 0, 0);
  3202. current_link_up = 1;
  3203. tp->tg3_flags2 |=
  3204. TG3_FLG2_PARALLEL_DETECT;
  3205. tp->serdes_counter =
  3206. SERDES_PARALLEL_DET_TIMEOUT;
  3207. } else
  3208. goto restart_autoneg;
  3209. }
  3210. }
  3211. } else {
  3212. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3213. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3214. }
  3215. out:
  3216. return current_link_up;
  3217. }
  3218. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3219. {
  3220. int current_link_up = 0;
  3221. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3222. goto out;
  3223. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3224. u32 txflags, rxflags;
  3225. int i;
  3226. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3227. u32 local_adv = 0, remote_adv = 0;
  3228. if (txflags & ANEG_CFG_PS1)
  3229. local_adv |= ADVERTISE_1000XPAUSE;
  3230. if (txflags & ANEG_CFG_PS2)
  3231. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3232. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3233. remote_adv |= LPA_1000XPAUSE;
  3234. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3235. remote_adv |= LPA_1000XPAUSE_ASYM;
  3236. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3237. current_link_up = 1;
  3238. }
  3239. for (i = 0; i < 30; i++) {
  3240. udelay(20);
  3241. tw32_f(MAC_STATUS,
  3242. (MAC_STATUS_SYNC_CHANGED |
  3243. MAC_STATUS_CFG_CHANGED));
  3244. udelay(40);
  3245. if ((tr32(MAC_STATUS) &
  3246. (MAC_STATUS_SYNC_CHANGED |
  3247. MAC_STATUS_CFG_CHANGED)) == 0)
  3248. break;
  3249. }
  3250. mac_status = tr32(MAC_STATUS);
  3251. if (current_link_up == 0 &&
  3252. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3253. !(mac_status & MAC_STATUS_RCVD_CFG))
  3254. current_link_up = 1;
  3255. } else {
  3256. tg3_setup_flow_control(tp, 0, 0);
  3257. /* Forcing 1000FD link up. */
  3258. current_link_up = 1;
  3259. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3260. udelay(40);
  3261. tw32_f(MAC_MODE, tp->mac_mode);
  3262. udelay(40);
  3263. }
  3264. out:
  3265. return current_link_up;
  3266. }
  3267. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3268. {
  3269. u32 orig_pause_cfg;
  3270. u16 orig_active_speed;
  3271. u8 orig_active_duplex;
  3272. u32 mac_status;
  3273. int current_link_up;
  3274. int i;
  3275. orig_pause_cfg = tp->link_config.active_flowctrl;
  3276. orig_active_speed = tp->link_config.active_speed;
  3277. orig_active_duplex = tp->link_config.active_duplex;
  3278. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3279. netif_carrier_ok(tp->dev) &&
  3280. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3281. mac_status = tr32(MAC_STATUS);
  3282. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3283. MAC_STATUS_SIGNAL_DET |
  3284. MAC_STATUS_CFG_CHANGED |
  3285. MAC_STATUS_RCVD_CFG);
  3286. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3287. MAC_STATUS_SIGNAL_DET)) {
  3288. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3289. MAC_STATUS_CFG_CHANGED));
  3290. return 0;
  3291. }
  3292. }
  3293. tw32_f(MAC_TX_AUTO_NEG, 0);
  3294. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3295. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3296. tw32_f(MAC_MODE, tp->mac_mode);
  3297. udelay(40);
  3298. if (tp->phy_id == PHY_ID_BCM8002)
  3299. tg3_init_bcm8002(tp);
  3300. /* Enable link change event even when serdes polling. */
  3301. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3302. udelay(40);
  3303. current_link_up = 0;
  3304. mac_status = tr32(MAC_STATUS);
  3305. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3306. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3307. else
  3308. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3309. tp->napi[0].hw_status->status =
  3310. (SD_STATUS_UPDATED |
  3311. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3312. for (i = 0; i < 100; i++) {
  3313. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3314. MAC_STATUS_CFG_CHANGED));
  3315. udelay(5);
  3316. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3317. MAC_STATUS_CFG_CHANGED |
  3318. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3319. break;
  3320. }
  3321. mac_status = tr32(MAC_STATUS);
  3322. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3323. current_link_up = 0;
  3324. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3325. tp->serdes_counter == 0) {
  3326. tw32_f(MAC_MODE, (tp->mac_mode |
  3327. MAC_MODE_SEND_CONFIGS));
  3328. udelay(1);
  3329. tw32_f(MAC_MODE, tp->mac_mode);
  3330. }
  3331. }
  3332. if (current_link_up == 1) {
  3333. tp->link_config.active_speed = SPEED_1000;
  3334. tp->link_config.active_duplex = DUPLEX_FULL;
  3335. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3336. LED_CTRL_LNKLED_OVERRIDE |
  3337. LED_CTRL_1000MBPS_ON));
  3338. } else {
  3339. tp->link_config.active_speed = SPEED_INVALID;
  3340. tp->link_config.active_duplex = DUPLEX_INVALID;
  3341. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3342. LED_CTRL_LNKLED_OVERRIDE |
  3343. LED_CTRL_TRAFFIC_OVERRIDE));
  3344. }
  3345. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3346. if (current_link_up)
  3347. netif_carrier_on(tp->dev);
  3348. else
  3349. netif_carrier_off(tp->dev);
  3350. tg3_link_report(tp);
  3351. } else {
  3352. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3353. if (orig_pause_cfg != now_pause_cfg ||
  3354. orig_active_speed != tp->link_config.active_speed ||
  3355. orig_active_duplex != tp->link_config.active_duplex)
  3356. tg3_link_report(tp);
  3357. }
  3358. return 0;
  3359. }
  3360. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3361. {
  3362. int current_link_up, err = 0;
  3363. u32 bmsr, bmcr;
  3364. u16 current_speed;
  3365. u8 current_duplex;
  3366. u32 local_adv, remote_adv;
  3367. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3368. tw32_f(MAC_MODE, tp->mac_mode);
  3369. udelay(40);
  3370. tw32(MAC_EVENT, 0);
  3371. tw32_f(MAC_STATUS,
  3372. (MAC_STATUS_SYNC_CHANGED |
  3373. MAC_STATUS_CFG_CHANGED |
  3374. MAC_STATUS_MI_COMPLETION |
  3375. MAC_STATUS_LNKSTATE_CHANGED));
  3376. udelay(40);
  3377. if (force_reset)
  3378. tg3_phy_reset(tp);
  3379. current_link_up = 0;
  3380. current_speed = SPEED_INVALID;
  3381. current_duplex = DUPLEX_INVALID;
  3382. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3383. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3385. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3386. bmsr |= BMSR_LSTATUS;
  3387. else
  3388. bmsr &= ~BMSR_LSTATUS;
  3389. }
  3390. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3391. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3392. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3393. /* do nothing, just check for link up at the end */
  3394. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3395. u32 adv, new_adv;
  3396. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3397. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3398. ADVERTISE_1000XPAUSE |
  3399. ADVERTISE_1000XPSE_ASYM |
  3400. ADVERTISE_SLCT);
  3401. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3402. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3403. new_adv |= ADVERTISE_1000XHALF;
  3404. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3405. new_adv |= ADVERTISE_1000XFULL;
  3406. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3407. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3408. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3409. tg3_writephy(tp, MII_BMCR, bmcr);
  3410. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3411. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3412. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3413. return err;
  3414. }
  3415. } else {
  3416. u32 new_bmcr;
  3417. bmcr &= ~BMCR_SPEED1000;
  3418. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3419. if (tp->link_config.duplex == DUPLEX_FULL)
  3420. new_bmcr |= BMCR_FULLDPLX;
  3421. if (new_bmcr != bmcr) {
  3422. /* BMCR_SPEED1000 is a reserved bit that needs
  3423. * to be set on write.
  3424. */
  3425. new_bmcr |= BMCR_SPEED1000;
  3426. /* Force a linkdown */
  3427. if (netif_carrier_ok(tp->dev)) {
  3428. u32 adv;
  3429. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3430. adv &= ~(ADVERTISE_1000XFULL |
  3431. ADVERTISE_1000XHALF |
  3432. ADVERTISE_SLCT);
  3433. tg3_writephy(tp, MII_ADVERTISE, adv);
  3434. tg3_writephy(tp, MII_BMCR, bmcr |
  3435. BMCR_ANRESTART |
  3436. BMCR_ANENABLE);
  3437. udelay(10);
  3438. netif_carrier_off(tp->dev);
  3439. }
  3440. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3441. bmcr = new_bmcr;
  3442. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3443. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3444. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3445. ASIC_REV_5714) {
  3446. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3447. bmsr |= BMSR_LSTATUS;
  3448. else
  3449. bmsr &= ~BMSR_LSTATUS;
  3450. }
  3451. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3452. }
  3453. }
  3454. if (bmsr & BMSR_LSTATUS) {
  3455. current_speed = SPEED_1000;
  3456. current_link_up = 1;
  3457. if (bmcr & BMCR_FULLDPLX)
  3458. current_duplex = DUPLEX_FULL;
  3459. else
  3460. current_duplex = DUPLEX_HALF;
  3461. local_adv = 0;
  3462. remote_adv = 0;
  3463. if (bmcr & BMCR_ANENABLE) {
  3464. u32 common;
  3465. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3466. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3467. common = local_adv & remote_adv;
  3468. if (common & (ADVERTISE_1000XHALF |
  3469. ADVERTISE_1000XFULL)) {
  3470. if (common & ADVERTISE_1000XFULL)
  3471. current_duplex = DUPLEX_FULL;
  3472. else
  3473. current_duplex = DUPLEX_HALF;
  3474. }
  3475. else
  3476. current_link_up = 0;
  3477. }
  3478. }
  3479. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3480. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3481. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3482. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3483. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3484. tw32_f(MAC_MODE, tp->mac_mode);
  3485. udelay(40);
  3486. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3487. tp->link_config.active_speed = current_speed;
  3488. tp->link_config.active_duplex = current_duplex;
  3489. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3490. if (current_link_up)
  3491. netif_carrier_on(tp->dev);
  3492. else {
  3493. netif_carrier_off(tp->dev);
  3494. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3495. }
  3496. tg3_link_report(tp);
  3497. }
  3498. return err;
  3499. }
  3500. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3501. {
  3502. if (tp->serdes_counter) {
  3503. /* Give autoneg time to complete. */
  3504. tp->serdes_counter--;
  3505. return;
  3506. }
  3507. if (!netif_carrier_ok(tp->dev) &&
  3508. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3509. u32 bmcr;
  3510. tg3_readphy(tp, MII_BMCR, &bmcr);
  3511. if (bmcr & BMCR_ANENABLE) {
  3512. u32 phy1, phy2;
  3513. /* Select shadow register 0x1f */
  3514. tg3_writephy(tp, 0x1c, 0x7c00);
  3515. tg3_readphy(tp, 0x1c, &phy1);
  3516. /* Select expansion interrupt status register */
  3517. tg3_writephy(tp, 0x17, 0x0f01);
  3518. tg3_readphy(tp, 0x15, &phy2);
  3519. tg3_readphy(tp, 0x15, &phy2);
  3520. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3521. /* We have signal detect and not receiving
  3522. * config code words, link is up by parallel
  3523. * detection.
  3524. */
  3525. bmcr &= ~BMCR_ANENABLE;
  3526. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3527. tg3_writephy(tp, MII_BMCR, bmcr);
  3528. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3529. }
  3530. }
  3531. }
  3532. else if (netif_carrier_ok(tp->dev) &&
  3533. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3534. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3535. u32 phy2;
  3536. /* Select expansion interrupt status register */
  3537. tg3_writephy(tp, 0x17, 0x0f01);
  3538. tg3_readphy(tp, 0x15, &phy2);
  3539. if (phy2 & 0x20) {
  3540. u32 bmcr;
  3541. /* Config code words received, turn on autoneg. */
  3542. tg3_readphy(tp, MII_BMCR, &bmcr);
  3543. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3544. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3545. }
  3546. }
  3547. }
  3548. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3549. {
  3550. int err;
  3551. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3552. err = tg3_setup_fiber_phy(tp, force_reset);
  3553. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3554. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3555. } else {
  3556. err = tg3_setup_copper_phy(tp, force_reset);
  3557. }
  3558. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3559. u32 val, scale;
  3560. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3561. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3562. scale = 65;
  3563. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3564. scale = 6;
  3565. else
  3566. scale = 12;
  3567. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3568. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3569. tw32(GRC_MISC_CFG, val);
  3570. }
  3571. if (tp->link_config.active_speed == SPEED_1000 &&
  3572. tp->link_config.active_duplex == DUPLEX_HALF)
  3573. tw32(MAC_TX_LENGTHS,
  3574. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3575. (6 << TX_LENGTHS_IPG_SHIFT) |
  3576. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3577. else
  3578. tw32(MAC_TX_LENGTHS,
  3579. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3580. (6 << TX_LENGTHS_IPG_SHIFT) |
  3581. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3582. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3583. if (netif_carrier_ok(tp->dev)) {
  3584. tw32(HOSTCC_STAT_COAL_TICKS,
  3585. tp->coal.stats_block_coalesce_usecs);
  3586. } else {
  3587. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3588. }
  3589. }
  3590. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3591. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3592. if (!netif_carrier_ok(tp->dev))
  3593. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3594. tp->pwrmgmt_thresh;
  3595. else
  3596. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3597. tw32(PCIE_PWR_MGMT_THRESH, val);
  3598. }
  3599. return err;
  3600. }
  3601. /* This is called whenever we suspect that the system chipset is re-
  3602. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3603. * is bogus tx completions. We try to recover by setting the
  3604. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3605. * in the workqueue.
  3606. */
  3607. static void tg3_tx_recover(struct tg3 *tp)
  3608. {
  3609. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3610. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3611. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3612. "mapped I/O cycles to the network device, attempting to "
  3613. "recover. Please report the problem to the driver maintainer "
  3614. "and include system chipset information.\n", tp->dev->name);
  3615. spin_lock(&tp->lock);
  3616. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3617. spin_unlock(&tp->lock);
  3618. }
  3619. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3620. {
  3621. smp_mb();
  3622. return tnapi->tx_pending -
  3623. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3624. }
  3625. /* Tigon3 never reports partial packet sends. So we do not
  3626. * need special logic to handle SKBs that have not had all
  3627. * of their frags sent yet, like SunGEM does.
  3628. */
  3629. static void tg3_tx(struct tg3_napi *tnapi)
  3630. {
  3631. struct tg3 *tp = tnapi->tp;
  3632. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3633. u32 sw_idx = tnapi->tx_cons;
  3634. struct netdev_queue *txq;
  3635. int index = tnapi - tp->napi;
  3636. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3637. index--;
  3638. txq = netdev_get_tx_queue(tp->dev, index);
  3639. while (sw_idx != hw_idx) {
  3640. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3641. struct sk_buff *skb = ri->skb;
  3642. int i, tx_bug = 0;
  3643. if (unlikely(skb == NULL)) {
  3644. tg3_tx_recover(tp);
  3645. return;
  3646. }
  3647. pci_unmap_single(tp->pdev,
  3648. pci_unmap_addr(ri, mapping),
  3649. skb_headlen(skb),
  3650. PCI_DMA_TODEVICE);
  3651. ri->skb = NULL;
  3652. sw_idx = NEXT_TX(sw_idx);
  3653. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3654. ri = &tnapi->tx_buffers[sw_idx];
  3655. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3656. tx_bug = 1;
  3657. pci_unmap_page(tp->pdev,
  3658. pci_unmap_addr(ri, mapping),
  3659. skb_shinfo(skb)->frags[i].size,
  3660. PCI_DMA_TODEVICE);
  3661. sw_idx = NEXT_TX(sw_idx);
  3662. }
  3663. dev_kfree_skb(skb);
  3664. if (unlikely(tx_bug)) {
  3665. tg3_tx_recover(tp);
  3666. return;
  3667. }
  3668. }
  3669. tnapi->tx_cons = sw_idx;
  3670. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3671. * before checking for netif_queue_stopped(). Without the
  3672. * memory barrier, there is a small possibility that tg3_start_xmit()
  3673. * will miss it and cause the queue to be stopped forever.
  3674. */
  3675. smp_mb();
  3676. if (unlikely(netif_tx_queue_stopped(txq) &&
  3677. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3678. __netif_tx_lock(txq, smp_processor_id());
  3679. if (netif_tx_queue_stopped(txq) &&
  3680. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3681. netif_tx_wake_queue(txq);
  3682. __netif_tx_unlock(txq);
  3683. }
  3684. }
  3685. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3686. {
  3687. if (!ri->skb)
  3688. return;
  3689. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3690. map_sz, PCI_DMA_FROMDEVICE);
  3691. dev_kfree_skb_any(ri->skb);
  3692. ri->skb = NULL;
  3693. }
  3694. /* Returns size of skb allocated or < 0 on error.
  3695. *
  3696. * We only need to fill in the address because the other members
  3697. * of the RX descriptor are invariant, see tg3_init_rings.
  3698. *
  3699. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3700. * posting buffers we only dirty the first cache line of the RX
  3701. * descriptor (containing the address). Whereas for the RX status
  3702. * buffers the cpu only reads the last cacheline of the RX descriptor
  3703. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3704. */
  3705. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3706. u32 opaque_key, u32 dest_idx_unmasked)
  3707. {
  3708. struct tg3_rx_buffer_desc *desc;
  3709. struct ring_info *map, *src_map;
  3710. struct sk_buff *skb;
  3711. dma_addr_t mapping;
  3712. int skb_size, dest_idx;
  3713. src_map = NULL;
  3714. switch (opaque_key) {
  3715. case RXD_OPAQUE_RING_STD:
  3716. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3717. desc = &tpr->rx_std[dest_idx];
  3718. map = &tpr->rx_std_buffers[dest_idx];
  3719. skb_size = tp->rx_pkt_map_sz;
  3720. break;
  3721. case RXD_OPAQUE_RING_JUMBO:
  3722. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3723. desc = &tpr->rx_jmb[dest_idx].std;
  3724. map = &tpr->rx_jmb_buffers[dest_idx];
  3725. skb_size = TG3_RX_JMB_MAP_SZ;
  3726. break;
  3727. default:
  3728. return -EINVAL;
  3729. }
  3730. /* Do not overwrite any of the map or rp information
  3731. * until we are sure we can commit to a new buffer.
  3732. *
  3733. * Callers depend upon this behavior and assume that
  3734. * we leave everything unchanged if we fail.
  3735. */
  3736. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3737. if (skb == NULL)
  3738. return -ENOMEM;
  3739. skb_reserve(skb, tp->rx_offset);
  3740. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3741. PCI_DMA_FROMDEVICE);
  3742. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3743. dev_kfree_skb(skb);
  3744. return -EIO;
  3745. }
  3746. map->skb = skb;
  3747. pci_unmap_addr_set(map, mapping, mapping);
  3748. desc->addr_hi = ((u64)mapping >> 32);
  3749. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3750. return skb_size;
  3751. }
  3752. /* We only need to move over in the address because the other
  3753. * members of the RX descriptor are invariant. See notes above
  3754. * tg3_alloc_rx_skb for full details.
  3755. */
  3756. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3757. struct tg3_rx_prodring_set *dpr,
  3758. u32 opaque_key, int src_idx,
  3759. u32 dest_idx_unmasked)
  3760. {
  3761. struct tg3 *tp = tnapi->tp;
  3762. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3763. struct ring_info *src_map, *dest_map;
  3764. int dest_idx;
  3765. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3766. switch (opaque_key) {
  3767. case RXD_OPAQUE_RING_STD:
  3768. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3769. dest_desc = &dpr->rx_std[dest_idx];
  3770. dest_map = &dpr->rx_std_buffers[dest_idx];
  3771. src_desc = &spr->rx_std[src_idx];
  3772. src_map = &spr->rx_std_buffers[src_idx];
  3773. break;
  3774. case RXD_OPAQUE_RING_JUMBO:
  3775. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3776. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3777. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3778. src_desc = &spr->rx_jmb[src_idx].std;
  3779. src_map = &spr->rx_jmb_buffers[src_idx];
  3780. break;
  3781. default:
  3782. return;
  3783. }
  3784. dest_map->skb = src_map->skb;
  3785. pci_unmap_addr_set(dest_map, mapping,
  3786. pci_unmap_addr(src_map, mapping));
  3787. dest_desc->addr_hi = src_desc->addr_hi;
  3788. dest_desc->addr_lo = src_desc->addr_lo;
  3789. src_map->skb = NULL;
  3790. }
  3791. /* The RX ring scheme is composed of multiple rings which post fresh
  3792. * buffers to the chip, and one special ring the chip uses to report
  3793. * status back to the host.
  3794. *
  3795. * The special ring reports the status of received packets to the
  3796. * host. The chip does not write into the original descriptor the
  3797. * RX buffer was obtained from. The chip simply takes the original
  3798. * descriptor as provided by the host, updates the status and length
  3799. * field, then writes this into the next status ring entry.
  3800. *
  3801. * Each ring the host uses to post buffers to the chip is described
  3802. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3803. * it is first placed into the on-chip ram. When the packet's length
  3804. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3805. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3806. * which is within the range of the new packet's length is chosen.
  3807. *
  3808. * The "separate ring for rx status" scheme may sound queer, but it makes
  3809. * sense from a cache coherency perspective. If only the host writes
  3810. * to the buffer post rings, and only the chip writes to the rx status
  3811. * rings, then cache lines never move beyond shared-modified state.
  3812. * If both the host and chip were to write into the same ring, cache line
  3813. * eviction could occur since both entities want it in an exclusive state.
  3814. */
  3815. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3816. {
  3817. struct tg3 *tp = tnapi->tp;
  3818. u32 work_mask, rx_std_posted = 0;
  3819. u32 std_prod_idx, jmb_prod_idx;
  3820. u32 sw_idx = tnapi->rx_rcb_ptr;
  3821. u16 hw_idx;
  3822. int received;
  3823. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3824. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3825. /*
  3826. * We need to order the read of hw_idx and the read of
  3827. * the opaque cookie.
  3828. */
  3829. rmb();
  3830. work_mask = 0;
  3831. received = 0;
  3832. std_prod_idx = tpr->rx_std_prod_idx;
  3833. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3834. while (sw_idx != hw_idx && budget > 0) {
  3835. struct ring_info *ri;
  3836. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3837. unsigned int len;
  3838. struct sk_buff *skb;
  3839. dma_addr_t dma_addr;
  3840. u32 opaque_key, desc_idx, *post_ptr;
  3841. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3842. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3843. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3844. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3845. dma_addr = pci_unmap_addr(ri, mapping);
  3846. skb = ri->skb;
  3847. post_ptr = &std_prod_idx;
  3848. rx_std_posted++;
  3849. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3850. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3851. dma_addr = pci_unmap_addr(ri, mapping);
  3852. skb = ri->skb;
  3853. post_ptr = &jmb_prod_idx;
  3854. } else
  3855. goto next_pkt_nopost;
  3856. work_mask |= opaque_key;
  3857. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3858. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3859. drop_it:
  3860. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3861. desc_idx, *post_ptr);
  3862. drop_it_no_recycle:
  3863. /* Other statistics kept track of by card. */
  3864. tp->net_stats.rx_dropped++;
  3865. goto next_pkt;
  3866. }
  3867. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3868. ETH_FCS_LEN;
  3869. if (len > RX_COPY_THRESHOLD
  3870. && tp->rx_offset == NET_IP_ALIGN
  3871. /* rx_offset will likely not equal NET_IP_ALIGN
  3872. * if this is a 5701 card running in PCI-X mode
  3873. * [see tg3_get_invariants()]
  3874. */
  3875. ) {
  3876. int skb_size;
  3877. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3878. *post_ptr);
  3879. if (skb_size < 0)
  3880. goto drop_it;
  3881. ri->skb = NULL;
  3882. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3883. PCI_DMA_FROMDEVICE);
  3884. skb_put(skb, len);
  3885. } else {
  3886. struct sk_buff *copy_skb;
  3887. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3888. desc_idx, *post_ptr);
  3889. copy_skb = netdev_alloc_skb(tp->dev,
  3890. len + TG3_RAW_IP_ALIGN);
  3891. if (copy_skb == NULL)
  3892. goto drop_it_no_recycle;
  3893. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3894. skb_put(copy_skb, len);
  3895. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3896. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3897. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3898. /* We'll reuse the original ring buffer. */
  3899. skb = copy_skb;
  3900. }
  3901. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3902. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3903. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3904. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3905. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3906. else
  3907. skb->ip_summed = CHECKSUM_NONE;
  3908. skb->protocol = eth_type_trans(skb, tp->dev);
  3909. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3910. skb->protocol != htons(ETH_P_8021Q)) {
  3911. dev_kfree_skb(skb);
  3912. goto next_pkt;
  3913. }
  3914. #if TG3_VLAN_TAG_USED
  3915. if (tp->vlgrp != NULL &&
  3916. desc->type_flags & RXD_FLAG_VLAN) {
  3917. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3918. desc->err_vlan & RXD_VLAN_MASK, skb);
  3919. } else
  3920. #endif
  3921. napi_gro_receive(&tnapi->napi, skb);
  3922. received++;
  3923. budget--;
  3924. next_pkt:
  3925. (*post_ptr)++;
  3926. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3927. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3928. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, idx);
  3929. work_mask &= ~RXD_OPAQUE_RING_STD;
  3930. rx_std_posted = 0;
  3931. }
  3932. next_pkt_nopost:
  3933. sw_idx++;
  3934. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3935. /* Refresh hw_idx to see if there is new work */
  3936. if (sw_idx == hw_idx) {
  3937. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3938. rmb();
  3939. }
  3940. }
  3941. /* ACK the status ring. */
  3942. tnapi->rx_rcb_ptr = sw_idx;
  3943. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3944. /* Refill RX ring(s). */
  3945. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) || tnapi == &tp->napi[1]) {
  3946. if (work_mask & RXD_OPAQUE_RING_STD) {
  3947. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3948. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3949. tpr->rx_std_prod_idx);
  3950. }
  3951. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3952. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3953. TG3_RX_JUMBO_RING_SIZE;
  3954. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  3955. tpr->rx_jmb_prod_idx);
  3956. }
  3957. mmiowb();
  3958. } else if (work_mask) {
  3959. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  3960. * updated before the producer indices can be updated.
  3961. */
  3962. smp_wmb();
  3963. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3964. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3965. napi_schedule(&tp->napi[1].napi);
  3966. }
  3967. return received;
  3968. }
  3969. static void tg3_poll_link(struct tg3 *tp)
  3970. {
  3971. /* handle link change and other phy events */
  3972. if (!(tp->tg3_flags &
  3973. (TG3_FLAG_USE_LINKCHG_REG |
  3974. TG3_FLAG_POLL_SERDES))) {
  3975. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3976. if (sblk->status & SD_STATUS_LINK_CHG) {
  3977. sblk->status = SD_STATUS_UPDATED |
  3978. (sblk->status & ~SD_STATUS_LINK_CHG);
  3979. spin_lock(&tp->lock);
  3980. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3981. tw32_f(MAC_STATUS,
  3982. (MAC_STATUS_SYNC_CHANGED |
  3983. MAC_STATUS_CFG_CHANGED |
  3984. MAC_STATUS_MI_COMPLETION |
  3985. MAC_STATUS_LNKSTATE_CHANGED));
  3986. udelay(40);
  3987. } else
  3988. tg3_setup_phy(tp, 0);
  3989. spin_unlock(&tp->lock);
  3990. }
  3991. }
  3992. }
  3993. static void tg3_rx_prodring_xfer(struct tg3 *tp,
  3994. struct tg3_rx_prodring_set *dpr,
  3995. struct tg3_rx_prodring_set *spr)
  3996. {
  3997. u32 si, di, cpycnt, src_prod_idx;
  3998. int i;
  3999. while (1) {
  4000. src_prod_idx = spr->rx_std_prod_idx;
  4001. /* Make sure updates to the rx_std_buffers[] entries and the
  4002. * standard producer index are seen in the correct order.
  4003. */
  4004. smp_rmb();
  4005. if (spr->rx_std_cons_idx == src_prod_idx)
  4006. break;
  4007. if (spr->rx_std_cons_idx < src_prod_idx)
  4008. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4009. else
  4010. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4011. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4012. si = spr->rx_std_cons_idx;
  4013. di = dpr->rx_std_prod_idx;
  4014. memcpy(&dpr->rx_std_buffers[di],
  4015. &spr->rx_std_buffers[si],
  4016. cpycnt * sizeof(struct ring_info));
  4017. for (i = 0; i < cpycnt; i++, di++, si++) {
  4018. struct tg3_rx_buffer_desc *sbd, *dbd;
  4019. sbd = &spr->rx_std[si];
  4020. dbd = &dpr->rx_std[di];
  4021. dbd->addr_hi = sbd->addr_hi;
  4022. dbd->addr_lo = sbd->addr_lo;
  4023. }
  4024. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4025. TG3_RX_RING_SIZE;
  4026. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4027. TG3_RX_RING_SIZE;
  4028. }
  4029. while (1) {
  4030. src_prod_idx = spr->rx_jmb_prod_idx;
  4031. /* Make sure updates to the rx_jmb_buffers[] entries and
  4032. * the jumbo producer index are seen in the correct order.
  4033. */
  4034. smp_rmb();
  4035. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4036. break;
  4037. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4038. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4039. else
  4040. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4041. cpycnt = min(cpycnt,
  4042. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4043. si = spr->rx_jmb_cons_idx;
  4044. di = dpr->rx_jmb_prod_idx;
  4045. memcpy(&dpr->rx_jmb_buffers[di],
  4046. &spr->rx_jmb_buffers[si],
  4047. cpycnt * sizeof(struct ring_info));
  4048. for (i = 0; i < cpycnt; i++, di++, si++) {
  4049. struct tg3_rx_buffer_desc *sbd, *dbd;
  4050. sbd = &spr->rx_jmb[si].std;
  4051. dbd = &dpr->rx_jmb[di].std;
  4052. dbd->addr_hi = sbd->addr_hi;
  4053. dbd->addr_lo = sbd->addr_lo;
  4054. }
  4055. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4056. TG3_RX_JUMBO_RING_SIZE;
  4057. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4058. TG3_RX_JUMBO_RING_SIZE;
  4059. }
  4060. }
  4061. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4062. {
  4063. struct tg3 *tp = tnapi->tp;
  4064. /* run TX completion thread */
  4065. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4066. tg3_tx(tnapi);
  4067. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4068. return work_done;
  4069. }
  4070. /* run RX thread, within the bounds set by NAPI.
  4071. * All RX "locking" is done by ensuring outside
  4072. * code synchronizes with tg3->napi.poll()
  4073. */
  4074. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4075. work_done += tg3_rx(tnapi, budget - work_done);
  4076. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4077. int i;
  4078. u32 std_prod_idx = tp->prodring[0].rx_std_prod_idx;
  4079. u32 jmb_prod_idx = tp->prodring[0].rx_jmb_prod_idx;
  4080. for (i = 2; i < tp->irq_cnt; i++)
  4081. tg3_rx_prodring_xfer(tp, tnapi->prodring,
  4082. tp->napi[i].prodring);
  4083. wmb();
  4084. if (std_prod_idx != tp->prodring[0].rx_std_prod_idx) {
  4085. u32 mbox = TG3_RX_STD_PROD_IDX_REG;
  4086. tw32_rx_mbox(mbox, tp->prodring[0].rx_std_prod_idx);
  4087. }
  4088. if (jmb_prod_idx != tp->prodring[0].rx_jmb_prod_idx) {
  4089. u32 mbox = TG3_RX_JMB_PROD_IDX_REG;
  4090. tw32_rx_mbox(mbox, tp->prodring[0].rx_jmb_prod_idx);
  4091. }
  4092. mmiowb();
  4093. }
  4094. return work_done;
  4095. }
  4096. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4097. {
  4098. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4099. struct tg3 *tp = tnapi->tp;
  4100. int work_done = 0;
  4101. struct tg3_hw_status *sblk = tnapi->hw_status;
  4102. while (1) {
  4103. work_done = tg3_poll_work(tnapi, work_done, budget);
  4104. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4105. goto tx_recovery;
  4106. if (unlikely(work_done >= budget))
  4107. break;
  4108. /* tp->last_tag is used in tg3_restart_ints() below
  4109. * to tell the hw how much work has been processed,
  4110. * so we must read it before checking for more work.
  4111. */
  4112. tnapi->last_tag = sblk->status_tag;
  4113. tnapi->last_irq_tag = tnapi->last_tag;
  4114. rmb();
  4115. /* check for RX/TX work to do */
  4116. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4117. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4118. napi_complete(napi);
  4119. /* Reenable interrupts. */
  4120. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4121. mmiowb();
  4122. break;
  4123. }
  4124. }
  4125. return work_done;
  4126. tx_recovery:
  4127. /* work_done is guaranteed to be less than budget. */
  4128. napi_complete(napi);
  4129. schedule_work(&tp->reset_task);
  4130. return work_done;
  4131. }
  4132. static int tg3_poll(struct napi_struct *napi, int budget)
  4133. {
  4134. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4135. struct tg3 *tp = tnapi->tp;
  4136. int work_done = 0;
  4137. struct tg3_hw_status *sblk = tnapi->hw_status;
  4138. while (1) {
  4139. tg3_poll_link(tp);
  4140. work_done = tg3_poll_work(tnapi, work_done, budget);
  4141. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4142. goto tx_recovery;
  4143. if (unlikely(work_done >= budget))
  4144. break;
  4145. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4146. /* tp->last_tag is used in tg3_int_reenable() below
  4147. * to tell the hw how much work has been processed,
  4148. * so we must read it before checking for more work.
  4149. */
  4150. tnapi->last_tag = sblk->status_tag;
  4151. tnapi->last_irq_tag = tnapi->last_tag;
  4152. rmb();
  4153. } else
  4154. sblk->status &= ~SD_STATUS_UPDATED;
  4155. if (likely(!tg3_has_work(tnapi))) {
  4156. napi_complete(napi);
  4157. tg3_int_reenable(tnapi);
  4158. break;
  4159. }
  4160. }
  4161. return work_done;
  4162. tx_recovery:
  4163. /* work_done is guaranteed to be less than budget. */
  4164. napi_complete(napi);
  4165. schedule_work(&tp->reset_task);
  4166. return work_done;
  4167. }
  4168. static void tg3_irq_quiesce(struct tg3 *tp)
  4169. {
  4170. int i;
  4171. BUG_ON(tp->irq_sync);
  4172. tp->irq_sync = 1;
  4173. smp_mb();
  4174. for (i = 0; i < tp->irq_cnt; i++)
  4175. synchronize_irq(tp->napi[i].irq_vec);
  4176. }
  4177. static inline int tg3_irq_sync(struct tg3 *tp)
  4178. {
  4179. return tp->irq_sync;
  4180. }
  4181. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4182. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4183. * with as well. Most of the time, this is not necessary except when
  4184. * shutting down the device.
  4185. */
  4186. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4187. {
  4188. spin_lock_bh(&tp->lock);
  4189. if (irq_sync)
  4190. tg3_irq_quiesce(tp);
  4191. }
  4192. static inline void tg3_full_unlock(struct tg3 *tp)
  4193. {
  4194. spin_unlock_bh(&tp->lock);
  4195. }
  4196. /* One-shot MSI handler - Chip automatically disables interrupt
  4197. * after sending MSI so driver doesn't have to do it.
  4198. */
  4199. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4200. {
  4201. struct tg3_napi *tnapi = dev_id;
  4202. struct tg3 *tp = tnapi->tp;
  4203. prefetch(tnapi->hw_status);
  4204. if (tnapi->rx_rcb)
  4205. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4206. if (likely(!tg3_irq_sync(tp)))
  4207. napi_schedule(&tnapi->napi);
  4208. return IRQ_HANDLED;
  4209. }
  4210. /* MSI ISR - No need to check for interrupt sharing and no need to
  4211. * flush status block and interrupt mailbox. PCI ordering rules
  4212. * guarantee that MSI will arrive after the status block.
  4213. */
  4214. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4215. {
  4216. struct tg3_napi *tnapi = dev_id;
  4217. struct tg3 *tp = tnapi->tp;
  4218. prefetch(tnapi->hw_status);
  4219. if (tnapi->rx_rcb)
  4220. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4221. /*
  4222. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4223. * chip-internal interrupt pending events.
  4224. * Writing non-zero to intr-mbox-0 additional tells the
  4225. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4226. * event coalescing.
  4227. */
  4228. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4229. if (likely(!tg3_irq_sync(tp)))
  4230. napi_schedule(&tnapi->napi);
  4231. return IRQ_RETVAL(1);
  4232. }
  4233. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4234. {
  4235. struct tg3_napi *tnapi = dev_id;
  4236. struct tg3 *tp = tnapi->tp;
  4237. struct tg3_hw_status *sblk = tnapi->hw_status;
  4238. unsigned int handled = 1;
  4239. /* In INTx mode, it is possible for the interrupt to arrive at
  4240. * the CPU before the status block posted prior to the interrupt.
  4241. * Reading the PCI State register will confirm whether the
  4242. * interrupt is ours and will flush the status block.
  4243. */
  4244. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4245. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4246. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4247. handled = 0;
  4248. goto out;
  4249. }
  4250. }
  4251. /*
  4252. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4253. * chip-internal interrupt pending events.
  4254. * Writing non-zero to intr-mbox-0 additional tells the
  4255. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4256. * event coalescing.
  4257. *
  4258. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4259. * spurious interrupts. The flush impacts performance but
  4260. * excessive spurious interrupts can be worse in some cases.
  4261. */
  4262. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4263. if (tg3_irq_sync(tp))
  4264. goto out;
  4265. sblk->status &= ~SD_STATUS_UPDATED;
  4266. if (likely(tg3_has_work(tnapi))) {
  4267. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4268. napi_schedule(&tnapi->napi);
  4269. } else {
  4270. /* No work, shared interrupt perhaps? re-enable
  4271. * interrupts, and flush that PCI write
  4272. */
  4273. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4274. 0x00000000);
  4275. }
  4276. out:
  4277. return IRQ_RETVAL(handled);
  4278. }
  4279. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4280. {
  4281. struct tg3_napi *tnapi = dev_id;
  4282. struct tg3 *tp = tnapi->tp;
  4283. struct tg3_hw_status *sblk = tnapi->hw_status;
  4284. unsigned int handled = 1;
  4285. /* In INTx mode, it is possible for the interrupt to arrive at
  4286. * the CPU before the status block posted prior to the interrupt.
  4287. * Reading the PCI State register will confirm whether the
  4288. * interrupt is ours and will flush the status block.
  4289. */
  4290. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4291. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4292. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4293. handled = 0;
  4294. goto out;
  4295. }
  4296. }
  4297. /*
  4298. * writing any value to intr-mbox-0 clears PCI INTA# and
  4299. * chip-internal interrupt pending events.
  4300. * writing non-zero to intr-mbox-0 additional tells the
  4301. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4302. * event coalescing.
  4303. *
  4304. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4305. * spurious interrupts. The flush impacts performance but
  4306. * excessive spurious interrupts can be worse in some cases.
  4307. */
  4308. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4309. /*
  4310. * In a shared interrupt configuration, sometimes other devices'
  4311. * interrupts will scream. We record the current status tag here
  4312. * so that the above check can report that the screaming interrupts
  4313. * are unhandled. Eventually they will be silenced.
  4314. */
  4315. tnapi->last_irq_tag = sblk->status_tag;
  4316. if (tg3_irq_sync(tp))
  4317. goto out;
  4318. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4319. napi_schedule(&tnapi->napi);
  4320. out:
  4321. return IRQ_RETVAL(handled);
  4322. }
  4323. /* ISR for interrupt test */
  4324. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4325. {
  4326. struct tg3_napi *tnapi = dev_id;
  4327. struct tg3 *tp = tnapi->tp;
  4328. struct tg3_hw_status *sblk = tnapi->hw_status;
  4329. if ((sblk->status & SD_STATUS_UPDATED) ||
  4330. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4331. tg3_disable_ints(tp);
  4332. return IRQ_RETVAL(1);
  4333. }
  4334. return IRQ_RETVAL(0);
  4335. }
  4336. static int tg3_init_hw(struct tg3 *, int);
  4337. static int tg3_halt(struct tg3 *, int, int);
  4338. /* Restart hardware after configuration changes, self-test, etc.
  4339. * Invoked with tp->lock held.
  4340. */
  4341. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4342. __releases(tp->lock)
  4343. __acquires(tp->lock)
  4344. {
  4345. int err;
  4346. err = tg3_init_hw(tp, reset_phy);
  4347. if (err) {
  4348. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4349. "aborting.\n", tp->dev->name);
  4350. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4351. tg3_full_unlock(tp);
  4352. del_timer_sync(&tp->timer);
  4353. tp->irq_sync = 0;
  4354. tg3_napi_enable(tp);
  4355. dev_close(tp->dev);
  4356. tg3_full_lock(tp, 0);
  4357. }
  4358. return err;
  4359. }
  4360. #ifdef CONFIG_NET_POLL_CONTROLLER
  4361. static void tg3_poll_controller(struct net_device *dev)
  4362. {
  4363. int i;
  4364. struct tg3 *tp = netdev_priv(dev);
  4365. for (i = 0; i < tp->irq_cnt; i++)
  4366. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4367. }
  4368. #endif
  4369. static void tg3_reset_task(struct work_struct *work)
  4370. {
  4371. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4372. int err;
  4373. unsigned int restart_timer;
  4374. tg3_full_lock(tp, 0);
  4375. if (!netif_running(tp->dev)) {
  4376. tg3_full_unlock(tp);
  4377. return;
  4378. }
  4379. tg3_full_unlock(tp);
  4380. tg3_phy_stop(tp);
  4381. tg3_netif_stop(tp);
  4382. tg3_full_lock(tp, 1);
  4383. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4384. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4385. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4386. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4387. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4388. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4389. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4390. }
  4391. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4392. err = tg3_init_hw(tp, 1);
  4393. if (err)
  4394. goto out;
  4395. tg3_netif_start(tp);
  4396. if (restart_timer)
  4397. mod_timer(&tp->timer, jiffies + 1);
  4398. out:
  4399. tg3_full_unlock(tp);
  4400. if (!err)
  4401. tg3_phy_start(tp);
  4402. }
  4403. static void tg3_dump_short_state(struct tg3 *tp)
  4404. {
  4405. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4406. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4407. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4408. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4409. }
  4410. static void tg3_tx_timeout(struct net_device *dev)
  4411. {
  4412. struct tg3 *tp = netdev_priv(dev);
  4413. if (netif_msg_tx_err(tp)) {
  4414. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4415. dev->name);
  4416. tg3_dump_short_state(tp);
  4417. }
  4418. schedule_work(&tp->reset_task);
  4419. }
  4420. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4421. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4422. {
  4423. u32 base = (u32) mapping & 0xffffffff;
  4424. return ((base > 0xffffdcc0) &&
  4425. (base + len + 8 < base));
  4426. }
  4427. /* Test for DMA addresses > 40-bit */
  4428. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4429. int len)
  4430. {
  4431. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4432. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4433. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4434. return 0;
  4435. #else
  4436. return 0;
  4437. #endif
  4438. }
  4439. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4440. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4441. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4442. struct sk_buff *skb, u32 last_plus_one,
  4443. u32 *start, u32 base_flags, u32 mss)
  4444. {
  4445. struct tg3 *tp = tnapi->tp;
  4446. struct sk_buff *new_skb;
  4447. dma_addr_t new_addr = 0;
  4448. u32 entry = *start;
  4449. int i, ret = 0;
  4450. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4451. new_skb = skb_copy(skb, GFP_ATOMIC);
  4452. else {
  4453. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4454. new_skb = skb_copy_expand(skb,
  4455. skb_headroom(skb) + more_headroom,
  4456. skb_tailroom(skb), GFP_ATOMIC);
  4457. }
  4458. if (!new_skb) {
  4459. ret = -1;
  4460. } else {
  4461. /* New SKB is guaranteed to be linear. */
  4462. entry = *start;
  4463. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4464. PCI_DMA_TODEVICE);
  4465. /* Make sure the mapping succeeded */
  4466. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4467. ret = -1;
  4468. dev_kfree_skb(new_skb);
  4469. new_skb = NULL;
  4470. /* Make sure new skb does not cross any 4G boundaries.
  4471. * Drop the packet if it does.
  4472. */
  4473. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4474. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4475. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4476. PCI_DMA_TODEVICE);
  4477. ret = -1;
  4478. dev_kfree_skb(new_skb);
  4479. new_skb = NULL;
  4480. } else {
  4481. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4482. base_flags, 1 | (mss << 1));
  4483. *start = NEXT_TX(entry);
  4484. }
  4485. }
  4486. /* Now clean up the sw ring entries. */
  4487. i = 0;
  4488. while (entry != last_plus_one) {
  4489. int len;
  4490. if (i == 0)
  4491. len = skb_headlen(skb);
  4492. else
  4493. len = skb_shinfo(skb)->frags[i-1].size;
  4494. pci_unmap_single(tp->pdev,
  4495. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4496. mapping),
  4497. len, PCI_DMA_TODEVICE);
  4498. if (i == 0) {
  4499. tnapi->tx_buffers[entry].skb = new_skb;
  4500. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4501. new_addr);
  4502. } else {
  4503. tnapi->tx_buffers[entry].skb = NULL;
  4504. }
  4505. entry = NEXT_TX(entry);
  4506. i++;
  4507. }
  4508. dev_kfree_skb(skb);
  4509. return ret;
  4510. }
  4511. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4512. dma_addr_t mapping, int len, u32 flags,
  4513. u32 mss_and_is_end)
  4514. {
  4515. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4516. int is_end = (mss_and_is_end & 0x1);
  4517. u32 mss = (mss_and_is_end >> 1);
  4518. u32 vlan_tag = 0;
  4519. if (is_end)
  4520. flags |= TXD_FLAG_END;
  4521. if (flags & TXD_FLAG_VLAN) {
  4522. vlan_tag = flags >> 16;
  4523. flags &= 0xffff;
  4524. }
  4525. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4526. txd->addr_hi = ((u64) mapping >> 32);
  4527. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4528. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4529. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4530. }
  4531. /* hard_start_xmit for devices that don't have any bugs and
  4532. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4533. */
  4534. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4535. struct net_device *dev)
  4536. {
  4537. struct tg3 *tp = netdev_priv(dev);
  4538. u32 len, entry, base_flags, mss;
  4539. dma_addr_t mapping;
  4540. struct tg3_napi *tnapi;
  4541. struct netdev_queue *txq;
  4542. unsigned int i, last;
  4543. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4544. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4545. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4546. tnapi++;
  4547. /* We are running in BH disabled context with netif_tx_lock
  4548. * and TX reclaim runs via tp->napi.poll inside of a software
  4549. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4550. * no IRQ context deadlocks to worry about either. Rejoice!
  4551. */
  4552. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4553. if (!netif_tx_queue_stopped(txq)) {
  4554. netif_tx_stop_queue(txq);
  4555. /* This is a hard error, log it. */
  4556. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4557. "queue awake!\n", dev->name);
  4558. }
  4559. return NETDEV_TX_BUSY;
  4560. }
  4561. entry = tnapi->tx_prod;
  4562. base_flags = 0;
  4563. mss = 0;
  4564. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4565. int tcp_opt_len, ip_tcp_len;
  4566. u32 hdrlen;
  4567. if (skb_header_cloned(skb) &&
  4568. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4569. dev_kfree_skb(skb);
  4570. goto out_unlock;
  4571. }
  4572. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4573. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4574. else {
  4575. struct iphdr *iph = ip_hdr(skb);
  4576. tcp_opt_len = tcp_optlen(skb);
  4577. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4578. iph->check = 0;
  4579. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4580. hdrlen = ip_tcp_len + tcp_opt_len;
  4581. }
  4582. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4583. mss |= (hdrlen & 0xc) << 12;
  4584. if (hdrlen & 0x10)
  4585. base_flags |= 0x00000010;
  4586. base_flags |= (hdrlen & 0x3e0) << 5;
  4587. } else
  4588. mss |= hdrlen << 9;
  4589. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4590. TXD_FLAG_CPU_POST_DMA);
  4591. tcp_hdr(skb)->check = 0;
  4592. }
  4593. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4594. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4595. #if TG3_VLAN_TAG_USED
  4596. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4597. base_flags |= (TXD_FLAG_VLAN |
  4598. (vlan_tx_tag_get(skb) << 16));
  4599. #endif
  4600. len = skb_headlen(skb);
  4601. /* Queue skb data, a.k.a. the main skb fragment. */
  4602. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4603. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4604. dev_kfree_skb(skb);
  4605. goto out_unlock;
  4606. }
  4607. tnapi->tx_buffers[entry].skb = skb;
  4608. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4610. !mss && skb->len > ETH_DATA_LEN)
  4611. base_flags |= TXD_FLAG_JMB_PKT;
  4612. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4613. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4614. entry = NEXT_TX(entry);
  4615. /* Now loop through additional data fragments, and queue them. */
  4616. if (skb_shinfo(skb)->nr_frags > 0) {
  4617. last = skb_shinfo(skb)->nr_frags - 1;
  4618. for (i = 0; i <= last; i++) {
  4619. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4620. len = frag->size;
  4621. mapping = pci_map_page(tp->pdev,
  4622. frag->page,
  4623. frag->page_offset,
  4624. len, PCI_DMA_TODEVICE);
  4625. if (pci_dma_mapping_error(tp->pdev, mapping))
  4626. goto dma_error;
  4627. tnapi->tx_buffers[entry].skb = NULL;
  4628. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4629. mapping);
  4630. tg3_set_txd(tnapi, entry, mapping, len,
  4631. base_flags, (i == last) | (mss << 1));
  4632. entry = NEXT_TX(entry);
  4633. }
  4634. }
  4635. /* Packets are ready, update Tx producer idx local and on card. */
  4636. tw32_tx_mbox(tnapi->prodmbox, entry);
  4637. tnapi->tx_prod = entry;
  4638. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4639. netif_tx_stop_queue(txq);
  4640. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4641. netif_tx_wake_queue(txq);
  4642. }
  4643. out_unlock:
  4644. mmiowb();
  4645. return NETDEV_TX_OK;
  4646. dma_error:
  4647. last = i;
  4648. entry = tnapi->tx_prod;
  4649. tnapi->tx_buffers[entry].skb = NULL;
  4650. pci_unmap_single(tp->pdev,
  4651. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4652. skb_headlen(skb),
  4653. PCI_DMA_TODEVICE);
  4654. for (i = 0; i <= last; i++) {
  4655. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4656. entry = NEXT_TX(entry);
  4657. pci_unmap_page(tp->pdev,
  4658. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4659. mapping),
  4660. frag->size, PCI_DMA_TODEVICE);
  4661. }
  4662. dev_kfree_skb(skb);
  4663. return NETDEV_TX_OK;
  4664. }
  4665. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4666. struct net_device *);
  4667. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4668. * TSO header is greater than 80 bytes.
  4669. */
  4670. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4671. {
  4672. struct sk_buff *segs, *nskb;
  4673. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4674. /* Estimate the number of fragments in the worst case */
  4675. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4676. netif_stop_queue(tp->dev);
  4677. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4678. return NETDEV_TX_BUSY;
  4679. netif_wake_queue(tp->dev);
  4680. }
  4681. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4682. if (IS_ERR(segs))
  4683. goto tg3_tso_bug_end;
  4684. do {
  4685. nskb = segs;
  4686. segs = segs->next;
  4687. nskb->next = NULL;
  4688. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4689. } while (segs);
  4690. tg3_tso_bug_end:
  4691. dev_kfree_skb(skb);
  4692. return NETDEV_TX_OK;
  4693. }
  4694. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4695. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4696. */
  4697. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4698. struct net_device *dev)
  4699. {
  4700. struct tg3 *tp = netdev_priv(dev);
  4701. u32 len, entry, base_flags, mss;
  4702. int would_hit_hwbug;
  4703. dma_addr_t mapping;
  4704. struct tg3_napi *tnapi;
  4705. struct netdev_queue *txq;
  4706. unsigned int i, last;
  4707. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4708. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4709. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4710. tnapi++;
  4711. /* We are running in BH disabled context with netif_tx_lock
  4712. * and TX reclaim runs via tp->napi.poll inside of a software
  4713. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4714. * no IRQ context deadlocks to worry about either. Rejoice!
  4715. */
  4716. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4717. if (!netif_tx_queue_stopped(txq)) {
  4718. netif_tx_stop_queue(txq);
  4719. /* This is a hard error, log it. */
  4720. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4721. "queue awake!\n", dev->name);
  4722. }
  4723. return NETDEV_TX_BUSY;
  4724. }
  4725. entry = tnapi->tx_prod;
  4726. base_flags = 0;
  4727. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4728. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4729. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4730. struct iphdr *iph;
  4731. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4732. if (skb_header_cloned(skb) &&
  4733. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4734. dev_kfree_skb(skb);
  4735. goto out_unlock;
  4736. }
  4737. tcp_opt_len = tcp_optlen(skb);
  4738. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4739. hdr_len = ip_tcp_len + tcp_opt_len;
  4740. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4741. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4742. return (tg3_tso_bug(tp, skb));
  4743. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4744. TXD_FLAG_CPU_POST_DMA);
  4745. iph = ip_hdr(skb);
  4746. iph->check = 0;
  4747. iph->tot_len = htons(mss + hdr_len);
  4748. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4749. tcp_hdr(skb)->check = 0;
  4750. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4751. } else
  4752. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4753. iph->daddr, 0,
  4754. IPPROTO_TCP,
  4755. 0);
  4756. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4757. mss |= (hdr_len & 0xc) << 12;
  4758. if (hdr_len & 0x10)
  4759. base_flags |= 0x00000010;
  4760. base_flags |= (hdr_len & 0x3e0) << 5;
  4761. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4762. mss |= hdr_len << 9;
  4763. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4765. if (tcp_opt_len || iph->ihl > 5) {
  4766. int tsflags;
  4767. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4768. mss |= (tsflags << 11);
  4769. }
  4770. } else {
  4771. if (tcp_opt_len || iph->ihl > 5) {
  4772. int tsflags;
  4773. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4774. base_flags |= tsflags << 12;
  4775. }
  4776. }
  4777. }
  4778. #if TG3_VLAN_TAG_USED
  4779. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4780. base_flags |= (TXD_FLAG_VLAN |
  4781. (vlan_tx_tag_get(skb) << 16));
  4782. #endif
  4783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4784. !mss && skb->len > ETH_DATA_LEN)
  4785. base_flags |= TXD_FLAG_JMB_PKT;
  4786. len = skb_headlen(skb);
  4787. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4788. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4789. dev_kfree_skb(skb);
  4790. goto out_unlock;
  4791. }
  4792. tnapi->tx_buffers[entry].skb = skb;
  4793. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4794. would_hit_hwbug = 0;
  4795. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4796. would_hit_hwbug = 1;
  4797. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4798. tg3_4g_overflow_test(mapping, len))
  4799. would_hit_hwbug = 1;
  4800. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4801. tg3_40bit_overflow_test(tp, mapping, len))
  4802. would_hit_hwbug = 1;
  4803. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4804. would_hit_hwbug = 1;
  4805. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4806. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4807. entry = NEXT_TX(entry);
  4808. /* Now loop through additional data fragments, and queue them. */
  4809. if (skb_shinfo(skb)->nr_frags > 0) {
  4810. last = skb_shinfo(skb)->nr_frags - 1;
  4811. for (i = 0; i <= last; i++) {
  4812. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4813. len = frag->size;
  4814. mapping = pci_map_page(tp->pdev,
  4815. frag->page,
  4816. frag->page_offset,
  4817. len, PCI_DMA_TODEVICE);
  4818. tnapi->tx_buffers[entry].skb = NULL;
  4819. pci_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4820. mapping);
  4821. if (pci_dma_mapping_error(tp->pdev, mapping))
  4822. goto dma_error;
  4823. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4824. len <= 8)
  4825. would_hit_hwbug = 1;
  4826. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4827. tg3_4g_overflow_test(mapping, len))
  4828. would_hit_hwbug = 1;
  4829. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4830. tg3_40bit_overflow_test(tp, mapping, len))
  4831. would_hit_hwbug = 1;
  4832. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4833. tg3_set_txd(tnapi, entry, mapping, len,
  4834. base_flags, (i == last)|(mss << 1));
  4835. else
  4836. tg3_set_txd(tnapi, entry, mapping, len,
  4837. base_flags, (i == last));
  4838. entry = NEXT_TX(entry);
  4839. }
  4840. }
  4841. if (would_hit_hwbug) {
  4842. u32 last_plus_one = entry;
  4843. u32 start;
  4844. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4845. start &= (TG3_TX_RING_SIZE - 1);
  4846. /* If the workaround fails due to memory/mapping
  4847. * failure, silently drop this packet.
  4848. */
  4849. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4850. &start, base_flags, mss))
  4851. goto out_unlock;
  4852. entry = start;
  4853. }
  4854. /* Packets are ready, update Tx producer idx local and on card. */
  4855. tw32_tx_mbox(tnapi->prodmbox, entry);
  4856. tnapi->tx_prod = entry;
  4857. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4858. netif_tx_stop_queue(txq);
  4859. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4860. netif_tx_wake_queue(txq);
  4861. }
  4862. out_unlock:
  4863. mmiowb();
  4864. return NETDEV_TX_OK;
  4865. dma_error:
  4866. last = i;
  4867. entry = tnapi->tx_prod;
  4868. tnapi->tx_buffers[entry].skb = NULL;
  4869. pci_unmap_single(tp->pdev,
  4870. pci_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4871. skb_headlen(skb),
  4872. PCI_DMA_TODEVICE);
  4873. for (i = 0; i <= last; i++) {
  4874. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4875. entry = NEXT_TX(entry);
  4876. pci_unmap_page(tp->pdev,
  4877. pci_unmap_addr(&tnapi->tx_buffers[entry],
  4878. mapping),
  4879. frag->size, PCI_DMA_TODEVICE);
  4880. }
  4881. dev_kfree_skb(skb);
  4882. return NETDEV_TX_OK;
  4883. }
  4884. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4885. int new_mtu)
  4886. {
  4887. dev->mtu = new_mtu;
  4888. if (new_mtu > ETH_DATA_LEN) {
  4889. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4890. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4891. ethtool_op_set_tso(dev, 0);
  4892. }
  4893. else
  4894. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4895. } else {
  4896. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4897. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4898. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4899. }
  4900. }
  4901. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4902. {
  4903. struct tg3 *tp = netdev_priv(dev);
  4904. int err;
  4905. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4906. return -EINVAL;
  4907. if (!netif_running(dev)) {
  4908. /* We'll just catch it later when the
  4909. * device is up'd.
  4910. */
  4911. tg3_set_mtu(dev, tp, new_mtu);
  4912. return 0;
  4913. }
  4914. tg3_phy_stop(tp);
  4915. tg3_netif_stop(tp);
  4916. tg3_full_lock(tp, 1);
  4917. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4918. tg3_set_mtu(dev, tp, new_mtu);
  4919. err = tg3_restart_hw(tp, 0);
  4920. if (!err)
  4921. tg3_netif_start(tp);
  4922. tg3_full_unlock(tp);
  4923. if (!err)
  4924. tg3_phy_start(tp);
  4925. return err;
  4926. }
  4927. static void tg3_rx_prodring_free(struct tg3 *tp,
  4928. struct tg3_rx_prodring_set *tpr)
  4929. {
  4930. int i;
  4931. if (tpr != &tp->prodring[0]) {
  4932. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  4933. i = (i + 1) % TG3_RX_RING_SIZE)
  4934. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4935. tp->rx_pkt_map_sz);
  4936. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4937. for (i = tpr->rx_jmb_cons_idx;
  4938. i != tpr->rx_jmb_prod_idx;
  4939. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  4940. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4941. TG3_RX_JMB_MAP_SZ);
  4942. }
  4943. }
  4944. return;
  4945. }
  4946. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4947. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4948. tp->rx_pkt_map_sz);
  4949. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4950. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4951. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4952. TG3_RX_JMB_MAP_SZ);
  4953. }
  4954. }
  4955. /* Initialize tx/rx rings for packet processing.
  4956. *
  4957. * The chip has been shut down and the driver detached from
  4958. * the networking, so no interrupts or new tx packets will
  4959. * end up in the driver. tp->{tx,}lock are held and thus
  4960. * we may not sleep.
  4961. */
  4962. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4963. struct tg3_rx_prodring_set *tpr)
  4964. {
  4965. u32 i, rx_pkt_dma_sz;
  4966. tpr->rx_std_cons_idx = 0;
  4967. tpr->rx_std_prod_idx = 0;
  4968. tpr->rx_jmb_cons_idx = 0;
  4969. tpr->rx_jmb_prod_idx = 0;
  4970. if (tpr != &tp->prodring[0]) {
  4971. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4972. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4973. memset(&tpr->rx_jmb_buffers[0], 0,
  4974. TG3_RX_JMB_BUFF_RING_SIZE);
  4975. goto done;
  4976. }
  4977. /* Zero out all descriptors. */
  4978. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4979. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4980. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4981. tp->dev->mtu > ETH_DATA_LEN)
  4982. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4983. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4984. /* Initialize invariants of the rings, we only set this
  4985. * stuff once. This works because the card does not
  4986. * write into the rx buffer posting rings.
  4987. */
  4988. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4989. struct tg3_rx_buffer_desc *rxd;
  4990. rxd = &tpr->rx_std[i];
  4991. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4992. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4993. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4994. (i << RXD_OPAQUE_INDEX_SHIFT));
  4995. }
  4996. /* Now allocate fresh SKBs for each rx ring. */
  4997. for (i = 0; i < tp->rx_pending; i++) {
  4998. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  4999. printk(KERN_WARNING PFX
  5000. "%s: Using a smaller RX standard ring, "
  5001. "only %d out of %d buffers were allocated "
  5002. "successfully.\n",
  5003. tp->dev->name, i, tp->rx_pending);
  5004. if (i == 0)
  5005. goto initfail;
  5006. tp->rx_pending = i;
  5007. break;
  5008. }
  5009. }
  5010. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5011. goto done;
  5012. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5013. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5014. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5015. struct tg3_rx_buffer_desc *rxd;
  5016. rxd = &tpr->rx_jmb[i].std;
  5017. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5018. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5019. RXD_FLAG_JUMBO;
  5020. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5021. (i << RXD_OPAQUE_INDEX_SHIFT));
  5022. }
  5023. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5024. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  5025. i) < 0) {
  5026. printk(KERN_WARNING PFX
  5027. "%s: Using a smaller RX jumbo ring, "
  5028. "only %d out of %d buffers were "
  5029. "allocated successfully.\n",
  5030. tp->dev->name, i, tp->rx_jumbo_pending);
  5031. if (i == 0)
  5032. goto initfail;
  5033. tp->rx_jumbo_pending = i;
  5034. break;
  5035. }
  5036. }
  5037. }
  5038. done:
  5039. return 0;
  5040. initfail:
  5041. tg3_rx_prodring_free(tp, tpr);
  5042. return -ENOMEM;
  5043. }
  5044. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5045. struct tg3_rx_prodring_set *tpr)
  5046. {
  5047. kfree(tpr->rx_std_buffers);
  5048. tpr->rx_std_buffers = NULL;
  5049. kfree(tpr->rx_jmb_buffers);
  5050. tpr->rx_jmb_buffers = NULL;
  5051. if (tpr->rx_std) {
  5052. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5053. tpr->rx_std, tpr->rx_std_mapping);
  5054. tpr->rx_std = NULL;
  5055. }
  5056. if (tpr->rx_jmb) {
  5057. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5058. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5059. tpr->rx_jmb = NULL;
  5060. }
  5061. }
  5062. static int tg3_rx_prodring_init(struct tg3 *tp,
  5063. struct tg3_rx_prodring_set *tpr)
  5064. {
  5065. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5066. if (!tpr->rx_std_buffers)
  5067. return -ENOMEM;
  5068. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5069. &tpr->rx_std_mapping);
  5070. if (!tpr->rx_std)
  5071. goto err_out;
  5072. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5073. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5074. GFP_KERNEL);
  5075. if (!tpr->rx_jmb_buffers)
  5076. goto err_out;
  5077. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5078. TG3_RX_JUMBO_RING_BYTES,
  5079. &tpr->rx_jmb_mapping);
  5080. if (!tpr->rx_jmb)
  5081. goto err_out;
  5082. }
  5083. return 0;
  5084. err_out:
  5085. tg3_rx_prodring_fini(tp, tpr);
  5086. return -ENOMEM;
  5087. }
  5088. /* Free up pending packets in all rx/tx rings.
  5089. *
  5090. * The chip has been shut down and the driver detached from
  5091. * the networking, so no interrupts or new tx packets will
  5092. * end up in the driver. tp->{tx,}lock is not held and we are not
  5093. * in an interrupt context and thus may sleep.
  5094. */
  5095. static void tg3_free_rings(struct tg3 *tp)
  5096. {
  5097. int i, j;
  5098. for (j = 0; j < tp->irq_cnt; j++) {
  5099. struct tg3_napi *tnapi = &tp->napi[j];
  5100. if (!tnapi->tx_buffers)
  5101. continue;
  5102. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5103. struct ring_info *txp;
  5104. struct sk_buff *skb;
  5105. unsigned int k;
  5106. txp = &tnapi->tx_buffers[i];
  5107. skb = txp->skb;
  5108. if (skb == NULL) {
  5109. i++;
  5110. continue;
  5111. }
  5112. pci_unmap_single(tp->pdev,
  5113. pci_unmap_addr(txp, mapping),
  5114. skb_headlen(skb),
  5115. PCI_DMA_TODEVICE);
  5116. txp->skb = NULL;
  5117. i++;
  5118. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5119. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5120. pci_unmap_page(tp->pdev,
  5121. pci_unmap_addr(txp, mapping),
  5122. skb_shinfo(skb)->frags[k].size,
  5123. PCI_DMA_TODEVICE);
  5124. i++;
  5125. }
  5126. dev_kfree_skb_any(skb);
  5127. }
  5128. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  5129. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5130. }
  5131. }
  5132. /* Initialize tx/rx rings for packet processing.
  5133. *
  5134. * The chip has been shut down and the driver detached from
  5135. * the networking, so no interrupts or new tx packets will
  5136. * end up in the driver. tp->{tx,}lock are held and thus
  5137. * we may not sleep.
  5138. */
  5139. static int tg3_init_rings(struct tg3 *tp)
  5140. {
  5141. int i;
  5142. /* Free up all the SKBs. */
  5143. tg3_free_rings(tp);
  5144. for (i = 0; i < tp->irq_cnt; i++) {
  5145. struct tg3_napi *tnapi = &tp->napi[i];
  5146. tnapi->last_tag = 0;
  5147. tnapi->last_irq_tag = 0;
  5148. tnapi->hw_status->status = 0;
  5149. tnapi->hw_status->status_tag = 0;
  5150. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5151. tnapi->tx_prod = 0;
  5152. tnapi->tx_cons = 0;
  5153. if (tnapi->tx_ring)
  5154. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5155. tnapi->rx_rcb_ptr = 0;
  5156. if (tnapi->rx_rcb)
  5157. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5158. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  5159. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  5160. return -ENOMEM;
  5161. }
  5162. return 0;
  5163. }
  5164. /*
  5165. * Must not be invoked with interrupt sources disabled and
  5166. * the hardware shutdown down.
  5167. */
  5168. static void tg3_free_consistent(struct tg3 *tp)
  5169. {
  5170. int i;
  5171. for (i = 0; i < tp->irq_cnt; i++) {
  5172. struct tg3_napi *tnapi = &tp->napi[i];
  5173. if (tnapi->tx_ring) {
  5174. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5175. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5176. tnapi->tx_ring = NULL;
  5177. }
  5178. kfree(tnapi->tx_buffers);
  5179. tnapi->tx_buffers = NULL;
  5180. if (tnapi->rx_rcb) {
  5181. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5182. tnapi->rx_rcb,
  5183. tnapi->rx_rcb_mapping);
  5184. tnapi->rx_rcb = NULL;
  5185. }
  5186. if (tnapi->hw_status) {
  5187. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5188. tnapi->hw_status,
  5189. tnapi->status_mapping);
  5190. tnapi->hw_status = NULL;
  5191. }
  5192. }
  5193. if (tp->hw_stats) {
  5194. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5195. tp->hw_stats, tp->stats_mapping);
  5196. tp->hw_stats = NULL;
  5197. }
  5198. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  5199. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5200. }
  5201. /*
  5202. * Must not be invoked with interrupt sources disabled and
  5203. * the hardware shutdown down. Can sleep.
  5204. */
  5205. static int tg3_alloc_consistent(struct tg3 *tp)
  5206. {
  5207. int i;
  5208. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5209. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5210. goto err_out;
  5211. }
  5212. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5213. sizeof(struct tg3_hw_stats),
  5214. &tp->stats_mapping);
  5215. if (!tp->hw_stats)
  5216. goto err_out;
  5217. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5218. for (i = 0; i < tp->irq_cnt; i++) {
  5219. struct tg3_napi *tnapi = &tp->napi[i];
  5220. struct tg3_hw_status *sblk;
  5221. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5222. TG3_HW_STATUS_SIZE,
  5223. &tnapi->status_mapping);
  5224. if (!tnapi->hw_status)
  5225. goto err_out;
  5226. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5227. sblk = tnapi->hw_status;
  5228. /*
  5229. * When RSS is enabled, the status block format changes
  5230. * slightly. The "rx_jumbo_consumer", "reserved",
  5231. * and "rx_mini_consumer" members get mapped to the
  5232. * other three rx return ring producer indexes.
  5233. */
  5234. switch (i) {
  5235. default:
  5236. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5237. break;
  5238. case 2:
  5239. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5240. break;
  5241. case 3:
  5242. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5243. break;
  5244. case 4:
  5245. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5246. break;
  5247. }
  5248. if (tp->irq_cnt == 1)
  5249. tnapi->prodring = &tp->prodring[0];
  5250. else if (i)
  5251. tnapi->prodring = &tp->prodring[i - 1];
  5252. /*
  5253. * If multivector RSS is enabled, vector 0 does not handle
  5254. * rx or tx interrupts. Don't allocate any resources for it.
  5255. */
  5256. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5257. continue;
  5258. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5259. TG3_RX_RCB_RING_BYTES(tp),
  5260. &tnapi->rx_rcb_mapping);
  5261. if (!tnapi->rx_rcb)
  5262. goto err_out;
  5263. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5264. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5265. TG3_TX_RING_SIZE, GFP_KERNEL);
  5266. if (!tnapi->tx_buffers)
  5267. goto err_out;
  5268. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5269. TG3_TX_RING_BYTES,
  5270. &tnapi->tx_desc_mapping);
  5271. if (!tnapi->tx_ring)
  5272. goto err_out;
  5273. }
  5274. return 0;
  5275. err_out:
  5276. tg3_free_consistent(tp);
  5277. return -ENOMEM;
  5278. }
  5279. #define MAX_WAIT_CNT 1000
  5280. /* To stop a block, clear the enable bit and poll till it
  5281. * clears. tp->lock is held.
  5282. */
  5283. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5284. {
  5285. unsigned int i;
  5286. u32 val;
  5287. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5288. switch (ofs) {
  5289. case RCVLSC_MODE:
  5290. case DMAC_MODE:
  5291. case MBFREE_MODE:
  5292. case BUFMGR_MODE:
  5293. case MEMARB_MODE:
  5294. /* We can't enable/disable these bits of the
  5295. * 5705/5750, just say success.
  5296. */
  5297. return 0;
  5298. default:
  5299. break;
  5300. }
  5301. }
  5302. val = tr32(ofs);
  5303. val &= ~enable_bit;
  5304. tw32_f(ofs, val);
  5305. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5306. udelay(100);
  5307. val = tr32(ofs);
  5308. if ((val & enable_bit) == 0)
  5309. break;
  5310. }
  5311. if (i == MAX_WAIT_CNT && !silent) {
  5312. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5313. "ofs=%lx enable_bit=%x\n",
  5314. ofs, enable_bit);
  5315. return -ENODEV;
  5316. }
  5317. return 0;
  5318. }
  5319. /* tp->lock is held. */
  5320. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5321. {
  5322. int i, err;
  5323. tg3_disable_ints(tp);
  5324. tp->rx_mode &= ~RX_MODE_ENABLE;
  5325. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5326. udelay(10);
  5327. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5328. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5329. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5330. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5331. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5332. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5333. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5334. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5335. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5336. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5337. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5338. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5339. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5340. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5341. tw32_f(MAC_MODE, tp->mac_mode);
  5342. udelay(40);
  5343. tp->tx_mode &= ~TX_MODE_ENABLE;
  5344. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5345. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5346. udelay(100);
  5347. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5348. break;
  5349. }
  5350. if (i >= MAX_WAIT_CNT) {
  5351. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5352. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5353. tp->dev->name, tr32(MAC_TX_MODE));
  5354. err |= -ENODEV;
  5355. }
  5356. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5357. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5358. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5359. tw32(FTQ_RESET, 0xffffffff);
  5360. tw32(FTQ_RESET, 0x00000000);
  5361. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5362. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5363. for (i = 0; i < tp->irq_cnt; i++) {
  5364. struct tg3_napi *tnapi = &tp->napi[i];
  5365. if (tnapi->hw_status)
  5366. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5367. }
  5368. if (tp->hw_stats)
  5369. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5370. return err;
  5371. }
  5372. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5373. {
  5374. int i;
  5375. u32 apedata;
  5376. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5377. if (apedata != APE_SEG_SIG_MAGIC)
  5378. return;
  5379. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5380. if (!(apedata & APE_FW_STATUS_READY))
  5381. return;
  5382. /* Wait for up to 1 millisecond for APE to service previous event. */
  5383. for (i = 0; i < 10; i++) {
  5384. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5385. return;
  5386. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5387. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5388. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5389. event | APE_EVENT_STATUS_EVENT_PENDING);
  5390. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5391. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5392. break;
  5393. udelay(100);
  5394. }
  5395. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5396. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5397. }
  5398. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5399. {
  5400. u32 event;
  5401. u32 apedata;
  5402. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5403. return;
  5404. switch (kind) {
  5405. case RESET_KIND_INIT:
  5406. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5407. APE_HOST_SEG_SIG_MAGIC);
  5408. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5409. APE_HOST_SEG_LEN_MAGIC);
  5410. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5411. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5412. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5413. APE_HOST_DRIVER_ID_MAGIC);
  5414. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5415. APE_HOST_BEHAV_NO_PHYLOCK);
  5416. event = APE_EVENT_STATUS_STATE_START;
  5417. break;
  5418. case RESET_KIND_SHUTDOWN:
  5419. /* With the interface we are currently using,
  5420. * APE does not track driver state. Wiping
  5421. * out the HOST SEGMENT SIGNATURE forces
  5422. * the APE to assume OS absent status.
  5423. */
  5424. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5425. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5426. break;
  5427. case RESET_KIND_SUSPEND:
  5428. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5429. break;
  5430. default:
  5431. return;
  5432. }
  5433. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5434. tg3_ape_send_event(tp, event);
  5435. }
  5436. /* tp->lock is held. */
  5437. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5438. {
  5439. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5440. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5441. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5442. switch (kind) {
  5443. case RESET_KIND_INIT:
  5444. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5445. DRV_STATE_START);
  5446. break;
  5447. case RESET_KIND_SHUTDOWN:
  5448. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5449. DRV_STATE_UNLOAD);
  5450. break;
  5451. case RESET_KIND_SUSPEND:
  5452. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5453. DRV_STATE_SUSPEND);
  5454. break;
  5455. default:
  5456. break;
  5457. }
  5458. }
  5459. if (kind == RESET_KIND_INIT ||
  5460. kind == RESET_KIND_SUSPEND)
  5461. tg3_ape_driver_state_change(tp, kind);
  5462. }
  5463. /* tp->lock is held. */
  5464. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5465. {
  5466. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5467. switch (kind) {
  5468. case RESET_KIND_INIT:
  5469. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5470. DRV_STATE_START_DONE);
  5471. break;
  5472. case RESET_KIND_SHUTDOWN:
  5473. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5474. DRV_STATE_UNLOAD_DONE);
  5475. break;
  5476. default:
  5477. break;
  5478. }
  5479. }
  5480. if (kind == RESET_KIND_SHUTDOWN)
  5481. tg3_ape_driver_state_change(tp, kind);
  5482. }
  5483. /* tp->lock is held. */
  5484. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5485. {
  5486. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5487. switch (kind) {
  5488. case RESET_KIND_INIT:
  5489. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5490. DRV_STATE_START);
  5491. break;
  5492. case RESET_KIND_SHUTDOWN:
  5493. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5494. DRV_STATE_UNLOAD);
  5495. break;
  5496. case RESET_KIND_SUSPEND:
  5497. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5498. DRV_STATE_SUSPEND);
  5499. break;
  5500. default:
  5501. break;
  5502. }
  5503. }
  5504. }
  5505. static int tg3_poll_fw(struct tg3 *tp)
  5506. {
  5507. int i;
  5508. u32 val;
  5509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5510. /* Wait up to 20ms for init done. */
  5511. for (i = 0; i < 200; i++) {
  5512. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5513. return 0;
  5514. udelay(100);
  5515. }
  5516. return -ENODEV;
  5517. }
  5518. /* Wait for firmware initialization to complete. */
  5519. for (i = 0; i < 100000; i++) {
  5520. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5521. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5522. break;
  5523. udelay(10);
  5524. }
  5525. /* Chip might not be fitted with firmware. Some Sun onboard
  5526. * parts are configured like that. So don't signal the timeout
  5527. * of the above loop as an error, but do report the lack of
  5528. * running firmware once.
  5529. */
  5530. if (i >= 100000 &&
  5531. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5532. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5533. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5534. tp->dev->name);
  5535. }
  5536. return 0;
  5537. }
  5538. /* Save PCI command register before chip reset */
  5539. static void tg3_save_pci_state(struct tg3 *tp)
  5540. {
  5541. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5542. }
  5543. /* Restore PCI state after chip reset */
  5544. static void tg3_restore_pci_state(struct tg3 *tp)
  5545. {
  5546. u32 val;
  5547. /* Re-enable indirect register accesses. */
  5548. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5549. tp->misc_host_ctrl);
  5550. /* Set MAX PCI retry to zero. */
  5551. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5552. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5553. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5554. val |= PCISTATE_RETRY_SAME_DMA;
  5555. /* Allow reads and writes to the APE register and memory space. */
  5556. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5557. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5558. PCISTATE_ALLOW_APE_SHMEM_WR;
  5559. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5560. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5561. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5562. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5563. pcie_set_readrq(tp->pdev, 4096);
  5564. else {
  5565. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5566. tp->pci_cacheline_sz);
  5567. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5568. tp->pci_lat_timer);
  5569. }
  5570. }
  5571. /* Make sure PCI-X relaxed ordering bit is clear. */
  5572. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5573. u16 pcix_cmd;
  5574. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5575. &pcix_cmd);
  5576. pcix_cmd &= ~PCI_X_CMD_ERO;
  5577. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5578. pcix_cmd);
  5579. }
  5580. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5581. /* Chip reset on 5780 will reset MSI enable bit,
  5582. * so need to restore it.
  5583. */
  5584. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5585. u16 ctrl;
  5586. pci_read_config_word(tp->pdev,
  5587. tp->msi_cap + PCI_MSI_FLAGS,
  5588. &ctrl);
  5589. pci_write_config_word(tp->pdev,
  5590. tp->msi_cap + PCI_MSI_FLAGS,
  5591. ctrl | PCI_MSI_FLAGS_ENABLE);
  5592. val = tr32(MSGINT_MODE);
  5593. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5594. }
  5595. }
  5596. }
  5597. static void tg3_stop_fw(struct tg3 *);
  5598. /* tp->lock is held. */
  5599. static int tg3_chip_reset(struct tg3 *tp)
  5600. {
  5601. u32 val;
  5602. void (*write_op)(struct tg3 *, u32, u32);
  5603. int i, err;
  5604. tg3_nvram_lock(tp);
  5605. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5606. /* No matching tg3_nvram_unlock() after this because
  5607. * chip reset below will undo the nvram lock.
  5608. */
  5609. tp->nvram_lock_cnt = 0;
  5610. /* GRC_MISC_CFG core clock reset will clear the memory
  5611. * enable bit in PCI register 4 and the MSI enable bit
  5612. * on some chips, so we save relevant registers here.
  5613. */
  5614. tg3_save_pci_state(tp);
  5615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5616. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5617. tw32(GRC_FASTBOOT_PC, 0);
  5618. /*
  5619. * We must avoid the readl() that normally takes place.
  5620. * It locks machines, causes machine checks, and other
  5621. * fun things. So, temporarily disable the 5701
  5622. * hardware workaround, while we do the reset.
  5623. */
  5624. write_op = tp->write32;
  5625. if (write_op == tg3_write_flush_reg32)
  5626. tp->write32 = tg3_write32;
  5627. /* Prevent the irq handler from reading or writing PCI registers
  5628. * during chip reset when the memory enable bit in the PCI command
  5629. * register may be cleared. The chip does not generate interrupt
  5630. * at this time, but the irq handler may still be called due to irq
  5631. * sharing or irqpoll.
  5632. */
  5633. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5634. for (i = 0; i < tp->irq_cnt; i++) {
  5635. struct tg3_napi *tnapi = &tp->napi[i];
  5636. if (tnapi->hw_status) {
  5637. tnapi->hw_status->status = 0;
  5638. tnapi->hw_status->status_tag = 0;
  5639. }
  5640. tnapi->last_tag = 0;
  5641. tnapi->last_irq_tag = 0;
  5642. }
  5643. smp_mb();
  5644. for (i = 0; i < tp->irq_cnt; i++)
  5645. synchronize_irq(tp->napi[i].irq_vec);
  5646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5647. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5648. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5649. }
  5650. /* do the reset */
  5651. val = GRC_MISC_CFG_CORECLK_RESET;
  5652. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5653. if (tr32(0x7e2c) == 0x60) {
  5654. tw32(0x7e2c, 0x20);
  5655. }
  5656. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5657. tw32(GRC_MISC_CFG, (1 << 29));
  5658. val |= (1 << 29);
  5659. }
  5660. }
  5661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5662. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5663. tw32(GRC_VCPU_EXT_CTRL,
  5664. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5665. }
  5666. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5667. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5668. tw32(GRC_MISC_CFG, val);
  5669. /* restore 5701 hardware bug workaround write method */
  5670. tp->write32 = write_op;
  5671. /* Unfortunately, we have to delay before the PCI read back.
  5672. * Some 575X chips even will not respond to a PCI cfg access
  5673. * when the reset command is given to the chip.
  5674. *
  5675. * How do these hardware designers expect things to work
  5676. * properly if the PCI write is posted for a long period
  5677. * of time? It is always necessary to have some method by
  5678. * which a register read back can occur to push the write
  5679. * out which does the reset.
  5680. *
  5681. * For most tg3 variants the trick below was working.
  5682. * Ho hum...
  5683. */
  5684. udelay(120);
  5685. /* Flush PCI posted writes. The normal MMIO registers
  5686. * are inaccessible at this time so this is the only
  5687. * way to make this reliably (actually, this is no longer
  5688. * the case, see above). I tried to use indirect
  5689. * register read/write but this upset some 5701 variants.
  5690. */
  5691. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5692. udelay(120);
  5693. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5694. u16 val16;
  5695. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5696. int i;
  5697. u32 cfg_val;
  5698. /* Wait for link training to complete. */
  5699. for (i = 0; i < 5000; i++)
  5700. udelay(100);
  5701. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5702. pci_write_config_dword(tp->pdev, 0xc4,
  5703. cfg_val | (1 << 15));
  5704. }
  5705. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5706. pci_read_config_word(tp->pdev,
  5707. tp->pcie_cap + PCI_EXP_DEVCTL,
  5708. &val16);
  5709. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5710. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5711. /*
  5712. * Older PCIe devices only support the 128 byte
  5713. * MPS setting. Enforce the restriction.
  5714. */
  5715. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5716. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5717. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5718. pci_write_config_word(tp->pdev,
  5719. tp->pcie_cap + PCI_EXP_DEVCTL,
  5720. val16);
  5721. pcie_set_readrq(tp->pdev, 4096);
  5722. /* Clear error status */
  5723. pci_write_config_word(tp->pdev,
  5724. tp->pcie_cap + PCI_EXP_DEVSTA,
  5725. PCI_EXP_DEVSTA_CED |
  5726. PCI_EXP_DEVSTA_NFED |
  5727. PCI_EXP_DEVSTA_FED |
  5728. PCI_EXP_DEVSTA_URD);
  5729. }
  5730. tg3_restore_pci_state(tp);
  5731. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5732. val = 0;
  5733. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5734. val = tr32(MEMARB_MODE);
  5735. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5736. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5737. tg3_stop_fw(tp);
  5738. tw32(0x5000, 0x400);
  5739. }
  5740. tw32(GRC_MODE, tp->grc_mode);
  5741. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5742. val = tr32(0xc4);
  5743. tw32(0xc4, val | (1 << 15));
  5744. }
  5745. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5747. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5748. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5749. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5750. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5751. }
  5752. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5753. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5754. tw32_f(MAC_MODE, tp->mac_mode);
  5755. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5756. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5757. tw32_f(MAC_MODE, tp->mac_mode);
  5758. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5759. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5760. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5761. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5762. tw32_f(MAC_MODE, tp->mac_mode);
  5763. } else
  5764. tw32_f(MAC_MODE, 0);
  5765. udelay(40);
  5766. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5767. err = tg3_poll_fw(tp);
  5768. if (err)
  5769. return err;
  5770. tg3_mdio_start(tp);
  5771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5772. u8 phy_addr;
  5773. phy_addr = tp->phy_addr;
  5774. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5775. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5776. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5777. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5778. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5779. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5780. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5781. udelay(10);
  5782. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5783. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5784. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5785. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5786. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5787. udelay(10);
  5788. tp->phy_addr = phy_addr;
  5789. }
  5790. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5791. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5793. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5794. val = tr32(0x7c00);
  5795. tw32(0x7c00, val | (1 << 25));
  5796. }
  5797. /* Reprobe ASF enable state. */
  5798. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5799. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5800. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5801. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5802. u32 nic_cfg;
  5803. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5804. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5805. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5806. tp->last_event_jiffies = jiffies;
  5807. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5808. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5809. }
  5810. }
  5811. return 0;
  5812. }
  5813. /* tp->lock is held. */
  5814. static void tg3_stop_fw(struct tg3 *tp)
  5815. {
  5816. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5817. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5818. /* Wait for RX cpu to ACK the previous event. */
  5819. tg3_wait_for_event_ack(tp);
  5820. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5821. tg3_generate_fw_event(tp);
  5822. /* Wait for RX cpu to ACK this event. */
  5823. tg3_wait_for_event_ack(tp);
  5824. }
  5825. }
  5826. /* tp->lock is held. */
  5827. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5828. {
  5829. int err;
  5830. tg3_stop_fw(tp);
  5831. tg3_write_sig_pre_reset(tp, kind);
  5832. tg3_abort_hw(tp, silent);
  5833. err = tg3_chip_reset(tp);
  5834. __tg3_set_mac_addr(tp, 0);
  5835. tg3_write_sig_legacy(tp, kind);
  5836. tg3_write_sig_post_reset(tp, kind);
  5837. if (err)
  5838. return err;
  5839. return 0;
  5840. }
  5841. #define RX_CPU_SCRATCH_BASE 0x30000
  5842. #define RX_CPU_SCRATCH_SIZE 0x04000
  5843. #define TX_CPU_SCRATCH_BASE 0x34000
  5844. #define TX_CPU_SCRATCH_SIZE 0x04000
  5845. /* tp->lock is held. */
  5846. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5847. {
  5848. int i;
  5849. BUG_ON(offset == TX_CPU_BASE &&
  5850. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5852. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5853. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5854. return 0;
  5855. }
  5856. if (offset == RX_CPU_BASE) {
  5857. for (i = 0; i < 10000; i++) {
  5858. tw32(offset + CPU_STATE, 0xffffffff);
  5859. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5860. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5861. break;
  5862. }
  5863. tw32(offset + CPU_STATE, 0xffffffff);
  5864. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5865. udelay(10);
  5866. } else {
  5867. for (i = 0; i < 10000; i++) {
  5868. tw32(offset + CPU_STATE, 0xffffffff);
  5869. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5870. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5871. break;
  5872. }
  5873. }
  5874. if (i >= 10000) {
  5875. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5876. "and %s CPU\n",
  5877. tp->dev->name,
  5878. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5879. return -ENODEV;
  5880. }
  5881. /* Clear firmware's nvram arbitration. */
  5882. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5883. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5884. return 0;
  5885. }
  5886. struct fw_info {
  5887. unsigned int fw_base;
  5888. unsigned int fw_len;
  5889. const __be32 *fw_data;
  5890. };
  5891. /* tp->lock is held. */
  5892. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5893. int cpu_scratch_size, struct fw_info *info)
  5894. {
  5895. int err, lock_err, i;
  5896. void (*write_op)(struct tg3 *, u32, u32);
  5897. if (cpu_base == TX_CPU_BASE &&
  5898. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5899. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5900. "TX cpu firmware on %s which is 5705.\n",
  5901. tp->dev->name);
  5902. return -EINVAL;
  5903. }
  5904. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5905. write_op = tg3_write_mem;
  5906. else
  5907. write_op = tg3_write_indirect_reg32;
  5908. /* It is possible that bootcode is still loading at this point.
  5909. * Get the nvram lock first before halting the cpu.
  5910. */
  5911. lock_err = tg3_nvram_lock(tp);
  5912. err = tg3_halt_cpu(tp, cpu_base);
  5913. if (!lock_err)
  5914. tg3_nvram_unlock(tp);
  5915. if (err)
  5916. goto out;
  5917. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5918. write_op(tp, cpu_scratch_base + i, 0);
  5919. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5920. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5921. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5922. write_op(tp, (cpu_scratch_base +
  5923. (info->fw_base & 0xffff) +
  5924. (i * sizeof(u32))),
  5925. be32_to_cpu(info->fw_data[i]));
  5926. err = 0;
  5927. out:
  5928. return err;
  5929. }
  5930. /* tp->lock is held. */
  5931. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5932. {
  5933. struct fw_info info;
  5934. const __be32 *fw_data;
  5935. int err, i;
  5936. fw_data = (void *)tp->fw->data;
  5937. /* Firmware blob starts with version numbers, followed by
  5938. start address and length. We are setting complete length.
  5939. length = end_address_of_bss - start_address_of_text.
  5940. Remainder is the blob to be loaded contiguously
  5941. from start address. */
  5942. info.fw_base = be32_to_cpu(fw_data[1]);
  5943. info.fw_len = tp->fw->size - 12;
  5944. info.fw_data = &fw_data[3];
  5945. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5946. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5947. &info);
  5948. if (err)
  5949. return err;
  5950. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5951. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5952. &info);
  5953. if (err)
  5954. return err;
  5955. /* Now startup only the RX cpu. */
  5956. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5957. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5958. for (i = 0; i < 5; i++) {
  5959. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5960. break;
  5961. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5962. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5963. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5964. udelay(1000);
  5965. }
  5966. if (i >= 5) {
  5967. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5968. "to set RX CPU PC, is %08x should be %08x\n",
  5969. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5970. info.fw_base);
  5971. return -ENODEV;
  5972. }
  5973. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5974. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5975. return 0;
  5976. }
  5977. /* 5705 needs a special version of the TSO firmware. */
  5978. /* tp->lock is held. */
  5979. static int tg3_load_tso_firmware(struct tg3 *tp)
  5980. {
  5981. struct fw_info info;
  5982. const __be32 *fw_data;
  5983. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5984. int err, i;
  5985. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5986. return 0;
  5987. fw_data = (void *)tp->fw->data;
  5988. /* Firmware blob starts with version numbers, followed by
  5989. start address and length. We are setting complete length.
  5990. length = end_address_of_bss - start_address_of_text.
  5991. Remainder is the blob to be loaded contiguously
  5992. from start address. */
  5993. info.fw_base = be32_to_cpu(fw_data[1]);
  5994. cpu_scratch_size = tp->fw_len;
  5995. info.fw_len = tp->fw->size - 12;
  5996. info.fw_data = &fw_data[3];
  5997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5998. cpu_base = RX_CPU_BASE;
  5999. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6000. } else {
  6001. cpu_base = TX_CPU_BASE;
  6002. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6003. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6004. }
  6005. err = tg3_load_firmware_cpu(tp, cpu_base,
  6006. cpu_scratch_base, cpu_scratch_size,
  6007. &info);
  6008. if (err)
  6009. return err;
  6010. /* Now startup the cpu. */
  6011. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6012. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6013. for (i = 0; i < 5; i++) {
  6014. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6015. break;
  6016. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6017. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6018. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6019. udelay(1000);
  6020. }
  6021. if (i >= 5) {
  6022. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6023. "to set CPU PC, is %08x should be %08x\n",
  6024. tp->dev->name, tr32(cpu_base + CPU_PC),
  6025. info.fw_base);
  6026. return -ENODEV;
  6027. }
  6028. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6029. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6030. return 0;
  6031. }
  6032. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6033. {
  6034. struct tg3 *tp = netdev_priv(dev);
  6035. struct sockaddr *addr = p;
  6036. int err = 0, skip_mac_1 = 0;
  6037. if (!is_valid_ether_addr(addr->sa_data))
  6038. return -EINVAL;
  6039. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6040. if (!netif_running(dev))
  6041. return 0;
  6042. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6043. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6044. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6045. addr0_low = tr32(MAC_ADDR_0_LOW);
  6046. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6047. addr1_low = tr32(MAC_ADDR_1_LOW);
  6048. /* Skip MAC addr 1 if ASF is using it. */
  6049. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6050. !(addr1_high == 0 && addr1_low == 0))
  6051. skip_mac_1 = 1;
  6052. }
  6053. spin_lock_bh(&tp->lock);
  6054. __tg3_set_mac_addr(tp, skip_mac_1);
  6055. spin_unlock_bh(&tp->lock);
  6056. return err;
  6057. }
  6058. /* tp->lock is held. */
  6059. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6060. dma_addr_t mapping, u32 maxlen_flags,
  6061. u32 nic_addr)
  6062. {
  6063. tg3_write_mem(tp,
  6064. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6065. ((u64) mapping >> 32));
  6066. tg3_write_mem(tp,
  6067. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6068. ((u64) mapping & 0xffffffff));
  6069. tg3_write_mem(tp,
  6070. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6071. maxlen_flags);
  6072. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6073. tg3_write_mem(tp,
  6074. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6075. nic_addr);
  6076. }
  6077. static void __tg3_set_rx_mode(struct net_device *);
  6078. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6079. {
  6080. int i;
  6081. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6082. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6083. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6084. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6085. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6086. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6087. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6088. } else {
  6089. tw32(HOSTCC_TXCOL_TICKS, 0);
  6090. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6091. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6092. tw32(HOSTCC_RXCOL_TICKS, 0);
  6093. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6094. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6095. }
  6096. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6097. u32 val = ec->stats_block_coalesce_usecs;
  6098. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6099. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6100. if (!netif_carrier_ok(tp->dev))
  6101. val = 0;
  6102. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6103. }
  6104. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6105. u32 reg;
  6106. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6107. tw32(reg, ec->rx_coalesce_usecs);
  6108. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6109. tw32(reg, ec->tx_coalesce_usecs);
  6110. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6111. tw32(reg, ec->rx_max_coalesced_frames);
  6112. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6113. tw32(reg, ec->tx_max_coalesced_frames);
  6114. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6115. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6116. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6117. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6118. }
  6119. for (; i < tp->irq_max - 1; i++) {
  6120. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6121. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6122. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6123. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6124. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6125. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6126. }
  6127. }
  6128. /* tp->lock is held. */
  6129. static void tg3_rings_reset(struct tg3 *tp)
  6130. {
  6131. int i;
  6132. u32 stblk, txrcb, rxrcb, limit;
  6133. struct tg3_napi *tnapi = &tp->napi[0];
  6134. /* Disable all transmit rings but the first. */
  6135. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6136. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6137. else
  6138. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6139. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6140. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6141. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6142. BDINFO_FLAGS_DISABLED);
  6143. /* Disable all receive return rings but the first. */
  6144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6145. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6146. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6147. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6148. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6149. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6150. else
  6151. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6152. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6153. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6154. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6155. BDINFO_FLAGS_DISABLED);
  6156. /* Disable interrupts */
  6157. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6158. /* Zero mailbox registers. */
  6159. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6160. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6161. tp->napi[i].tx_prod = 0;
  6162. tp->napi[i].tx_cons = 0;
  6163. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6164. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6165. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6166. }
  6167. } else {
  6168. tp->napi[0].tx_prod = 0;
  6169. tp->napi[0].tx_cons = 0;
  6170. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6171. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6172. }
  6173. /* Make sure the NIC-based send BD rings are disabled. */
  6174. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6175. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6176. for (i = 0; i < 16; i++)
  6177. tw32_tx_mbox(mbox + i * 8, 0);
  6178. }
  6179. txrcb = NIC_SRAM_SEND_RCB;
  6180. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6181. /* Clear status block in ram. */
  6182. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6183. /* Set status block DMA address */
  6184. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6185. ((u64) tnapi->status_mapping >> 32));
  6186. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6187. ((u64) tnapi->status_mapping & 0xffffffff));
  6188. if (tnapi->tx_ring) {
  6189. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6190. (TG3_TX_RING_SIZE <<
  6191. BDINFO_FLAGS_MAXLEN_SHIFT),
  6192. NIC_SRAM_TX_BUFFER_DESC);
  6193. txrcb += TG3_BDINFO_SIZE;
  6194. }
  6195. if (tnapi->rx_rcb) {
  6196. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6197. (TG3_RX_RCB_RING_SIZE(tp) <<
  6198. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6199. rxrcb += TG3_BDINFO_SIZE;
  6200. }
  6201. stblk = HOSTCC_STATBLCK_RING1;
  6202. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6203. u64 mapping = (u64)tnapi->status_mapping;
  6204. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6205. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6206. /* Clear status block in ram. */
  6207. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6208. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6209. (TG3_TX_RING_SIZE <<
  6210. BDINFO_FLAGS_MAXLEN_SHIFT),
  6211. NIC_SRAM_TX_BUFFER_DESC);
  6212. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6213. (TG3_RX_RCB_RING_SIZE(tp) <<
  6214. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6215. stblk += 8;
  6216. txrcb += TG3_BDINFO_SIZE;
  6217. rxrcb += TG3_BDINFO_SIZE;
  6218. }
  6219. }
  6220. /* tp->lock is held. */
  6221. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6222. {
  6223. u32 val, rdmac_mode;
  6224. int i, err, limit;
  6225. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6226. tg3_disable_ints(tp);
  6227. tg3_stop_fw(tp);
  6228. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6229. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6230. tg3_abort_hw(tp, 1);
  6231. }
  6232. if (reset_phy &&
  6233. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6234. tg3_phy_reset(tp);
  6235. err = tg3_chip_reset(tp);
  6236. if (err)
  6237. return err;
  6238. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6239. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6240. val = tr32(TG3_CPMU_CTRL);
  6241. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6242. tw32(TG3_CPMU_CTRL, val);
  6243. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6244. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6245. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6246. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6247. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6248. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6249. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6250. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6251. val = tr32(TG3_CPMU_HST_ACC);
  6252. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6253. val |= CPMU_HST_ACC_MACCLK_6_25;
  6254. tw32(TG3_CPMU_HST_ACC, val);
  6255. }
  6256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6257. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6258. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6259. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6260. tw32(PCIE_PWR_MGMT_THRESH, val);
  6261. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6262. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6263. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6264. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6265. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6266. }
  6267. /* This works around an issue with Athlon chipsets on
  6268. * B3 tigon3 silicon. This bit has no effect on any
  6269. * other revision. But do not set this on PCI Express
  6270. * chips and don't even touch the clocks if the CPMU is present.
  6271. */
  6272. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6273. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6274. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6275. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6276. }
  6277. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6278. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6279. val = tr32(TG3PCI_PCISTATE);
  6280. val |= PCISTATE_RETRY_SAME_DMA;
  6281. tw32(TG3PCI_PCISTATE, val);
  6282. }
  6283. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6284. /* Allow reads and writes to the
  6285. * APE register and memory space.
  6286. */
  6287. val = tr32(TG3PCI_PCISTATE);
  6288. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6289. PCISTATE_ALLOW_APE_SHMEM_WR;
  6290. tw32(TG3PCI_PCISTATE, val);
  6291. }
  6292. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6293. /* Enable some hw fixes. */
  6294. val = tr32(TG3PCI_MSI_DATA);
  6295. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6296. tw32(TG3PCI_MSI_DATA, val);
  6297. }
  6298. /* Descriptor ring init may make accesses to the
  6299. * NIC SRAM area to setup the TX descriptors, so we
  6300. * can only do this after the hardware has been
  6301. * successfully reset.
  6302. */
  6303. err = tg3_init_rings(tp);
  6304. if (err)
  6305. return err;
  6306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6307. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6308. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6309. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6310. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6311. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6312. /* This value is determined during the probe time DMA
  6313. * engine test, tg3_test_dma.
  6314. */
  6315. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6316. }
  6317. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6318. GRC_MODE_4X_NIC_SEND_RINGS |
  6319. GRC_MODE_NO_TX_PHDR_CSUM |
  6320. GRC_MODE_NO_RX_PHDR_CSUM);
  6321. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6322. /* Pseudo-header checksum is done by hardware logic and not
  6323. * the offload processers, so make the chip do the pseudo-
  6324. * header checksums on receive. For transmit it is more
  6325. * convenient to do the pseudo-header checksum in software
  6326. * as Linux does that on transmit for us in all cases.
  6327. */
  6328. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6329. tw32(GRC_MODE,
  6330. tp->grc_mode |
  6331. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6332. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6333. val = tr32(GRC_MISC_CFG);
  6334. val &= ~0xff;
  6335. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6336. tw32(GRC_MISC_CFG, val);
  6337. /* Initialize MBUF/DESC pool. */
  6338. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6339. /* Do nothing. */
  6340. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6341. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6342. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6343. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6344. else
  6345. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6346. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6347. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6348. }
  6349. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6350. int fw_len;
  6351. fw_len = tp->fw_len;
  6352. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6353. tw32(BUFMGR_MB_POOL_ADDR,
  6354. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6355. tw32(BUFMGR_MB_POOL_SIZE,
  6356. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6357. }
  6358. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6359. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6360. tp->bufmgr_config.mbuf_read_dma_low_water);
  6361. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6362. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6363. tw32(BUFMGR_MB_HIGH_WATER,
  6364. tp->bufmgr_config.mbuf_high_water);
  6365. } else {
  6366. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6367. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6368. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6369. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6370. tw32(BUFMGR_MB_HIGH_WATER,
  6371. tp->bufmgr_config.mbuf_high_water_jumbo);
  6372. }
  6373. tw32(BUFMGR_DMA_LOW_WATER,
  6374. tp->bufmgr_config.dma_low_water);
  6375. tw32(BUFMGR_DMA_HIGH_WATER,
  6376. tp->bufmgr_config.dma_high_water);
  6377. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6378. for (i = 0; i < 2000; i++) {
  6379. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6380. break;
  6381. udelay(10);
  6382. }
  6383. if (i >= 2000) {
  6384. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6385. tp->dev->name);
  6386. return -ENODEV;
  6387. }
  6388. /* Setup replenish threshold. */
  6389. val = tp->rx_pending / 8;
  6390. if (val == 0)
  6391. val = 1;
  6392. else if (val > tp->rx_std_max_post)
  6393. val = tp->rx_std_max_post;
  6394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6395. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6396. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6397. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6398. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6399. }
  6400. tw32(RCVBDI_STD_THRESH, val);
  6401. /* Initialize TG3_BDINFO's at:
  6402. * RCVDBDI_STD_BD: standard eth size rx ring
  6403. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6404. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6405. *
  6406. * like so:
  6407. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6408. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6409. * ring attribute flags
  6410. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6411. *
  6412. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6413. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6414. *
  6415. * The size of each ring is fixed in the firmware, but the location is
  6416. * configurable.
  6417. */
  6418. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6419. ((u64) tpr->rx_std_mapping >> 32));
  6420. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6421. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6422. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6423. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6424. NIC_SRAM_RX_BUFFER_DESC);
  6425. /* Disable the mini ring */
  6426. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6427. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6428. BDINFO_FLAGS_DISABLED);
  6429. /* Program the jumbo buffer descriptor ring control
  6430. * blocks on those devices that have them.
  6431. */
  6432. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6433. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6434. /* Setup replenish threshold. */
  6435. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6436. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6437. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6438. ((u64) tpr->rx_jmb_mapping >> 32));
  6439. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6440. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6441. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6442. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6443. BDINFO_FLAGS_USE_EXT_RECV);
  6444. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6445. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6446. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6447. } else {
  6448. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6449. BDINFO_FLAGS_DISABLED);
  6450. }
  6451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6452. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6453. (RX_STD_MAX_SIZE << 2);
  6454. else
  6455. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6456. } else
  6457. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6458. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6459. tpr->rx_std_prod_idx = tp->rx_pending;
  6460. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6461. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6462. tp->rx_jumbo_pending : 0;
  6463. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6465. tw32(STD_REPLENISH_LWM, 32);
  6466. tw32(JMB_REPLENISH_LWM, 16);
  6467. }
  6468. tg3_rings_reset(tp);
  6469. /* Initialize MAC address and backoff seed. */
  6470. __tg3_set_mac_addr(tp, 0);
  6471. /* MTU + ethernet header + FCS + optional VLAN tag */
  6472. tw32(MAC_RX_MTU_SIZE,
  6473. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6474. /* The slot time is changed by tg3_setup_phy if we
  6475. * run at gigabit with half duplex.
  6476. */
  6477. tw32(MAC_TX_LENGTHS,
  6478. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6479. (6 << TX_LENGTHS_IPG_SHIFT) |
  6480. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6481. /* Receive rules. */
  6482. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6483. tw32(RCVLPC_CONFIG, 0x0181);
  6484. /* Calculate RDMAC_MODE setting early, we need it to determine
  6485. * the RCVLPC_STATE_ENABLE mask.
  6486. */
  6487. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6488. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6489. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6490. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6491. RDMAC_MODE_LNGREAD_ENAB);
  6492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6493. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6495. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6496. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6497. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6498. /* If statement applies to 5705 and 5750 PCI devices only */
  6499. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6500. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6501. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6502. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6504. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6505. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6506. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6507. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6508. }
  6509. }
  6510. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6511. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6512. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6513. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6514. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6517. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6518. /* Receive/send statistics. */
  6519. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6520. val = tr32(RCVLPC_STATS_ENABLE);
  6521. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6522. tw32(RCVLPC_STATS_ENABLE, val);
  6523. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6524. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6525. val = tr32(RCVLPC_STATS_ENABLE);
  6526. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6527. tw32(RCVLPC_STATS_ENABLE, val);
  6528. } else {
  6529. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6530. }
  6531. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6532. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6533. tw32(SNDDATAI_STATSCTRL,
  6534. (SNDDATAI_SCTRL_ENABLE |
  6535. SNDDATAI_SCTRL_FASTUPD));
  6536. /* Setup host coalescing engine. */
  6537. tw32(HOSTCC_MODE, 0);
  6538. for (i = 0; i < 2000; i++) {
  6539. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6540. break;
  6541. udelay(10);
  6542. }
  6543. __tg3_set_coalesce(tp, &tp->coal);
  6544. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6545. /* Status/statistics block address. See tg3_timer,
  6546. * the tg3_periodic_fetch_stats call there, and
  6547. * tg3_get_stats to see how this works for 5705/5750 chips.
  6548. */
  6549. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6550. ((u64) tp->stats_mapping >> 32));
  6551. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6552. ((u64) tp->stats_mapping & 0xffffffff));
  6553. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6554. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6555. /* Clear statistics and status block memory areas */
  6556. for (i = NIC_SRAM_STATS_BLK;
  6557. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6558. i += sizeof(u32)) {
  6559. tg3_write_mem(tp, i, 0);
  6560. udelay(40);
  6561. }
  6562. }
  6563. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6564. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6565. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6566. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6567. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6568. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6569. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6570. /* reset to prevent losing 1st rx packet intermittently */
  6571. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6572. udelay(10);
  6573. }
  6574. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6575. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6576. else
  6577. tp->mac_mode = 0;
  6578. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6579. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6580. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6581. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6582. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6583. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6584. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6585. udelay(40);
  6586. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6587. * If TG3_FLG2_IS_NIC is zero, we should read the
  6588. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6589. * whether used as inputs or outputs, are set by boot code after
  6590. * reset.
  6591. */
  6592. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6593. u32 gpio_mask;
  6594. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6595. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6596. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6598. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6599. GRC_LCLCTRL_GPIO_OUTPUT3;
  6600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6601. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6602. tp->grc_local_ctrl &= ~gpio_mask;
  6603. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6604. /* GPIO1 must be driven high for eeprom write protect */
  6605. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6606. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6607. GRC_LCLCTRL_GPIO_OUTPUT1);
  6608. }
  6609. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6610. udelay(100);
  6611. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6612. val = tr32(MSGINT_MODE);
  6613. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6614. tw32(MSGINT_MODE, val);
  6615. }
  6616. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6617. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6618. udelay(40);
  6619. }
  6620. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6621. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6622. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6623. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6624. WDMAC_MODE_LNGREAD_ENAB);
  6625. /* If statement applies to 5705 and 5750 PCI devices only */
  6626. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6627. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6629. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6630. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6631. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6632. /* nothing */
  6633. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6634. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6635. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6636. val |= WDMAC_MODE_RX_ACCEL;
  6637. }
  6638. }
  6639. /* Enable host coalescing bug fix */
  6640. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6641. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6643. val |= WDMAC_MODE_BURST_ALL_DATA;
  6644. tw32_f(WDMAC_MODE, val);
  6645. udelay(40);
  6646. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6647. u16 pcix_cmd;
  6648. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6649. &pcix_cmd);
  6650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6651. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6652. pcix_cmd |= PCI_X_CMD_READ_2K;
  6653. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6654. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6655. pcix_cmd |= PCI_X_CMD_READ_2K;
  6656. }
  6657. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6658. pcix_cmd);
  6659. }
  6660. tw32_f(RDMAC_MODE, rdmac_mode);
  6661. udelay(40);
  6662. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6663. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6664. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6666. tw32(SNDDATAC_MODE,
  6667. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6668. else
  6669. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6670. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6671. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6672. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6673. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6674. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6675. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6676. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6677. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6678. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6679. tw32(SNDBDI_MODE, val);
  6680. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6681. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6682. err = tg3_load_5701_a0_firmware_fix(tp);
  6683. if (err)
  6684. return err;
  6685. }
  6686. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6687. err = tg3_load_tso_firmware(tp);
  6688. if (err)
  6689. return err;
  6690. }
  6691. tp->tx_mode = TX_MODE_ENABLE;
  6692. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6693. udelay(100);
  6694. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6695. u32 reg = MAC_RSS_INDIR_TBL_0;
  6696. u8 *ent = (u8 *)&val;
  6697. /* Setup the indirection table */
  6698. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6699. int idx = i % sizeof(val);
  6700. ent[idx] = i % (tp->irq_cnt - 1);
  6701. if (idx == sizeof(val) - 1) {
  6702. tw32(reg, val);
  6703. reg += 4;
  6704. }
  6705. }
  6706. /* Setup the "secret" hash key. */
  6707. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6708. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6709. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6710. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6711. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6712. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6713. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6714. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6715. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6716. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6717. }
  6718. tp->rx_mode = RX_MODE_ENABLE;
  6719. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6720. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6721. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6722. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6723. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6724. RX_MODE_RSS_IPV6_HASH_EN |
  6725. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6726. RX_MODE_RSS_IPV4_HASH_EN |
  6727. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6728. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6729. udelay(10);
  6730. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6731. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6732. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6733. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6734. udelay(10);
  6735. }
  6736. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6737. udelay(10);
  6738. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6740. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6741. /* Set drive transmission level to 1.2V */
  6742. /* only if the signal pre-emphasis bit is not set */
  6743. val = tr32(MAC_SERDES_CFG);
  6744. val &= 0xfffff000;
  6745. val |= 0x880;
  6746. tw32(MAC_SERDES_CFG, val);
  6747. }
  6748. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6749. tw32(MAC_SERDES_CFG, 0x616000);
  6750. }
  6751. /* Prevent chip from dropping frames when flow control
  6752. * is enabled.
  6753. */
  6754. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6756. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6757. /* Use hardware link auto-negotiation */
  6758. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6759. }
  6760. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6761. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6762. u32 tmp;
  6763. tmp = tr32(SERDES_RX_CTRL);
  6764. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6765. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6766. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6767. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6768. }
  6769. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6770. if (tp->link_config.phy_is_low_power) {
  6771. tp->link_config.phy_is_low_power = 0;
  6772. tp->link_config.speed = tp->link_config.orig_speed;
  6773. tp->link_config.duplex = tp->link_config.orig_duplex;
  6774. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6775. }
  6776. err = tg3_setup_phy(tp, 0);
  6777. if (err)
  6778. return err;
  6779. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6780. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6781. u32 tmp;
  6782. /* Clear CRC stats. */
  6783. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6784. tg3_writephy(tp, MII_TG3_TEST1,
  6785. tmp | MII_TG3_TEST1_CRC_EN);
  6786. tg3_readphy(tp, 0x14, &tmp);
  6787. }
  6788. }
  6789. }
  6790. __tg3_set_rx_mode(tp->dev);
  6791. /* Initialize receive rules. */
  6792. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6793. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6794. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6795. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6796. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6797. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6798. limit = 8;
  6799. else
  6800. limit = 16;
  6801. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6802. limit -= 4;
  6803. switch (limit) {
  6804. case 16:
  6805. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6806. case 15:
  6807. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6808. case 14:
  6809. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6810. case 13:
  6811. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6812. case 12:
  6813. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6814. case 11:
  6815. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6816. case 10:
  6817. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6818. case 9:
  6819. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6820. case 8:
  6821. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6822. case 7:
  6823. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6824. case 6:
  6825. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6826. case 5:
  6827. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6828. case 4:
  6829. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6830. case 3:
  6831. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6832. case 2:
  6833. case 1:
  6834. default:
  6835. break;
  6836. }
  6837. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6838. /* Write our heartbeat update interval to APE. */
  6839. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6840. APE_HOST_HEARTBEAT_INT_DISABLE);
  6841. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6842. return 0;
  6843. }
  6844. /* Called at device open time to get the chip ready for
  6845. * packet processing. Invoked with tp->lock held.
  6846. */
  6847. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6848. {
  6849. tg3_switch_clocks(tp);
  6850. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6851. return tg3_reset_hw(tp, reset_phy);
  6852. }
  6853. #define TG3_STAT_ADD32(PSTAT, REG) \
  6854. do { u32 __val = tr32(REG); \
  6855. (PSTAT)->low += __val; \
  6856. if ((PSTAT)->low < __val) \
  6857. (PSTAT)->high += 1; \
  6858. } while (0)
  6859. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6860. {
  6861. struct tg3_hw_stats *sp = tp->hw_stats;
  6862. if (!netif_carrier_ok(tp->dev))
  6863. return;
  6864. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6865. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6866. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6867. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6868. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6869. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6870. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6871. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6872. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6873. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6874. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6875. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6876. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6877. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6878. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6879. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6880. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6881. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6882. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6883. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6884. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6885. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6886. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6887. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6888. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6889. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6890. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6891. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6892. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6893. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6894. }
  6895. static void tg3_timer(unsigned long __opaque)
  6896. {
  6897. struct tg3 *tp = (struct tg3 *) __opaque;
  6898. if (tp->irq_sync)
  6899. goto restart_timer;
  6900. spin_lock(&tp->lock);
  6901. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6902. /* All of this garbage is because when using non-tagged
  6903. * IRQ status the mailbox/status_block protocol the chip
  6904. * uses with the cpu is race prone.
  6905. */
  6906. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6907. tw32(GRC_LOCAL_CTRL,
  6908. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6909. } else {
  6910. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6911. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6912. }
  6913. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6914. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6915. spin_unlock(&tp->lock);
  6916. schedule_work(&tp->reset_task);
  6917. return;
  6918. }
  6919. }
  6920. /* This part only runs once per second. */
  6921. if (!--tp->timer_counter) {
  6922. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6923. tg3_periodic_fetch_stats(tp);
  6924. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6925. u32 mac_stat;
  6926. int phy_event;
  6927. mac_stat = tr32(MAC_STATUS);
  6928. phy_event = 0;
  6929. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6930. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6931. phy_event = 1;
  6932. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6933. phy_event = 1;
  6934. if (phy_event)
  6935. tg3_setup_phy(tp, 0);
  6936. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6937. u32 mac_stat = tr32(MAC_STATUS);
  6938. int need_setup = 0;
  6939. if (netif_carrier_ok(tp->dev) &&
  6940. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6941. need_setup = 1;
  6942. }
  6943. if (! netif_carrier_ok(tp->dev) &&
  6944. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6945. MAC_STATUS_SIGNAL_DET))) {
  6946. need_setup = 1;
  6947. }
  6948. if (need_setup) {
  6949. if (!tp->serdes_counter) {
  6950. tw32_f(MAC_MODE,
  6951. (tp->mac_mode &
  6952. ~MAC_MODE_PORT_MODE_MASK));
  6953. udelay(40);
  6954. tw32_f(MAC_MODE, tp->mac_mode);
  6955. udelay(40);
  6956. }
  6957. tg3_setup_phy(tp, 0);
  6958. }
  6959. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6960. tg3_serdes_parallel_detect(tp);
  6961. tp->timer_counter = tp->timer_multiplier;
  6962. }
  6963. /* Heartbeat is only sent once every 2 seconds.
  6964. *
  6965. * The heartbeat is to tell the ASF firmware that the host
  6966. * driver is still alive. In the event that the OS crashes,
  6967. * ASF needs to reset the hardware to free up the FIFO space
  6968. * that may be filled with rx packets destined for the host.
  6969. * If the FIFO is full, ASF will no longer function properly.
  6970. *
  6971. * Unintended resets have been reported on real time kernels
  6972. * where the timer doesn't run on time. Netpoll will also have
  6973. * same problem.
  6974. *
  6975. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6976. * to check the ring condition when the heartbeat is expiring
  6977. * before doing the reset. This will prevent most unintended
  6978. * resets.
  6979. */
  6980. if (!--tp->asf_counter) {
  6981. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6982. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6983. tg3_wait_for_event_ack(tp);
  6984. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6985. FWCMD_NICDRV_ALIVE3);
  6986. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6987. /* 5 seconds timeout */
  6988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6989. tg3_generate_fw_event(tp);
  6990. }
  6991. tp->asf_counter = tp->asf_multiplier;
  6992. }
  6993. spin_unlock(&tp->lock);
  6994. restart_timer:
  6995. tp->timer.expires = jiffies + tp->timer_offset;
  6996. add_timer(&tp->timer);
  6997. }
  6998. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6999. {
  7000. irq_handler_t fn;
  7001. unsigned long flags;
  7002. char *name;
  7003. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7004. if (tp->irq_cnt == 1)
  7005. name = tp->dev->name;
  7006. else {
  7007. name = &tnapi->irq_lbl[0];
  7008. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7009. name[IFNAMSIZ-1] = 0;
  7010. }
  7011. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7012. fn = tg3_msi;
  7013. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7014. fn = tg3_msi_1shot;
  7015. flags = IRQF_SAMPLE_RANDOM;
  7016. } else {
  7017. fn = tg3_interrupt;
  7018. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7019. fn = tg3_interrupt_tagged;
  7020. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7021. }
  7022. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7023. }
  7024. static int tg3_test_interrupt(struct tg3 *tp)
  7025. {
  7026. struct tg3_napi *tnapi = &tp->napi[0];
  7027. struct net_device *dev = tp->dev;
  7028. int err, i, intr_ok = 0;
  7029. u32 val;
  7030. if (!netif_running(dev))
  7031. return -ENODEV;
  7032. tg3_disable_ints(tp);
  7033. free_irq(tnapi->irq_vec, tnapi);
  7034. /*
  7035. * Turn off MSI one shot mode. Otherwise this test has no
  7036. * observable way to know whether the interrupt was delivered.
  7037. */
  7038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  7039. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7040. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7041. tw32(MSGINT_MODE, val);
  7042. }
  7043. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7044. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7045. if (err)
  7046. return err;
  7047. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7048. tg3_enable_ints(tp);
  7049. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7050. tnapi->coal_now);
  7051. for (i = 0; i < 5; i++) {
  7052. u32 int_mbox, misc_host_ctrl;
  7053. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7054. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7055. if ((int_mbox != 0) ||
  7056. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7057. intr_ok = 1;
  7058. break;
  7059. }
  7060. msleep(10);
  7061. }
  7062. tg3_disable_ints(tp);
  7063. free_irq(tnapi->irq_vec, tnapi);
  7064. err = tg3_request_irq(tp, 0);
  7065. if (err)
  7066. return err;
  7067. if (intr_ok) {
  7068. /* Reenable MSI one shot mode. */
  7069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  7070. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7071. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7072. tw32(MSGINT_MODE, val);
  7073. }
  7074. return 0;
  7075. }
  7076. return -EIO;
  7077. }
  7078. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7079. * successfully restored
  7080. */
  7081. static int tg3_test_msi(struct tg3 *tp)
  7082. {
  7083. int err;
  7084. u16 pci_cmd;
  7085. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7086. return 0;
  7087. /* Turn off SERR reporting in case MSI terminates with Master
  7088. * Abort.
  7089. */
  7090. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7091. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7092. pci_cmd & ~PCI_COMMAND_SERR);
  7093. err = tg3_test_interrupt(tp);
  7094. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7095. if (!err)
  7096. return 0;
  7097. /* other failures */
  7098. if (err != -EIO)
  7099. return err;
  7100. /* MSI test failed, go back to INTx mode */
  7101. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  7102. "switching to INTx mode. Please report this failure to "
  7103. "the PCI maintainer and include system chipset information.\n",
  7104. tp->dev->name);
  7105. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7106. pci_disable_msi(tp->pdev);
  7107. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7108. err = tg3_request_irq(tp, 0);
  7109. if (err)
  7110. return err;
  7111. /* Need to reset the chip because the MSI cycle may have terminated
  7112. * with Master Abort.
  7113. */
  7114. tg3_full_lock(tp, 1);
  7115. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7116. err = tg3_init_hw(tp, 1);
  7117. tg3_full_unlock(tp);
  7118. if (err)
  7119. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7120. return err;
  7121. }
  7122. static int tg3_request_firmware(struct tg3 *tp)
  7123. {
  7124. const __be32 *fw_data;
  7125. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7126. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  7127. tp->dev->name, tp->fw_needed);
  7128. return -ENOENT;
  7129. }
  7130. fw_data = (void *)tp->fw->data;
  7131. /* Firmware blob starts with version numbers, followed by
  7132. * start address and _full_ length including BSS sections
  7133. * (which must be longer than the actual data, of course
  7134. */
  7135. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7136. if (tp->fw_len < (tp->fw->size - 12)) {
  7137. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  7138. tp->dev->name, tp->fw_len, tp->fw_needed);
  7139. release_firmware(tp->fw);
  7140. tp->fw = NULL;
  7141. return -EINVAL;
  7142. }
  7143. /* We no longer need firmware; we have it. */
  7144. tp->fw_needed = NULL;
  7145. return 0;
  7146. }
  7147. static bool tg3_enable_msix(struct tg3 *tp)
  7148. {
  7149. int i, rc, cpus = num_online_cpus();
  7150. struct msix_entry msix_ent[tp->irq_max];
  7151. if (cpus == 1)
  7152. /* Just fallback to the simpler MSI mode. */
  7153. return false;
  7154. /*
  7155. * We want as many rx rings enabled as there are cpus.
  7156. * The first MSIX vector only deals with link interrupts, etc,
  7157. * so we add one to the number of vectors we are requesting.
  7158. */
  7159. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7160. for (i = 0; i < tp->irq_max; i++) {
  7161. msix_ent[i].entry = i;
  7162. msix_ent[i].vector = 0;
  7163. }
  7164. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7165. if (rc != 0) {
  7166. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7167. return false;
  7168. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7169. return false;
  7170. printk(KERN_NOTICE
  7171. "%s: Requested %d MSI-X vectors, received %d\n",
  7172. tp->dev->name, tp->irq_cnt, rc);
  7173. tp->irq_cnt = rc;
  7174. }
  7175. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7176. for (i = 0; i < tp->irq_max; i++)
  7177. tp->napi[i].irq_vec = msix_ent[i].vector;
  7178. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7179. return true;
  7180. }
  7181. static void tg3_ints_init(struct tg3 *tp)
  7182. {
  7183. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7184. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7185. /* All MSI supporting chips should support tagged
  7186. * status. Assert that this is the case.
  7187. */
  7188. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  7189. "Not using MSI.\n", tp->dev->name);
  7190. goto defcfg;
  7191. }
  7192. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7193. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7194. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7195. pci_enable_msi(tp->pdev) == 0)
  7196. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7197. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7198. u32 msi_mode = tr32(MSGINT_MODE);
  7199. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7200. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7201. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7202. }
  7203. defcfg:
  7204. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7205. tp->irq_cnt = 1;
  7206. tp->napi[0].irq_vec = tp->pdev->irq;
  7207. tp->dev->real_num_tx_queues = 1;
  7208. }
  7209. }
  7210. static void tg3_ints_fini(struct tg3 *tp)
  7211. {
  7212. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7213. pci_disable_msix(tp->pdev);
  7214. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7215. pci_disable_msi(tp->pdev);
  7216. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7217. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7218. }
  7219. static int tg3_open(struct net_device *dev)
  7220. {
  7221. struct tg3 *tp = netdev_priv(dev);
  7222. int i, err;
  7223. if (tp->fw_needed) {
  7224. err = tg3_request_firmware(tp);
  7225. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7226. if (err)
  7227. return err;
  7228. } else if (err) {
  7229. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7230. tp->dev->name);
  7231. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7232. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7233. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7234. tp->dev->name);
  7235. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7236. }
  7237. }
  7238. netif_carrier_off(tp->dev);
  7239. err = tg3_set_power_state(tp, PCI_D0);
  7240. if (err)
  7241. return err;
  7242. tg3_full_lock(tp, 0);
  7243. tg3_disable_ints(tp);
  7244. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7245. tg3_full_unlock(tp);
  7246. /*
  7247. * Setup interrupts first so we know how
  7248. * many NAPI resources to allocate
  7249. */
  7250. tg3_ints_init(tp);
  7251. /* The placement of this call is tied
  7252. * to the setup and use of Host TX descriptors.
  7253. */
  7254. err = tg3_alloc_consistent(tp);
  7255. if (err)
  7256. goto err_out1;
  7257. tg3_napi_enable(tp);
  7258. for (i = 0; i < tp->irq_cnt; i++) {
  7259. struct tg3_napi *tnapi = &tp->napi[i];
  7260. err = tg3_request_irq(tp, i);
  7261. if (err) {
  7262. for (i--; i >= 0; i--)
  7263. free_irq(tnapi->irq_vec, tnapi);
  7264. break;
  7265. }
  7266. }
  7267. if (err)
  7268. goto err_out2;
  7269. tg3_full_lock(tp, 0);
  7270. err = tg3_init_hw(tp, 1);
  7271. if (err) {
  7272. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7273. tg3_free_rings(tp);
  7274. } else {
  7275. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7276. tp->timer_offset = HZ;
  7277. else
  7278. tp->timer_offset = HZ / 10;
  7279. BUG_ON(tp->timer_offset > HZ);
  7280. tp->timer_counter = tp->timer_multiplier =
  7281. (HZ / tp->timer_offset);
  7282. tp->asf_counter = tp->asf_multiplier =
  7283. ((HZ / tp->timer_offset) * 2);
  7284. init_timer(&tp->timer);
  7285. tp->timer.expires = jiffies + tp->timer_offset;
  7286. tp->timer.data = (unsigned long) tp;
  7287. tp->timer.function = tg3_timer;
  7288. }
  7289. tg3_full_unlock(tp);
  7290. if (err)
  7291. goto err_out3;
  7292. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7293. err = tg3_test_msi(tp);
  7294. if (err) {
  7295. tg3_full_lock(tp, 0);
  7296. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7297. tg3_free_rings(tp);
  7298. tg3_full_unlock(tp);
  7299. goto err_out2;
  7300. }
  7301. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7302. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7303. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7304. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7305. tw32(PCIE_TRANSACTION_CFG,
  7306. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7307. }
  7308. }
  7309. tg3_phy_start(tp);
  7310. tg3_full_lock(tp, 0);
  7311. add_timer(&tp->timer);
  7312. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7313. tg3_enable_ints(tp);
  7314. tg3_full_unlock(tp);
  7315. netif_tx_start_all_queues(dev);
  7316. return 0;
  7317. err_out3:
  7318. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7319. struct tg3_napi *tnapi = &tp->napi[i];
  7320. free_irq(tnapi->irq_vec, tnapi);
  7321. }
  7322. err_out2:
  7323. tg3_napi_disable(tp);
  7324. tg3_free_consistent(tp);
  7325. err_out1:
  7326. tg3_ints_fini(tp);
  7327. return err;
  7328. }
  7329. #if 0
  7330. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7331. {
  7332. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7333. u16 val16;
  7334. int i;
  7335. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7336. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7337. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7338. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7339. val16, val32);
  7340. /* MAC block */
  7341. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7342. tr32(MAC_MODE), tr32(MAC_STATUS));
  7343. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7344. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7345. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7346. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7347. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7348. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7349. /* Send data initiator control block */
  7350. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7351. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7352. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7353. tr32(SNDDATAI_STATSCTRL));
  7354. /* Send data completion control block */
  7355. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7356. /* Send BD ring selector block */
  7357. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7358. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7359. /* Send BD initiator control block */
  7360. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7361. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7362. /* Send BD completion control block */
  7363. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7364. /* Receive list placement control block */
  7365. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7366. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7367. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7368. tr32(RCVLPC_STATSCTRL));
  7369. /* Receive data and receive BD initiator control block */
  7370. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7371. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7372. /* Receive data completion control block */
  7373. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7374. tr32(RCVDCC_MODE));
  7375. /* Receive BD initiator control block */
  7376. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7377. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7378. /* Receive BD completion control block */
  7379. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7380. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7381. /* Receive list selector control block */
  7382. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7383. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7384. /* Mbuf cluster free block */
  7385. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7386. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7387. /* Host coalescing control block */
  7388. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7389. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7390. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7391. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7392. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7393. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7394. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7395. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7396. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7397. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7398. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7399. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7400. /* Memory arbiter control block */
  7401. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7402. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7403. /* Buffer manager control block */
  7404. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7405. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7406. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7407. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7408. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7409. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7410. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7411. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7412. /* Read DMA control block */
  7413. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7414. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7415. /* Write DMA control block */
  7416. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7417. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7418. /* DMA completion block */
  7419. printk("DEBUG: DMAC_MODE[%08x]\n",
  7420. tr32(DMAC_MODE));
  7421. /* GRC block */
  7422. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7423. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7424. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7425. tr32(GRC_LOCAL_CTRL));
  7426. /* TG3_BDINFOs */
  7427. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7428. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7429. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7430. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7431. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7432. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7433. tr32(RCVDBDI_STD_BD + 0x0),
  7434. tr32(RCVDBDI_STD_BD + 0x4),
  7435. tr32(RCVDBDI_STD_BD + 0x8),
  7436. tr32(RCVDBDI_STD_BD + 0xc));
  7437. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7438. tr32(RCVDBDI_MINI_BD + 0x0),
  7439. tr32(RCVDBDI_MINI_BD + 0x4),
  7440. tr32(RCVDBDI_MINI_BD + 0x8),
  7441. tr32(RCVDBDI_MINI_BD + 0xc));
  7442. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7443. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7444. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7445. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7446. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7447. val32, val32_2, val32_3, val32_4);
  7448. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7449. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7450. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7451. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7452. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7453. val32, val32_2, val32_3, val32_4);
  7454. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7455. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7456. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7457. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7458. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7459. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7460. val32, val32_2, val32_3, val32_4, val32_5);
  7461. /* SW status block */
  7462. printk(KERN_DEBUG
  7463. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7464. sblk->status,
  7465. sblk->status_tag,
  7466. sblk->rx_jumbo_consumer,
  7467. sblk->rx_consumer,
  7468. sblk->rx_mini_consumer,
  7469. sblk->idx[0].rx_producer,
  7470. sblk->idx[0].tx_consumer);
  7471. /* SW statistics block */
  7472. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7473. ((u32 *)tp->hw_stats)[0],
  7474. ((u32 *)tp->hw_stats)[1],
  7475. ((u32 *)tp->hw_stats)[2],
  7476. ((u32 *)tp->hw_stats)[3]);
  7477. /* Mailboxes */
  7478. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7479. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7480. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7481. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7482. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7483. /* NIC side send descriptors. */
  7484. for (i = 0; i < 6; i++) {
  7485. unsigned long txd;
  7486. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7487. + (i * sizeof(struct tg3_tx_buffer_desc));
  7488. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7489. i,
  7490. readl(txd + 0x0), readl(txd + 0x4),
  7491. readl(txd + 0x8), readl(txd + 0xc));
  7492. }
  7493. /* NIC side RX descriptors. */
  7494. for (i = 0; i < 6; i++) {
  7495. unsigned long rxd;
  7496. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7497. + (i * sizeof(struct tg3_rx_buffer_desc));
  7498. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7499. i,
  7500. readl(rxd + 0x0), readl(rxd + 0x4),
  7501. readl(rxd + 0x8), readl(rxd + 0xc));
  7502. rxd += (4 * sizeof(u32));
  7503. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7504. i,
  7505. readl(rxd + 0x0), readl(rxd + 0x4),
  7506. readl(rxd + 0x8), readl(rxd + 0xc));
  7507. }
  7508. for (i = 0; i < 6; i++) {
  7509. unsigned long rxd;
  7510. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7511. + (i * sizeof(struct tg3_rx_buffer_desc));
  7512. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7513. i,
  7514. readl(rxd + 0x0), readl(rxd + 0x4),
  7515. readl(rxd + 0x8), readl(rxd + 0xc));
  7516. rxd += (4 * sizeof(u32));
  7517. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7518. i,
  7519. readl(rxd + 0x0), readl(rxd + 0x4),
  7520. readl(rxd + 0x8), readl(rxd + 0xc));
  7521. }
  7522. }
  7523. #endif
  7524. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7525. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7526. static int tg3_close(struct net_device *dev)
  7527. {
  7528. int i;
  7529. struct tg3 *tp = netdev_priv(dev);
  7530. tg3_napi_disable(tp);
  7531. cancel_work_sync(&tp->reset_task);
  7532. netif_tx_stop_all_queues(dev);
  7533. del_timer_sync(&tp->timer);
  7534. tg3_phy_stop(tp);
  7535. tg3_full_lock(tp, 1);
  7536. #if 0
  7537. tg3_dump_state(tp);
  7538. #endif
  7539. tg3_disable_ints(tp);
  7540. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7541. tg3_free_rings(tp);
  7542. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7543. tg3_full_unlock(tp);
  7544. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7545. struct tg3_napi *tnapi = &tp->napi[i];
  7546. free_irq(tnapi->irq_vec, tnapi);
  7547. }
  7548. tg3_ints_fini(tp);
  7549. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7550. sizeof(tp->net_stats_prev));
  7551. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7552. sizeof(tp->estats_prev));
  7553. tg3_free_consistent(tp);
  7554. tg3_set_power_state(tp, PCI_D3hot);
  7555. netif_carrier_off(tp->dev);
  7556. return 0;
  7557. }
  7558. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7559. {
  7560. unsigned long ret;
  7561. #if (BITS_PER_LONG == 32)
  7562. ret = val->low;
  7563. #else
  7564. ret = ((u64)val->high << 32) | ((u64)val->low);
  7565. #endif
  7566. return ret;
  7567. }
  7568. static inline u64 get_estat64(tg3_stat64_t *val)
  7569. {
  7570. return ((u64)val->high << 32) | ((u64)val->low);
  7571. }
  7572. static unsigned long calc_crc_errors(struct tg3 *tp)
  7573. {
  7574. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7575. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7576. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7578. u32 val;
  7579. spin_lock_bh(&tp->lock);
  7580. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7581. tg3_writephy(tp, MII_TG3_TEST1,
  7582. val | MII_TG3_TEST1_CRC_EN);
  7583. tg3_readphy(tp, 0x14, &val);
  7584. } else
  7585. val = 0;
  7586. spin_unlock_bh(&tp->lock);
  7587. tp->phy_crc_errors += val;
  7588. return tp->phy_crc_errors;
  7589. }
  7590. return get_stat64(&hw_stats->rx_fcs_errors);
  7591. }
  7592. #define ESTAT_ADD(member) \
  7593. estats->member = old_estats->member + \
  7594. get_estat64(&hw_stats->member)
  7595. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7596. {
  7597. struct tg3_ethtool_stats *estats = &tp->estats;
  7598. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7599. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7600. if (!hw_stats)
  7601. return old_estats;
  7602. ESTAT_ADD(rx_octets);
  7603. ESTAT_ADD(rx_fragments);
  7604. ESTAT_ADD(rx_ucast_packets);
  7605. ESTAT_ADD(rx_mcast_packets);
  7606. ESTAT_ADD(rx_bcast_packets);
  7607. ESTAT_ADD(rx_fcs_errors);
  7608. ESTAT_ADD(rx_align_errors);
  7609. ESTAT_ADD(rx_xon_pause_rcvd);
  7610. ESTAT_ADD(rx_xoff_pause_rcvd);
  7611. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7612. ESTAT_ADD(rx_xoff_entered);
  7613. ESTAT_ADD(rx_frame_too_long_errors);
  7614. ESTAT_ADD(rx_jabbers);
  7615. ESTAT_ADD(rx_undersize_packets);
  7616. ESTAT_ADD(rx_in_length_errors);
  7617. ESTAT_ADD(rx_out_length_errors);
  7618. ESTAT_ADD(rx_64_or_less_octet_packets);
  7619. ESTAT_ADD(rx_65_to_127_octet_packets);
  7620. ESTAT_ADD(rx_128_to_255_octet_packets);
  7621. ESTAT_ADD(rx_256_to_511_octet_packets);
  7622. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7623. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7624. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7625. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7626. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7627. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7628. ESTAT_ADD(tx_octets);
  7629. ESTAT_ADD(tx_collisions);
  7630. ESTAT_ADD(tx_xon_sent);
  7631. ESTAT_ADD(tx_xoff_sent);
  7632. ESTAT_ADD(tx_flow_control);
  7633. ESTAT_ADD(tx_mac_errors);
  7634. ESTAT_ADD(tx_single_collisions);
  7635. ESTAT_ADD(tx_mult_collisions);
  7636. ESTAT_ADD(tx_deferred);
  7637. ESTAT_ADD(tx_excessive_collisions);
  7638. ESTAT_ADD(tx_late_collisions);
  7639. ESTAT_ADD(tx_collide_2times);
  7640. ESTAT_ADD(tx_collide_3times);
  7641. ESTAT_ADD(tx_collide_4times);
  7642. ESTAT_ADD(tx_collide_5times);
  7643. ESTAT_ADD(tx_collide_6times);
  7644. ESTAT_ADD(tx_collide_7times);
  7645. ESTAT_ADD(tx_collide_8times);
  7646. ESTAT_ADD(tx_collide_9times);
  7647. ESTAT_ADD(tx_collide_10times);
  7648. ESTAT_ADD(tx_collide_11times);
  7649. ESTAT_ADD(tx_collide_12times);
  7650. ESTAT_ADD(tx_collide_13times);
  7651. ESTAT_ADD(tx_collide_14times);
  7652. ESTAT_ADD(tx_collide_15times);
  7653. ESTAT_ADD(tx_ucast_packets);
  7654. ESTAT_ADD(tx_mcast_packets);
  7655. ESTAT_ADD(tx_bcast_packets);
  7656. ESTAT_ADD(tx_carrier_sense_errors);
  7657. ESTAT_ADD(tx_discards);
  7658. ESTAT_ADD(tx_errors);
  7659. ESTAT_ADD(dma_writeq_full);
  7660. ESTAT_ADD(dma_write_prioq_full);
  7661. ESTAT_ADD(rxbds_empty);
  7662. ESTAT_ADD(rx_discards);
  7663. ESTAT_ADD(rx_errors);
  7664. ESTAT_ADD(rx_threshold_hit);
  7665. ESTAT_ADD(dma_readq_full);
  7666. ESTAT_ADD(dma_read_prioq_full);
  7667. ESTAT_ADD(tx_comp_queue_full);
  7668. ESTAT_ADD(ring_set_send_prod_index);
  7669. ESTAT_ADD(ring_status_update);
  7670. ESTAT_ADD(nic_irqs);
  7671. ESTAT_ADD(nic_avoided_irqs);
  7672. ESTAT_ADD(nic_tx_threshold_hit);
  7673. return estats;
  7674. }
  7675. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7676. {
  7677. struct tg3 *tp = netdev_priv(dev);
  7678. struct net_device_stats *stats = &tp->net_stats;
  7679. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7680. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7681. if (!hw_stats)
  7682. return old_stats;
  7683. stats->rx_packets = old_stats->rx_packets +
  7684. get_stat64(&hw_stats->rx_ucast_packets) +
  7685. get_stat64(&hw_stats->rx_mcast_packets) +
  7686. get_stat64(&hw_stats->rx_bcast_packets);
  7687. stats->tx_packets = old_stats->tx_packets +
  7688. get_stat64(&hw_stats->tx_ucast_packets) +
  7689. get_stat64(&hw_stats->tx_mcast_packets) +
  7690. get_stat64(&hw_stats->tx_bcast_packets);
  7691. stats->rx_bytes = old_stats->rx_bytes +
  7692. get_stat64(&hw_stats->rx_octets);
  7693. stats->tx_bytes = old_stats->tx_bytes +
  7694. get_stat64(&hw_stats->tx_octets);
  7695. stats->rx_errors = old_stats->rx_errors +
  7696. get_stat64(&hw_stats->rx_errors);
  7697. stats->tx_errors = old_stats->tx_errors +
  7698. get_stat64(&hw_stats->tx_errors) +
  7699. get_stat64(&hw_stats->tx_mac_errors) +
  7700. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7701. get_stat64(&hw_stats->tx_discards);
  7702. stats->multicast = old_stats->multicast +
  7703. get_stat64(&hw_stats->rx_mcast_packets);
  7704. stats->collisions = old_stats->collisions +
  7705. get_stat64(&hw_stats->tx_collisions);
  7706. stats->rx_length_errors = old_stats->rx_length_errors +
  7707. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7708. get_stat64(&hw_stats->rx_undersize_packets);
  7709. stats->rx_over_errors = old_stats->rx_over_errors +
  7710. get_stat64(&hw_stats->rxbds_empty);
  7711. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7712. get_stat64(&hw_stats->rx_align_errors);
  7713. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7714. get_stat64(&hw_stats->tx_discards);
  7715. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7716. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7717. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7718. calc_crc_errors(tp);
  7719. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7720. get_stat64(&hw_stats->rx_discards);
  7721. return stats;
  7722. }
  7723. static inline u32 calc_crc(unsigned char *buf, int len)
  7724. {
  7725. u32 reg;
  7726. u32 tmp;
  7727. int j, k;
  7728. reg = 0xffffffff;
  7729. for (j = 0; j < len; j++) {
  7730. reg ^= buf[j];
  7731. for (k = 0; k < 8; k++) {
  7732. tmp = reg & 0x01;
  7733. reg >>= 1;
  7734. if (tmp) {
  7735. reg ^= 0xedb88320;
  7736. }
  7737. }
  7738. }
  7739. return ~reg;
  7740. }
  7741. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7742. {
  7743. /* accept or reject all multicast frames */
  7744. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7745. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7746. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7747. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7748. }
  7749. static void __tg3_set_rx_mode(struct net_device *dev)
  7750. {
  7751. struct tg3 *tp = netdev_priv(dev);
  7752. u32 rx_mode;
  7753. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7754. RX_MODE_KEEP_VLAN_TAG);
  7755. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7756. * flag clear.
  7757. */
  7758. #if TG3_VLAN_TAG_USED
  7759. if (!tp->vlgrp &&
  7760. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7761. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7762. #else
  7763. /* By definition, VLAN is disabled always in this
  7764. * case.
  7765. */
  7766. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7767. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7768. #endif
  7769. if (dev->flags & IFF_PROMISC) {
  7770. /* Promiscuous mode. */
  7771. rx_mode |= RX_MODE_PROMISC;
  7772. } else if (dev->flags & IFF_ALLMULTI) {
  7773. /* Accept all multicast. */
  7774. tg3_set_multi (tp, 1);
  7775. } else if (dev->mc_count < 1) {
  7776. /* Reject all multicast. */
  7777. tg3_set_multi (tp, 0);
  7778. } else {
  7779. /* Accept one or more multicast(s). */
  7780. struct dev_mc_list *mclist;
  7781. unsigned int i;
  7782. u32 mc_filter[4] = { 0, };
  7783. u32 regidx;
  7784. u32 bit;
  7785. u32 crc;
  7786. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7787. i++, mclist = mclist->next) {
  7788. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7789. bit = ~crc & 0x7f;
  7790. regidx = (bit & 0x60) >> 5;
  7791. bit &= 0x1f;
  7792. mc_filter[regidx] |= (1 << bit);
  7793. }
  7794. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7795. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7796. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7797. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7798. }
  7799. if (rx_mode != tp->rx_mode) {
  7800. tp->rx_mode = rx_mode;
  7801. tw32_f(MAC_RX_MODE, rx_mode);
  7802. udelay(10);
  7803. }
  7804. }
  7805. static void tg3_set_rx_mode(struct net_device *dev)
  7806. {
  7807. struct tg3 *tp = netdev_priv(dev);
  7808. if (!netif_running(dev))
  7809. return;
  7810. tg3_full_lock(tp, 0);
  7811. __tg3_set_rx_mode(dev);
  7812. tg3_full_unlock(tp);
  7813. }
  7814. #define TG3_REGDUMP_LEN (32 * 1024)
  7815. static int tg3_get_regs_len(struct net_device *dev)
  7816. {
  7817. return TG3_REGDUMP_LEN;
  7818. }
  7819. static void tg3_get_regs(struct net_device *dev,
  7820. struct ethtool_regs *regs, void *_p)
  7821. {
  7822. u32 *p = _p;
  7823. struct tg3 *tp = netdev_priv(dev);
  7824. u8 *orig_p = _p;
  7825. int i;
  7826. regs->version = 0;
  7827. memset(p, 0, TG3_REGDUMP_LEN);
  7828. if (tp->link_config.phy_is_low_power)
  7829. return;
  7830. tg3_full_lock(tp, 0);
  7831. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7832. #define GET_REG32_LOOP(base,len) \
  7833. do { p = (u32 *)(orig_p + (base)); \
  7834. for (i = 0; i < len; i += 4) \
  7835. __GET_REG32((base) + i); \
  7836. } while (0)
  7837. #define GET_REG32_1(reg) \
  7838. do { p = (u32 *)(orig_p + (reg)); \
  7839. __GET_REG32((reg)); \
  7840. } while (0)
  7841. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7842. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7843. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7844. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7845. GET_REG32_1(SNDDATAC_MODE);
  7846. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7847. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7848. GET_REG32_1(SNDBDC_MODE);
  7849. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7850. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7851. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7852. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7853. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7854. GET_REG32_1(RCVDCC_MODE);
  7855. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7856. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7857. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7858. GET_REG32_1(MBFREE_MODE);
  7859. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7860. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7861. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7862. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7863. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7864. GET_REG32_1(RX_CPU_MODE);
  7865. GET_REG32_1(RX_CPU_STATE);
  7866. GET_REG32_1(RX_CPU_PGMCTR);
  7867. GET_REG32_1(RX_CPU_HWBKPT);
  7868. GET_REG32_1(TX_CPU_MODE);
  7869. GET_REG32_1(TX_CPU_STATE);
  7870. GET_REG32_1(TX_CPU_PGMCTR);
  7871. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7872. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7873. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7874. GET_REG32_1(DMAC_MODE);
  7875. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7876. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7877. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7878. #undef __GET_REG32
  7879. #undef GET_REG32_LOOP
  7880. #undef GET_REG32_1
  7881. tg3_full_unlock(tp);
  7882. }
  7883. static int tg3_get_eeprom_len(struct net_device *dev)
  7884. {
  7885. struct tg3 *tp = netdev_priv(dev);
  7886. return tp->nvram_size;
  7887. }
  7888. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7889. {
  7890. struct tg3 *tp = netdev_priv(dev);
  7891. int ret;
  7892. u8 *pd;
  7893. u32 i, offset, len, b_offset, b_count;
  7894. __be32 val;
  7895. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7896. return -EINVAL;
  7897. if (tp->link_config.phy_is_low_power)
  7898. return -EAGAIN;
  7899. offset = eeprom->offset;
  7900. len = eeprom->len;
  7901. eeprom->len = 0;
  7902. eeprom->magic = TG3_EEPROM_MAGIC;
  7903. if (offset & 3) {
  7904. /* adjustments to start on required 4 byte boundary */
  7905. b_offset = offset & 3;
  7906. b_count = 4 - b_offset;
  7907. if (b_count > len) {
  7908. /* i.e. offset=1 len=2 */
  7909. b_count = len;
  7910. }
  7911. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7912. if (ret)
  7913. return ret;
  7914. memcpy(data, ((char*)&val) + b_offset, b_count);
  7915. len -= b_count;
  7916. offset += b_count;
  7917. eeprom->len += b_count;
  7918. }
  7919. /* read bytes upto the last 4 byte boundary */
  7920. pd = &data[eeprom->len];
  7921. for (i = 0; i < (len - (len & 3)); i += 4) {
  7922. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7923. if (ret) {
  7924. eeprom->len += i;
  7925. return ret;
  7926. }
  7927. memcpy(pd + i, &val, 4);
  7928. }
  7929. eeprom->len += i;
  7930. if (len & 3) {
  7931. /* read last bytes not ending on 4 byte boundary */
  7932. pd = &data[eeprom->len];
  7933. b_count = len & 3;
  7934. b_offset = offset + len - b_count;
  7935. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7936. if (ret)
  7937. return ret;
  7938. memcpy(pd, &val, b_count);
  7939. eeprom->len += b_count;
  7940. }
  7941. return 0;
  7942. }
  7943. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7944. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7945. {
  7946. struct tg3 *tp = netdev_priv(dev);
  7947. int ret;
  7948. u32 offset, len, b_offset, odd_len;
  7949. u8 *buf;
  7950. __be32 start, end;
  7951. if (tp->link_config.phy_is_low_power)
  7952. return -EAGAIN;
  7953. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7954. eeprom->magic != TG3_EEPROM_MAGIC)
  7955. return -EINVAL;
  7956. offset = eeprom->offset;
  7957. len = eeprom->len;
  7958. if ((b_offset = (offset & 3))) {
  7959. /* adjustments to start on required 4 byte boundary */
  7960. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7961. if (ret)
  7962. return ret;
  7963. len += b_offset;
  7964. offset &= ~3;
  7965. if (len < 4)
  7966. len = 4;
  7967. }
  7968. odd_len = 0;
  7969. if (len & 3) {
  7970. /* adjustments to end on required 4 byte boundary */
  7971. odd_len = 1;
  7972. len = (len + 3) & ~3;
  7973. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7974. if (ret)
  7975. return ret;
  7976. }
  7977. buf = data;
  7978. if (b_offset || odd_len) {
  7979. buf = kmalloc(len, GFP_KERNEL);
  7980. if (!buf)
  7981. return -ENOMEM;
  7982. if (b_offset)
  7983. memcpy(buf, &start, 4);
  7984. if (odd_len)
  7985. memcpy(buf+len-4, &end, 4);
  7986. memcpy(buf + b_offset, data, eeprom->len);
  7987. }
  7988. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7989. if (buf != data)
  7990. kfree(buf);
  7991. return ret;
  7992. }
  7993. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7994. {
  7995. struct tg3 *tp = netdev_priv(dev);
  7996. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7997. struct phy_device *phydev;
  7998. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7999. return -EAGAIN;
  8000. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8001. return phy_ethtool_gset(phydev, cmd);
  8002. }
  8003. cmd->supported = (SUPPORTED_Autoneg);
  8004. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8005. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8006. SUPPORTED_1000baseT_Full);
  8007. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  8008. cmd->supported |= (SUPPORTED_100baseT_Half |
  8009. SUPPORTED_100baseT_Full |
  8010. SUPPORTED_10baseT_Half |
  8011. SUPPORTED_10baseT_Full |
  8012. SUPPORTED_TP);
  8013. cmd->port = PORT_TP;
  8014. } else {
  8015. cmd->supported |= SUPPORTED_FIBRE;
  8016. cmd->port = PORT_FIBRE;
  8017. }
  8018. cmd->advertising = tp->link_config.advertising;
  8019. if (netif_running(dev)) {
  8020. cmd->speed = tp->link_config.active_speed;
  8021. cmd->duplex = tp->link_config.active_duplex;
  8022. }
  8023. cmd->phy_address = tp->phy_addr;
  8024. cmd->transceiver = XCVR_INTERNAL;
  8025. cmd->autoneg = tp->link_config.autoneg;
  8026. cmd->maxtxpkt = 0;
  8027. cmd->maxrxpkt = 0;
  8028. return 0;
  8029. }
  8030. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8031. {
  8032. struct tg3 *tp = netdev_priv(dev);
  8033. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8034. struct phy_device *phydev;
  8035. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8036. return -EAGAIN;
  8037. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8038. return phy_ethtool_sset(phydev, cmd);
  8039. }
  8040. if (cmd->autoneg != AUTONEG_ENABLE &&
  8041. cmd->autoneg != AUTONEG_DISABLE)
  8042. return -EINVAL;
  8043. if (cmd->autoneg == AUTONEG_DISABLE &&
  8044. cmd->duplex != DUPLEX_FULL &&
  8045. cmd->duplex != DUPLEX_HALF)
  8046. return -EINVAL;
  8047. if (cmd->autoneg == AUTONEG_ENABLE) {
  8048. u32 mask = ADVERTISED_Autoneg |
  8049. ADVERTISED_Pause |
  8050. ADVERTISED_Asym_Pause;
  8051. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  8052. mask |= ADVERTISED_1000baseT_Half |
  8053. ADVERTISED_1000baseT_Full;
  8054. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8055. mask |= ADVERTISED_100baseT_Half |
  8056. ADVERTISED_100baseT_Full |
  8057. ADVERTISED_10baseT_Half |
  8058. ADVERTISED_10baseT_Full |
  8059. ADVERTISED_TP;
  8060. else
  8061. mask |= ADVERTISED_FIBRE;
  8062. if (cmd->advertising & ~mask)
  8063. return -EINVAL;
  8064. mask &= (ADVERTISED_1000baseT_Half |
  8065. ADVERTISED_1000baseT_Full |
  8066. ADVERTISED_100baseT_Half |
  8067. ADVERTISED_100baseT_Full |
  8068. ADVERTISED_10baseT_Half |
  8069. ADVERTISED_10baseT_Full);
  8070. cmd->advertising &= mask;
  8071. } else {
  8072. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8073. if (cmd->speed != SPEED_1000)
  8074. return -EINVAL;
  8075. if (cmd->duplex != DUPLEX_FULL)
  8076. return -EINVAL;
  8077. } else {
  8078. if (cmd->speed != SPEED_100 &&
  8079. cmd->speed != SPEED_10)
  8080. return -EINVAL;
  8081. }
  8082. }
  8083. tg3_full_lock(tp, 0);
  8084. tp->link_config.autoneg = cmd->autoneg;
  8085. if (cmd->autoneg == AUTONEG_ENABLE) {
  8086. tp->link_config.advertising = (cmd->advertising |
  8087. ADVERTISED_Autoneg);
  8088. tp->link_config.speed = SPEED_INVALID;
  8089. tp->link_config.duplex = DUPLEX_INVALID;
  8090. } else {
  8091. tp->link_config.advertising = 0;
  8092. tp->link_config.speed = cmd->speed;
  8093. tp->link_config.duplex = cmd->duplex;
  8094. }
  8095. tp->link_config.orig_speed = tp->link_config.speed;
  8096. tp->link_config.orig_duplex = tp->link_config.duplex;
  8097. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8098. if (netif_running(dev))
  8099. tg3_setup_phy(tp, 1);
  8100. tg3_full_unlock(tp);
  8101. return 0;
  8102. }
  8103. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8104. {
  8105. struct tg3 *tp = netdev_priv(dev);
  8106. strcpy(info->driver, DRV_MODULE_NAME);
  8107. strcpy(info->version, DRV_MODULE_VERSION);
  8108. strcpy(info->fw_version, tp->fw_ver);
  8109. strcpy(info->bus_info, pci_name(tp->pdev));
  8110. }
  8111. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8112. {
  8113. struct tg3 *tp = netdev_priv(dev);
  8114. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8115. device_can_wakeup(&tp->pdev->dev))
  8116. wol->supported = WAKE_MAGIC;
  8117. else
  8118. wol->supported = 0;
  8119. wol->wolopts = 0;
  8120. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8121. device_can_wakeup(&tp->pdev->dev))
  8122. wol->wolopts = WAKE_MAGIC;
  8123. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8124. }
  8125. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8126. {
  8127. struct tg3 *tp = netdev_priv(dev);
  8128. struct device *dp = &tp->pdev->dev;
  8129. if (wol->wolopts & ~WAKE_MAGIC)
  8130. return -EINVAL;
  8131. if ((wol->wolopts & WAKE_MAGIC) &&
  8132. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8133. return -EINVAL;
  8134. spin_lock_bh(&tp->lock);
  8135. if (wol->wolopts & WAKE_MAGIC) {
  8136. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8137. device_set_wakeup_enable(dp, true);
  8138. } else {
  8139. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8140. device_set_wakeup_enable(dp, false);
  8141. }
  8142. spin_unlock_bh(&tp->lock);
  8143. return 0;
  8144. }
  8145. static u32 tg3_get_msglevel(struct net_device *dev)
  8146. {
  8147. struct tg3 *tp = netdev_priv(dev);
  8148. return tp->msg_enable;
  8149. }
  8150. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8151. {
  8152. struct tg3 *tp = netdev_priv(dev);
  8153. tp->msg_enable = value;
  8154. }
  8155. static int tg3_set_tso(struct net_device *dev, u32 value)
  8156. {
  8157. struct tg3 *tp = netdev_priv(dev);
  8158. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8159. if (value)
  8160. return -EINVAL;
  8161. return 0;
  8162. }
  8163. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8164. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8165. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8166. if (value) {
  8167. dev->features |= NETIF_F_TSO6;
  8168. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8170. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8171. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8173. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8174. dev->features |= NETIF_F_TSO_ECN;
  8175. } else
  8176. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8177. }
  8178. return ethtool_op_set_tso(dev, value);
  8179. }
  8180. static int tg3_nway_reset(struct net_device *dev)
  8181. {
  8182. struct tg3 *tp = netdev_priv(dev);
  8183. int r;
  8184. if (!netif_running(dev))
  8185. return -EAGAIN;
  8186. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8187. return -EINVAL;
  8188. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8189. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8190. return -EAGAIN;
  8191. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8192. } else {
  8193. u32 bmcr;
  8194. spin_lock_bh(&tp->lock);
  8195. r = -EINVAL;
  8196. tg3_readphy(tp, MII_BMCR, &bmcr);
  8197. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8198. ((bmcr & BMCR_ANENABLE) ||
  8199. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8200. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8201. BMCR_ANENABLE);
  8202. r = 0;
  8203. }
  8204. spin_unlock_bh(&tp->lock);
  8205. }
  8206. return r;
  8207. }
  8208. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8209. {
  8210. struct tg3 *tp = netdev_priv(dev);
  8211. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8212. ering->rx_mini_max_pending = 0;
  8213. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8214. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8215. else
  8216. ering->rx_jumbo_max_pending = 0;
  8217. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8218. ering->rx_pending = tp->rx_pending;
  8219. ering->rx_mini_pending = 0;
  8220. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8221. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8222. else
  8223. ering->rx_jumbo_pending = 0;
  8224. ering->tx_pending = tp->napi[0].tx_pending;
  8225. }
  8226. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8227. {
  8228. struct tg3 *tp = netdev_priv(dev);
  8229. int i, irq_sync = 0, err = 0;
  8230. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8231. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8232. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8233. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8234. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8235. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8236. return -EINVAL;
  8237. if (netif_running(dev)) {
  8238. tg3_phy_stop(tp);
  8239. tg3_netif_stop(tp);
  8240. irq_sync = 1;
  8241. }
  8242. tg3_full_lock(tp, irq_sync);
  8243. tp->rx_pending = ering->rx_pending;
  8244. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8245. tp->rx_pending > 63)
  8246. tp->rx_pending = 63;
  8247. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8248. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8249. tp->napi[i].tx_pending = ering->tx_pending;
  8250. if (netif_running(dev)) {
  8251. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8252. err = tg3_restart_hw(tp, 1);
  8253. if (!err)
  8254. tg3_netif_start(tp);
  8255. }
  8256. tg3_full_unlock(tp);
  8257. if (irq_sync && !err)
  8258. tg3_phy_start(tp);
  8259. return err;
  8260. }
  8261. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8262. {
  8263. struct tg3 *tp = netdev_priv(dev);
  8264. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8265. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8266. epause->rx_pause = 1;
  8267. else
  8268. epause->rx_pause = 0;
  8269. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8270. epause->tx_pause = 1;
  8271. else
  8272. epause->tx_pause = 0;
  8273. }
  8274. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8275. {
  8276. struct tg3 *tp = netdev_priv(dev);
  8277. int err = 0;
  8278. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8279. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8280. return -EAGAIN;
  8281. if (epause->autoneg) {
  8282. u32 newadv;
  8283. struct phy_device *phydev;
  8284. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8285. if (epause->rx_pause) {
  8286. if (epause->tx_pause)
  8287. newadv = ADVERTISED_Pause;
  8288. else
  8289. newadv = ADVERTISED_Pause |
  8290. ADVERTISED_Asym_Pause;
  8291. } else if (epause->tx_pause) {
  8292. newadv = ADVERTISED_Asym_Pause;
  8293. } else
  8294. newadv = 0;
  8295. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8296. u32 oldadv = phydev->advertising &
  8297. (ADVERTISED_Pause |
  8298. ADVERTISED_Asym_Pause);
  8299. if (oldadv != newadv) {
  8300. phydev->advertising &=
  8301. ~(ADVERTISED_Pause |
  8302. ADVERTISED_Asym_Pause);
  8303. phydev->advertising |= newadv;
  8304. err = phy_start_aneg(phydev);
  8305. }
  8306. } else {
  8307. tp->link_config.advertising &=
  8308. ~(ADVERTISED_Pause |
  8309. ADVERTISED_Asym_Pause);
  8310. tp->link_config.advertising |= newadv;
  8311. }
  8312. } else {
  8313. if (epause->rx_pause)
  8314. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8315. else
  8316. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8317. if (epause->tx_pause)
  8318. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8319. else
  8320. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8321. if (netif_running(dev))
  8322. tg3_setup_flow_control(tp, 0, 0);
  8323. }
  8324. } else {
  8325. int irq_sync = 0;
  8326. if (netif_running(dev)) {
  8327. tg3_netif_stop(tp);
  8328. irq_sync = 1;
  8329. }
  8330. tg3_full_lock(tp, irq_sync);
  8331. if (epause->autoneg)
  8332. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8333. else
  8334. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8335. if (epause->rx_pause)
  8336. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8337. else
  8338. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8339. if (epause->tx_pause)
  8340. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8341. else
  8342. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8343. if (netif_running(dev)) {
  8344. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8345. err = tg3_restart_hw(tp, 1);
  8346. if (!err)
  8347. tg3_netif_start(tp);
  8348. }
  8349. tg3_full_unlock(tp);
  8350. }
  8351. return err;
  8352. }
  8353. static u32 tg3_get_rx_csum(struct net_device *dev)
  8354. {
  8355. struct tg3 *tp = netdev_priv(dev);
  8356. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8357. }
  8358. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8359. {
  8360. struct tg3 *tp = netdev_priv(dev);
  8361. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8362. if (data != 0)
  8363. return -EINVAL;
  8364. return 0;
  8365. }
  8366. spin_lock_bh(&tp->lock);
  8367. if (data)
  8368. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8369. else
  8370. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8371. spin_unlock_bh(&tp->lock);
  8372. return 0;
  8373. }
  8374. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8375. {
  8376. struct tg3 *tp = netdev_priv(dev);
  8377. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8378. if (data != 0)
  8379. return -EINVAL;
  8380. return 0;
  8381. }
  8382. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8383. ethtool_op_set_tx_ipv6_csum(dev, data);
  8384. else
  8385. ethtool_op_set_tx_csum(dev, data);
  8386. return 0;
  8387. }
  8388. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8389. {
  8390. switch (sset) {
  8391. case ETH_SS_TEST:
  8392. return TG3_NUM_TEST;
  8393. case ETH_SS_STATS:
  8394. return TG3_NUM_STATS;
  8395. default:
  8396. return -EOPNOTSUPP;
  8397. }
  8398. }
  8399. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8400. {
  8401. switch (stringset) {
  8402. case ETH_SS_STATS:
  8403. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8404. break;
  8405. case ETH_SS_TEST:
  8406. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8407. break;
  8408. default:
  8409. WARN_ON(1); /* we need a WARN() */
  8410. break;
  8411. }
  8412. }
  8413. static int tg3_phys_id(struct net_device *dev, u32 data)
  8414. {
  8415. struct tg3 *tp = netdev_priv(dev);
  8416. int i;
  8417. if (!netif_running(tp->dev))
  8418. return -EAGAIN;
  8419. if (data == 0)
  8420. data = UINT_MAX / 2;
  8421. for (i = 0; i < (data * 2); i++) {
  8422. if ((i % 2) == 0)
  8423. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8424. LED_CTRL_1000MBPS_ON |
  8425. LED_CTRL_100MBPS_ON |
  8426. LED_CTRL_10MBPS_ON |
  8427. LED_CTRL_TRAFFIC_OVERRIDE |
  8428. LED_CTRL_TRAFFIC_BLINK |
  8429. LED_CTRL_TRAFFIC_LED);
  8430. else
  8431. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8432. LED_CTRL_TRAFFIC_OVERRIDE);
  8433. if (msleep_interruptible(500))
  8434. break;
  8435. }
  8436. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8437. return 0;
  8438. }
  8439. static void tg3_get_ethtool_stats (struct net_device *dev,
  8440. struct ethtool_stats *estats, u64 *tmp_stats)
  8441. {
  8442. struct tg3 *tp = netdev_priv(dev);
  8443. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8444. }
  8445. #define NVRAM_TEST_SIZE 0x100
  8446. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8447. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8448. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8449. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8450. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8451. static int tg3_test_nvram(struct tg3 *tp)
  8452. {
  8453. u32 csum, magic;
  8454. __be32 *buf;
  8455. int i, j, k, err = 0, size;
  8456. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8457. return 0;
  8458. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8459. return -EIO;
  8460. if (magic == TG3_EEPROM_MAGIC)
  8461. size = NVRAM_TEST_SIZE;
  8462. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8463. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8464. TG3_EEPROM_SB_FORMAT_1) {
  8465. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8466. case TG3_EEPROM_SB_REVISION_0:
  8467. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8468. break;
  8469. case TG3_EEPROM_SB_REVISION_2:
  8470. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8471. break;
  8472. case TG3_EEPROM_SB_REVISION_3:
  8473. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8474. break;
  8475. default:
  8476. return 0;
  8477. }
  8478. } else
  8479. return 0;
  8480. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8481. size = NVRAM_SELFBOOT_HW_SIZE;
  8482. else
  8483. return -EIO;
  8484. buf = kmalloc(size, GFP_KERNEL);
  8485. if (buf == NULL)
  8486. return -ENOMEM;
  8487. err = -EIO;
  8488. for (i = 0, j = 0; i < size; i += 4, j++) {
  8489. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8490. if (err)
  8491. break;
  8492. }
  8493. if (i < size)
  8494. goto out;
  8495. /* Selfboot format */
  8496. magic = be32_to_cpu(buf[0]);
  8497. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8498. TG3_EEPROM_MAGIC_FW) {
  8499. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8500. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8501. TG3_EEPROM_SB_REVISION_2) {
  8502. /* For rev 2, the csum doesn't include the MBA. */
  8503. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8504. csum8 += buf8[i];
  8505. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8506. csum8 += buf8[i];
  8507. } else {
  8508. for (i = 0; i < size; i++)
  8509. csum8 += buf8[i];
  8510. }
  8511. if (csum8 == 0) {
  8512. err = 0;
  8513. goto out;
  8514. }
  8515. err = -EIO;
  8516. goto out;
  8517. }
  8518. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8519. TG3_EEPROM_MAGIC_HW) {
  8520. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8521. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8522. u8 *buf8 = (u8 *) buf;
  8523. /* Separate the parity bits and the data bytes. */
  8524. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8525. if ((i == 0) || (i == 8)) {
  8526. int l;
  8527. u8 msk;
  8528. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8529. parity[k++] = buf8[i] & msk;
  8530. i++;
  8531. }
  8532. else if (i == 16) {
  8533. int l;
  8534. u8 msk;
  8535. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8536. parity[k++] = buf8[i] & msk;
  8537. i++;
  8538. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8539. parity[k++] = buf8[i] & msk;
  8540. i++;
  8541. }
  8542. data[j++] = buf8[i];
  8543. }
  8544. err = -EIO;
  8545. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8546. u8 hw8 = hweight8(data[i]);
  8547. if ((hw8 & 0x1) && parity[i])
  8548. goto out;
  8549. else if (!(hw8 & 0x1) && !parity[i])
  8550. goto out;
  8551. }
  8552. err = 0;
  8553. goto out;
  8554. }
  8555. /* Bootstrap checksum at offset 0x10 */
  8556. csum = calc_crc((unsigned char *) buf, 0x10);
  8557. if (csum != be32_to_cpu(buf[0x10/4]))
  8558. goto out;
  8559. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8560. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8561. if (csum != be32_to_cpu(buf[0xfc/4]))
  8562. goto out;
  8563. err = 0;
  8564. out:
  8565. kfree(buf);
  8566. return err;
  8567. }
  8568. #define TG3_SERDES_TIMEOUT_SEC 2
  8569. #define TG3_COPPER_TIMEOUT_SEC 6
  8570. static int tg3_test_link(struct tg3 *tp)
  8571. {
  8572. int i, max;
  8573. if (!netif_running(tp->dev))
  8574. return -ENODEV;
  8575. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8576. max = TG3_SERDES_TIMEOUT_SEC;
  8577. else
  8578. max = TG3_COPPER_TIMEOUT_SEC;
  8579. for (i = 0; i < max; i++) {
  8580. if (netif_carrier_ok(tp->dev))
  8581. return 0;
  8582. if (msleep_interruptible(1000))
  8583. break;
  8584. }
  8585. return -EIO;
  8586. }
  8587. /* Only test the commonly used registers */
  8588. static int tg3_test_registers(struct tg3 *tp)
  8589. {
  8590. int i, is_5705, is_5750;
  8591. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8592. static struct {
  8593. u16 offset;
  8594. u16 flags;
  8595. #define TG3_FL_5705 0x1
  8596. #define TG3_FL_NOT_5705 0x2
  8597. #define TG3_FL_NOT_5788 0x4
  8598. #define TG3_FL_NOT_5750 0x8
  8599. u32 read_mask;
  8600. u32 write_mask;
  8601. } reg_tbl[] = {
  8602. /* MAC Control Registers */
  8603. { MAC_MODE, TG3_FL_NOT_5705,
  8604. 0x00000000, 0x00ef6f8c },
  8605. { MAC_MODE, TG3_FL_5705,
  8606. 0x00000000, 0x01ef6b8c },
  8607. { MAC_STATUS, TG3_FL_NOT_5705,
  8608. 0x03800107, 0x00000000 },
  8609. { MAC_STATUS, TG3_FL_5705,
  8610. 0x03800100, 0x00000000 },
  8611. { MAC_ADDR_0_HIGH, 0x0000,
  8612. 0x00000000, 0x0000ffff },
  8613. { MAC_ADDR_0_LOW, 0x0000,
  8614. 0x00000000, 0xffffffff },
  8615. { MAC_RX_MTU_SIZE, 0x0000,
  8616. 0x00000000, 0x0000ffff },
  8617. { MAC_TX_MODE, 0x0000,
  8618. 0x00000000, 0x00000070 },
  8619. { MAC_TX_LENGTHS, 0x0000,
  8620. 0x00000000, 0x00003fff },
  8621. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8622. 0x00000000, 0x000007fc },
  8623. { MAC_RX_MODE, TG3_FL_5705,
  8624. 0x00000000, 0x000007dc },
  8625. { MAC_HASH_REG_0, 0x0000,
  8626. 0x00000000, 0xffffffff },
  8627. { MAC_HASH_REG_1, 0x0000,
  8628. 0x00000000, 0xffffffff },
  8629. { MAC_HASH_REG_2, 0x0000,
  8630. 0x00000000, 0xffffffff },
  8631. { MAC_HASH_REG_3, 0x0000,
  8632. 0x00000000, 0xffffffff },
  8633. /* Receive Data and Receive BD Initiator Control Registers. */
  8634. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8635. 0x00000000, 0xffffffff },
  8636. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8637. 0x00000000, 0xffffffff },
  8638. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8639. 0x00000000, 0x00000003 },
  8640. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8641. 0x00000000, 0xffffffff },
  8642. { RCVDBDI_STD_BD+0, 0x0000,
  8643. 0x00000000, 0xffffffff },
  8644. { RCVDBDI_STD_BD+4, 0x0000,
  8645. 0x00000000, 0xffffffff },
  8646. { RCVDBDI_STD_BD+8, 0x0000,
  8647. 0x00000000, 0xffff0002 },
  8648. { RCVDBDI_STD_BD+0xc, 0x0000,
  8649. 0x00000000, 0xffffffff },
  8650. /* Receive BD Initiator Control Registers. */
  8651. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8652. 0x00000000, 0xffffffff },
  8653. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8654. 0x00000000, 0x000003ff },
  8655. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8656. 0x00000000, 0xffffffff },
  8657. /* Host Coalescing Control Registers. */
  8658. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8659. 0x00000000, 0x00000004 },
  8660. { HOSTCC_MODE, TG3_FL_5705,
  8661. 0x00000000, 0x000000f6 },
  8662. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8663. 0x00000000, 0xffffffff },
  8664. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8665. 0x00000000, 0x000003ff },
  8666. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8667. 0x00000000, 0xffffffff },
  8668. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8669. 0x00000000, 0x000003ff },
  8670. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8671. 0x00000000, 0xffffffff },
  8672. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8673. 0x00000000, 0x000000ff },
  8674. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8675. 0x00000000, 0xffffffff },
  8676. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8677. 0x00000000, 0x000000ff },
  8678. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8679. 0x00000000, 0xffffffff },
  8680. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8681. 0x00000000, 0xffffffff },
  8682. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8683. 0x00000000, 0xffffffff },
  8684. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8685. 0x00000000, 0x000000ff },
  8686. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8687. 0x00000000, 0xffffffff },
  8688. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8689. 0x00000000, 0x000000ff },
  8690. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8691. 0x00000000, 0xffffffff },
  8692. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8693. 0x00000000, 0xffffffff },
  8694. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8695. 0x00000000, 0xffffffff },
  8696. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8697. 0x00000000, 0xffffffff },
  8698. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8699. 0x00000000, 0xffffffff },
  8700. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8701. 0xffffffff, 0x00000000 },
  8702. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8703. 0xffffffff, 0x00000000 },
  8704. /* Buffer Manager Control Registers. */
  8705. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8706. 0x00000000, 0x007fff80 },
  8707. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8708. 0x00000000, 0x007fffff },
  8709. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8710. 0x00000000, 0x0000003f },
  8711. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8712. 0x00000000, 0x000001ff },
  8713. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8714. 0x00000000, 0x000001ff },
  8715. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8716. 0xffffffff, 0x00000000 },
  8717. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8718. 0xffffffff, 0x00000000 },
  8719. /* Mailbox Registers */
  8720. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8721. 0x00000000, 0x000001ff },
  8722. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8723. 0x00000000, 0x000001ff },
  8724. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8725. 0x00000000, 0x000007ff },
  8726. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8727. 0x00000000, 0x000001ff },
  8728. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8729. };
  8730. is_5705 = is_5750 = 0;
  8731. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8732. is_5705 = 1;
  8733. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8734. is_5750 = 1;
  8735. }
  8736. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8737. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8738. continue;
  8739. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8740. continue;
  8741. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8742. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8743. continue;
  8744. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8745. continue;
  8746. offset = (u32) reg_tbl[i].offset;
  8747. read_mask = reg_tbl[i].read_mask;
  8748. write_mask = reg_tbl[i].write_mask;
  8749. /* Save the original register content */
  8750. save_val = tr32(offset);
  8751. /* Determine the read-only value. */
  8752. read_val = save_val & read_mask;
  8753. /* Write zero to the register, then make sure the read-only bits
  8754. * are not changed and the read/write bits are all zeros.
  8755. */
  8756. tw32(offset, 0);
  8757. val = tr32(offset);
  8758. /* Test the read-only and read/write bits. */
  8759. if (((val & read_mask) != read_val) || (val & write_mask))
  8760. goto out;
  8761. /* Write ones to all the bits defined by RdMask and WrMask, then
  8762. * make sure the read-only bits are not changed and the
  8763. * read/write bits are all ones.
  8764. */
  8765. tw32(offset, read_mask | write_mask);
  8766. val = tr32(offset);
  8767. /* Test the read-only bits. */
  8768. if ((val & read_mask) != read_val)
  8769. goto out;
  8770. /* Test the read/write bits. */
  8771. if ((val & write_mask) != write_mask)
  8772. goto out;
  8773. tw32(offset, save_val);
  8774. }
  8775. return 0;
  8776. out:
  8777. if (netif_msg_hw(tp))
  8778. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8779. offset);
  8780. tw32(offset, save_val);
  8781. return -EIO;
  8782. }
  8783. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8784. {
  8785. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8786. int i;
  8787. u32 j;
  8788. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8789. for (j = 0; j < len; j += 4) {
  8790. u32 val;
  8791. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8792. tg3_read_mem(tp, offset + j, &val);
  8793. if (val != test_pattern[i])
  8794. return -EIO;
  8795. }
  8796. }
  8797. return 0;
  8798. }
  8799. static int tg3_test_memory(struct tg3 *tp)
  8800. {
  8801. static struct mem_entry {
  8802. u32 offset;
  8803. u32 len;
  8804. } mem_tbl_570x[] = {
  8805. { 0x00000000, 0x00b50},
  8806. { 0x00002000, 0x1c000},
  8807. { 0xffffffff, 0x00000}
  8808. }, mem_tbl_5705[] = {
  8809. { 0x00000100, 0x0000c},
  8810. { 0x00000200, 0x00008},
  8811. { 0x00004000, 0x00800},
  8812. { 0x00006000, 0x01000},
  8813. { 0x00008000, 0x02000},
  8814. { 0x00010000, 0x0e000},
  8815. { 0xffffffff, 0x00000}
  8816. }, mem_tbl_5755[] = {
  8817. { 0x00000200, 0x00008},
  8818. { 0x00004000, 0x00800},
  8819. { 0x00006000, 0x00800},
  8820. { 0x00008000, 0x02000},
  8821. { 0x00010000, 0x0c000},
  8822. { 0xffffffff, 0x00000}
  8823. }, mem_tbl_5906[] = {
  8824. { 0x00000200, 0x00008},
  8825. { 0x00004000, 0x00400},
  8826. { 0x00006000, 0x00400},
  8827. { 0x00008000, 0x01000},
  8828. { 0x00010000, 0x01000},
  8829. { 0xffffffff, 0x00000}
  8830. };
  8831. struct mem_entry *mem_tbl;
  8832. int err = 0;
  8833. int i;
  8834. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8835. mem_tbl = mem_tbl_5755;
  8836. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8837. mem_tbl = mem_tbl_5906;
  8838. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8839. mem_tbl = mem_tbl_5705;
  8840. else
  8841. mem_tbl = mem_tbl_570x;
  8842. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8843. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8844. mem_tbl[i].len)) != 0)
  8845. break;
  8846. }
  8847. return err;
  8848. }
  8849. #define TG3_MAC_LOOPBACK 0
  8850. #define TG3_PHY_LOOPBACK 1
  8851. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8852. {
  8853. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8854. u32 desc_idx, coal_now;
  8855. struct sk_buff *skb, *rx_skb;
  8856. u8 *tx_data;
  8857. dma_addr_t map;
  8858. int num_pkts, tx_len, rx_len, i, err;
  8859. struct tg3_rx_buffer_desc *desc;
  8860. struct tg3_napi *tnapi, *rnapi;
  8861. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8862. if (tp->irq_cnt > 1) {
  8863. tnapi = &tp->napi[1];
  8864. rnapi = &tp->napi[1];
  8865. } else {
  8866. tnapi = &tp->napi[0];
  8867. rnapi = &tp->napi[0];
  8868. }
  8869. coal_now = tnapi->coal_now | rnapi->coal_now;
  8870. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8871. /* HW errata - mac loopback fails in some cases on 5780.
  8872. * Normal traffic and PHY loopback are not affected by
  8873. * errata.
  8874. */
  8875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8876. return 0;
  8877. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8878. MAC_MODE_PORT_INT_LPBACK;
  8879. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8880. mac_mode |= MAC_MODE_LINK_POLARITY;
  8881. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8882. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8883. else
  8884. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8885. tw32(MAC_MODE, mac_mode);
  8886. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8887. u32 val;
  8888. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8889. tg3_phy_fet_toggle_apd(tp, false);
  8890. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8891. } else
  8892. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8893. tg3_phy_toggle_automdix(tp, 0);
  8894. tg3_writephy(tp, MII_BMCR, val);
  8895. udelay(40);
  8896. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8897. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8899. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8900. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8901. } else
  8902. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8903. /* reset to prevent losing 1st rx packet intermittently */
  8904. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8905. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8906. udelay(10);
  8907. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8908. }
  8909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8910. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8911. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8912. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8913. mac_mode |= MAC_MODE_LINK_POLARITY;
  8914. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8915. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8916. }
  8917. tw32(MAC_MODE, mac_mode);
  8918. }
  8919. else
  8920. return -EINVAL;
  8921. err = -EIO;
  8922. tx_len = 1514;
  8923. skb = netdev_alloc_skb(tp->dev, tx_len);
  8924. if (!skb)
  8925. return -ENOMEM;
  8926. tx_data = skb_put(skb, tx_len);
  8927. memcpy(tx_data, tp->dev->dev_addr, 6);
  8928. memset(tx_data + 6, 0x0, 8);
  8929. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8930. for (i = 14; i < tx_len; i++)
  8931. tx_data[i] = (u8) (i & 0xff);
  8932. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8933. if (pci_dma_mapping_error(tp->pdev, map)) {
  8934. dev_kfree_skb(skb);
  8935. return -EIO;
  8936. }
  8937. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8938. rnapi->coal_now);
  8939. udelay(10);
  8940. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8941. num_pkts = 0;
  8942. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8943. tnapi->tx_prod++;
  8944. num_pkts++;
  8945. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8946. tr32_mailbox(tnapi->prodmbox);
  8947. udelay(10);
  8948. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8949. for (i = 0; i < 35; i++) {
  8950. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8951. coal_now);
  8952. udelay(10);
  8953. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8954. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8955. if ((tx_idx == tnapi->tx_prod) &&
  8956. (rx_idx == (rx_start_idx + num_pkts)))
  8957. break;
  8958. }
  8959. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8960. dev_kfree_skb(skb);
  8961. if (tx_idx != tnapi->tx_prod)
  8962. goto out;
  8963. if (rx_idx != rx_start_idx + num_pkts)
  8964. goto out;
  8965. desc = &rnapi->rx_rcb[rx_start_idx];
  8966. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8967. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8968. if (opaque_key != RXD_OPAQUE_RING_STD)
  8969. goto out;
  8970. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8971. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8972. goto out;
  8973. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8974. if (rx_len != tx_len)
  8975. goto out;
  8976. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8977. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8978. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8979. for (i = 14; i < tx_len; i++) {
  8980. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8981. goto out;
  8982. }
  8983. err = 0;
  8984. /* tg3_free_rings will unmap and free the rx_skb */
  8985. out:
  8986. return err;
  8987. }
  8988. #define TG3_MAC_LOOPBACK_FAILED 1
  8989. #define TG3_PHY_LOOPBACK_FAILED 2
  8990. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8991. TG3_PHY_LOOPBACK_FAILED)
  8992. static int tg3_test_loopback(struct tg3 *tp)
  8993. {
  8994. int err = 0;
  8995. u32 cpmuctrl = 0;
  8996. if (!netif_running(tp->dev))
  8997. return TG3_LOOPBACK_FAILED;
  8998. err = tg3_reset_hw(tp, 1);
  8999. if (err)
  9000. return TG3_LOOPBACK_FAILED;
  9001. /* Turn off gphy autopowerdown. */
  9002. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9003. tg3_phy_toggle_apd(tp, false);
  9004. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9005. int i;
  9006. u32 status;
  9007. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9008. /* Wait for up to 40 microseconds to acquire lock. */
  9009. for (i = 0; i < 4; i++) {
  9010. status = tr32(TG3_CPMU_MUTEX_GNT);
  9011. if (status == CPMU_MUTEX_GNT_DRIVER)
  9012. break;
  9013. udelay(10);
  9014. }
  9015. if (status != CPMU_MUTEX_GNT_DRIVER)
  9016. return TG3_LOOPBACK_FAILED;
  9017. /* Turn off link-based power management. */
  9018. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9019. tw32(TG3_CPMU_CTRL,
  9020. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9021. CPMU_CTRL_LINK_AWARE_MODE));
  9022. }
  9023. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9024. err |= TG3_MAC_LOOPBACK_FAILED;
  9025. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9026. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9027. /* Release the mutex */
  9028. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9029. }
  9030. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9031. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9032. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9033. err |= TG3_PHY_LOOPBACK_FAILED;
  9034. }
  9035. /* Re-enable gphy autopowerdown. */
  9036. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9037. tg3_phy_toggle_apd(tp, true);
  9038. return err;
  9039. }
  9040. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9041. u64 *data)
  9042. {
  9043. struct tg3 *tp = netdev_priv(dev);
  9044. if (tp->link_config.phy_is_low_power)
  9045. tg3_set_power_state(tp, PCI_D0);
  9046. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9047. if (tg3_test_nvram(tp) != 0) {
  9048. etest->flags |= ETH_TEST_FL_FAILED;
  9049. data[0] = 1;
  9050. }
  9051. if (tg3_test_link(tp) != 0) {
  9052. etest->flags |= ETH_TEST_FL_FAILED;
  9053. data[1] = 1;
  9054. }
  9055. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9056. int err, err2 = 0, irq_sync = 0;
  9057. if (netif_running(dev)) {
  9058. tg3_phy_stop(tp);
  9059. tg3_netif_stop(tp);
  9060. irq_sync = 1;
  9061. }
  9062. tg3_full_lock(tp, irq_sync);
  9063. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9064. err = tg3_nvram_lock(tp);
  9065. tg3_halt_cpu(tp, RX_CPU_BASE);
  9066. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9067. tg3_halt_cpu(tp, TX_CPU_BASE);
  9068. if (!err)
  9069. tg3_nvram_unlock(tp);
  9070. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9071. tg3_phy_reset(tp);
  9072. if (tg3_test_registers(tp) != 0) {
  9073. etest->flags |= ETH_TEST_FL_FAILED;
  9074. data[2] = 1;
  9075. }
  9076. if (tg3_test_memory(tp) != 0) {
  9077. etest->flags |= ETH_TEST_FL_FAILED;
  9078. data[3] = 1;
  9079. }
  9080. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9081. etest->flags |= ETH_TEST_FL_FAILED;
  9082. tg3_full_unlock(tp);
  9083. if (tg3_test_interrupt(tp) != 0) {
  9084. etest->flags |= ETH_TEST_FL_FAILED;
  9085. data[5] = 1;
  9086. }
  9087. tg3_full_lock(tp, 0);
  9088. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9089. if (netif_running(dev)) {
  9090. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9091. err2 = tg3_restart_hw(tp, 1);
  9092. if (!err2)
  9093. tg3_netif_start(tp);
  9094. }
  9095. tg3_full_unlock(tp);
  9096. if (irq_sync && !err2)
  9097. tg3_phy_start(tp);
  9098. }
  9099. if (tp->link_config.phy_is_low_power)
  9100. tg3_set_power_state(tp, PCI_D3hot);
  9101. }
  9102. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9103. {
  9104. struct mii_ioctl_data *data = if_mii(ifr);
  9105. struct tg3 *tp = netdev_priv(dev);
  9106. int err;
  9107. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9108. struct phy_device *phydev;
  9109. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9110. return -EAGAIN;
  9111. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9112. return phy_mii_ioctl(phydev, data, cmd);
  9113. }
  9114. switch(cmd) {
  9115. case SIOCGMIIPHY:
  9116. data->phy_id = tp->phy_addr;
  9117. /* fallthru */
  9118. case SIOCGMIIREG: {
  9119. u32 mii_regval;
  9120. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9121. break; /* We have no PHY */
  9122. if (tp->link_config.phy_is_low_power)
  9123. return -EAGAIN;
  9124. spin_lock_bh(&tp->lock);
  9125. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9126. spin_unlock_bh(&tp->lock);
  9127. data->val_out = mii_regval;
  9128. return err;
  9129. }
  9130. case SIOCSMIIREG:
  9131. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9132. break; /* We have no PHY */
  9133. if (tp->link_config.phy_is_low_power)
  9134. return -EAGAIN;
  9135. spin_lock_bh(&tp->lock);
  9136. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9137. spin_unlock_bh(&tp->lock);
  9138. return err;
  9139. default:
  9140. /* do nothing */
  9141. break;
  9142. }
  9143. return -EOPNOTSUPP;
  9144. }
  9145. #if TG3_VLAN_TAG_USED
  9146. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9147. {
  9148. struct tg3 *tp = netdev_priv(dev);
  9149. if (!netif_running(dev)) {
  9150. tp->vlgrp = grp;
  9151. return;
  9152. }
  9153. tg3_netif_stop(tp);
  9154. tg3_full_lock(tp, 0);
  9155. tp->vlgrp = grp;
  9156. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9157. __tg3_set_rx_mode(dev);
  9158. tg3_netif_start(tp);
  9159. tg3_full_unlock(tp);
  9160. }
  9161. #endif
  9162. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9163. {
  9164. struct tg3 *tp = netdev_priv(dev);
  9165. memcpy(ec, &tp->coal, sizeof(*ec));
  9166. return 0;
  9167. }
  9168. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9169. {
  9170. struct tg3 *tp = netdev_priv(dev);
  9171. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9172. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9173. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9174. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9175. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9176. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9177. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9178. }
  9179. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9180. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9181. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9182. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9183. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9184. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9185. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9186. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9187. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9188. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9189. return -EINVAL;
  9190. /* No rx interrupts will be generated if both are zero */
  9191. if ((ec->rx_coalesce_usecs == 0) &&
  9192. (ec->rx_max_coalesced_frames == 0))
  9193. return -EINVAL;
  9194. /* No tx interrupts will be generated if both are zero */
  9195. if ((ec->tx_coalesce_usecs == 0) &&
  9196. (ec->tx_max_coalesced_frames == 0))
  9197. return -EINVAL;
  9198. /* Only copy relevant parameters, ignore all others. */
  9199. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9200. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9201. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9202. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9203. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9204. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9205. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9206. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9207. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9208. if (netif_running(dev)) {
  9209. tg3_full_lock(tp, 0);
  9210. __tg3_set_coalesce(tp, &tp->coal);
  9211. tg3_full_unlock(tp);
  9212. }
  9213. return 0;
  9214. }
  9215. static const struct ethtool_ops tg3_ethtool_ops = {
  9216. .get_settings = tg3_get_settings,
  9217. .set_settings = tg3_set_settings,
  9218. .get_drvinfo = tg3_get_drvinfo,
  9219. .get_regs_len = tg3_get_regs_len,
  9220. .get_regs = tg3_get_regs,
  9221. .get_wol = tg3_get_wol,
  9222. .set_wol = tg3_set_wol,
  9223. .get_msglevel = tg3_get_msglevel,
  9224. .set_msglevel = tg3_set_msglevel,
  9225. .nway_reset = tg3_nway_reset,
  9226. .get_link = ethtool_op_get_link,
  9227. .get_eeprom_len = tg3_get_eeprom_len,
  9228. .get_eeprom = tg3_get_eeprom,
  9229. .set_eeprom = tg3_set_eeprom,
  9230. .get_ringparam = tg3_get_ringparam,
  9231. .set_ringparam = tg3_set_ringparam,
  9232. .get_pauseparam = tg3_get_pauseparam,
  9233. .set_pauseparam = tg3_set_pauseparam,
  9234. .get_rx_csum = tg3_get_rx_csum,
  9235. .set_rx_csum = tg3_set_rx_csum,
  9236. .set_tx_csum = tg3_set_tx_csum,
  9237. .set_sg = ethtool_op_set_sg,
  9238. .set_tso = tg3_set_tso,
  9239. .self_test = tg3_self_test,
  9240. .get_strings = tg3_get_strings,
  9241. .phys_id = tg3_phys_id,
  9242. .get_ethtool_stats = tg3_get_ethtool_stats,
  9243. .get_coalesce = tg3_get_coalesce,
  9244. .set_coalesce = tg3_set_coalesce,
  9245. .get_sset_count = tg3_get_sset_count,
  9246. };
  9247. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9248. {
  9249. u32 cursize, val, magic;
  9250. tp->nvram_size = EEPROM_CHIP_SIZE;
  9251. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9252. return;
  9253. if ((magic != TG3_EEPROM_MAGIC) &&
  9254. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9255. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9256. return;
  9257. /*
  9258. * Size the chip by reading offsets at increasing powers of two.
  9259. * When we encounter our validation signature, we know the addressing
  9260. * has wrapped around, and thus have our chip size.
  9261. */
  9262. cursize = 0x10;
  9263. while (cursize < tp->nvram_size) {
  9264. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9265. return;
  9266. if (val == magic)
  9267. break;
  9268. cursize <<= 1;
  9269. }
  9270. tp->nvram_size = cursize;
  9271. }
  9272. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9273. {
  9274. u32 val;
  9275. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9276. tg3_nvram_read(tp, 0, &val) != 0)
  9277. return;
  9278. /* Selfboot format */
  9279. if (val != TG3_EEPROM_MAGIC) {
  9280. tg3_get_eeprom_size(tp);
  9281. return;
  9282. }
  9283. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9284. if (val != 0) {
  9285. /* This is confusing. We want to operate on the
  9286. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9287. * call will read from NVRAM and byteswap the data
  9288. * according to the byteswapping settings for all
  9289. * other register accesses. This ensures the data we
  9290. * want will always reside in the lower 16-bits.
  9291. * However, the data in NVRAM is in LE format, which
  9292. * means the data from the NVRAM read will always be
  9293. * opposite the endianness of the CPU. The 16-bit
  9294. * byteswap then brings the data to CPU endianness.
  9295. */
  9296. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9297. return;
  9298. }
  9299. }
  9300. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9301. }
  9302. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9303. {
  9304. u32 nvcfg1;
  9305. nvcfg1 = tr32(NVRAM_CFG1);
  9306. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9307. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9308. } else {
  9309. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9310. tw32(NVRAM_CFG1, nvcfg1);
  9311. }
  9312. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9313. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9314. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9315. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9316. tp->nvram_jedecnum = JEDEC_ATMEL;
  9317. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9318. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9319. break;
  9320. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9321. tp->nvram_jedecnum = JEDEC_ATMEL;
  9322. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9323. break;
  9324. case FLASH_VENDOR_ATMEL_EEPROM:
  9325. tp->nvram_jedecnum = JEDEC_ATMEL;
  9326. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9327. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9328. break;
  9329. case FLASH_VENDOR_ST:
  9330. tp->nvram_jedecnum = JEDEC_ST;
  9331. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9332. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9333. break;
  9334. case FLASH_VENDOR_SAIFUN:
  9335. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9336. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9337. break;
  9338. case FLASH_VENDOR_SST_SMALL:
  9339. case FLASH_VENDOR_SST_LARGE:
  9340. tp->nvram_jedecnum = JEDEC_SST;
  9341. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9342. break;
  9343. }
  9344. } else {
  9345. tp->nvram_jedecnum = JEDEC_ATMEL;
  9346. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9347. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9348. }
  9349. }
  9350. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9351. {
  9352. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9353. case FLASH_5752PAGE_SIZE_256:
  9354. tp->nvram_pagesize = 256;
  9355. break;
  9356. case FLASH_5752PAGE_SIZE_512:
  9357. tp->nvram_pagesize = 512;
  9358. break;
  9359. case FLASH_5752PAGE_SIZE_1K:
  9360. tp->nvram_pagesize = 1024;
  9361. break;
  9362. case FLASH_5752PAGE_SIZE_2K:
  9363. tp->nvram_pagesize = 2048;
  9364. break;
  9365. case FLASH_5752PAGE_SIZE_4K:
  9366. tp->nvram_pagesize = 4096;
  9367. break;
  9368. case FLASH_5752PAGE_SIZE_264:
  9369. tp->nvram_pagesize = 264;
  9370. break;
  9371. case FLASH_5752PAGE_SIZE_528:
  9372. tp->nvram_pagesize = 528;
  9373. break;
  9374. }
  9375. }
  9376. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9377. {
  9378. u32 nvcfg1;
  9379. nvcfg1 = tr32(NVRAM_CFG1);
  9380. /* NVRAM protection for TPM */
  9381. if (nvcfg1 & (1 << 27))
  9382. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9383. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9384. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9385. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9386. tp->nvram_jedecnum = JEDEC_ATMEL;
  9387. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9388. break;
  9389. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9390. tp->nvram_jedecnum = JEDEC_ATMEL;
  9391. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9392. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9393. break;
  9394. case FLASH_5752VENDOR_ST_M45PE10:
  9395. case FLASH_5752VENDOR_ST_M45PE20:
  9396. case FLASH_5752VENDOR_ST_M45PE40:
  9397. tp->nvram_jedecnum = JEDEC_ST;
  9398. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9399. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9400. break;
  9401. }
  9402. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9403. tg3_nvram_get_pagesize(tp, nvcfg1);
  9404. } else {
  9405. /* For eeprom, set pagesize to maximum eeprom size */
  9406. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9407. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9408. tw32(NVRAM_CFG1, nvcfg1);
  9409. }
  9410. }
  9411. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9412. {
  9413. u32 nvcfg1, protect = 0;
  9414. nvcfg1 = tr32(NVRAM_CFG1);
  9415. /* NVRAM protection for TPM */
  9416. if (nvcfg1 & (1 << 27)) {
  9417. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9418. protect = 1;
  9419. }
  9420. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9421. switch (nvcfg1) {
  9422. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9423. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9424. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9425. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9426. tp->nvram_jedecnum = JEDEC_ATMEL;
  9427. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9428. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9429. tp->nvram_pagesize = 264;
  9430. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9431. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9432. tp->nvram_size = (protect ? 0x3e200 :
  9433. TG3_NVRAM_SIZE_512KB);
  9434. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9435. tp->nvram_size = (protect ? 0x1f200 :
  9436. TG3_NVRAM_SIZE_256KB);
  9437. else
  9438. tp->nvram_size = (protect ? 0x1f200 :
  9439. TG3_NVRAM_SIZE_128KB);
  9440. break;
  9441. case FLASH_5752VENDOR_ST_M45PE10:
  9442. case FLASH_5752VENDOR_ST_M45PE20:
  9443. case FLASH_5752VENDOR_ST_M45PE40:
  9444. tp->nvram_jedecnum = JEDEC_ST;
  9445. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9446. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9447. tp->nvram_pagesize = 256;
  9448. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9449. tp->nvram_size = (protect ?
  9450. TG3_NVRAM_SIZE_64KB :
  9451. TG3_NVRAM_SIZE_128KB);
  9452. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9453. tp->nvram_size = (protect ?
  9454. TG3_NVRAM_SIZE_64KB :
  9455. TG3_NVRAM_SIZE_256KB);
  9456. else
  9457. tp->nvram_size = (protect ?
  9458. TG3_NVRAM_SIZE_128KB :
  9459. TG3_NVRAM_SIZE_512KB);
  9460. break;
  9461. }
  9462. }
  9463. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9464. {
  9465. u32 nvcfg1;
  9466. nvcfg1 = tr32(NVRAM_CFG1);
  9467. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9468. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9469. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9470. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9471. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9472. tp->nvram_jedecnum = JEDEC_ATMEL;
  9473. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9474. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9475. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9476. tw32(NVRAM_CFG1, nvcfg1);
  9477. break;
  9478. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9479. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9480. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9481. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9482. tp->nvram_jedecnum = JEDEC_ATMEL;
  9483. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9484. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9485. tp->nvram_pagesize = 264;
  9486. break;
  9487. case FLASH_5752VENDOR_ST_M45PE10:
  9488. case FLASH_5752VENDOR_ST_M45PE20:
  9489. case FLASH_5752VENDOR_ST_M45PE40:
  9490. tp->nvram_jedecnum = JEDEC_ST;
  9491. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9492. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9493. tp->nvram_pagesize = 256;
  9494. break;
  9495. }
  9496. }
  9497. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9498. {
  9499. u32 nvcfg1, protect = 0;
  9500. nvcfg1 = tr32(NVRAM_CFG1);
  9501. /* NVRAM protection for TPM */
  9502. if (nvcfg1 & (1 << 27)) {
  9503. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9504. protect = 1;
  9505. }
  9506. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9507. switch (nvcfg1) {
  9508. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9509. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9510. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9511. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9512. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9513. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9514. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9515. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9516. tp->nvram_jedecnum = JEDEC_ATMEL;
  9517. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9518. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9519. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9520. tp->nvram_pagesize = 256;
  9521. break;
  9522. case FLASH_5761VENDOR_ST_A_M45PE20:
  9523. case FLASH_5761VENDOR_ST_A_M45PE40:
  9524. case FLASH_5761VENDOR_ST_A_M45PE80:
  9525. case FLASH_5761VENDOR_ST_A_M45PE16:
  9526. case FLASH_5761VENDOR_ST_M_M45PE20:
  9527. case FLASH_5761VENDOR_ST_M_M45PE40:
  9528. case FLASH_5761VENDOR_ST_M_M45PE80:
  9529. case FLASH_5761VENDOR_ST_M_M45PE16:
  9530. tp->nvram_jedecnum = JEDEC_ST;
  9531. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9532. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9533. tp->nvram_pagesize = 256;
  9534. break;
  9535. }
  9536. if (protect) {
  9537. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9538. } else {
  9539. switch (nvcfg1) {
  9540. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9541. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9542. case FLASH_5761VENDOR_ST_A_M45PE16:
  9543. case FLASH_5761VENDOR_ST_M_M45PE16:
  9544. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9545. break;
  9546. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9547. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9548. case FLASH_5761VENDOR_ST_A_M45PE80:
  9549. case FLASH_5761VENDOR_ST_M_M45PE80:
  9550. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9551. break;
  9552. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9553. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9554. case FLASH_5761VENDOR_ST_A_M45PE40:
  9555. case FLASH_5761VENDOR_ST_M_M45PE40:
  9556. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9557. break;
  9558. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9559. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9560. case FLASH_5761VENDOR_ST_A_M45PE20:
  9561. case FLASH_5761VENDOR_ST_M_M45PE20:
  9562. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9563. break;
  9564. }
  9565. }
  9566. }
  9567. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9568. {
  9569. tp->nvram_jedecnum = JEDEC_ATMEL;
  9570. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9571. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9572. }
  9573. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9574. {
  9575. u32 nvcfg1;
  9576. nvcfg1 = tr32(NVRAM_CFG1);
  9577. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9578. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9579. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9580. tp->nvram_jedecnum = JEDEC_ATMEL;
  9581. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9582. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9583. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9584. tw32(NVRAM_CFG1, nvcfg1);
  9585. return;
  9586. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9587. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9588. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9589. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9590. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9591. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9592. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9593. tp->nvram_jedecnum = JEDEC_ATMEL;
  9594. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9595. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9596. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9597. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9598. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9599. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9600. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9601. break;
  9602. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9603. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9604. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9605. break;
  9606. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9607. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9608. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9609. break;
  9610. }
  9611. break;
  9612. case FLASH_5752VENDOR_ST_M45PE10:
  9613. case FLASH_5752VENDOR_ST_M45PE20:
  9614. case FLASH_5752VENDOR_ST_M45PE40:
  9615. tp->nvram_jedecnum = JEDEC_ST;
  9616. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9617. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9618. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9619. case FLASH_5752VENDOR_ST_M45PE10:
  9620. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9621. break;
  9622. case FLASH_5752VENDOR_ST_M45PE20:
  9623. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9624. break;
  9625. case FLASH_5752VENDOR_ST_M45PE40:
  9626. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9627. break;
  9628. }
  9629. break;
  9630. default:
  9631. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9632. return;
  9633. }
  9634. tg3_nvram_get_pagesize(tp, nvcfg1);
  9635. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9636. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9637. }
  9638. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9639. {
  9640. u32 nvcfg1;
  9641. nvcfg1 = tr32(NVRAM_CFG1);
  9642. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9643. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9644. case FLASH_5717VENDOR_MICRO_EEPROM:
  9645. tp->nvram_jedecnum = JEDEC_ATMEL;
  9646. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9647. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9648. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9649. tw32(NVRAM_CFG1, nvcfg1);
  9650. return;
  9651. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9652. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9653. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9654. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9655. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9656. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9657. case FLASH_5717VENDOR_ATMEL_45USPT:
  9658. tp->nvram_jedecnum = JEDEC_ATMEL;
  9659. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9660. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9661. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9662. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9663. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9664. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9665. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9666. break;
  9667. default:
  9668. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9669. break;
  9670. }
  9671. break;
  9672. case FLASH_5717VENDOR_ST_M_M25PE10:
  9673. case FLASH_5717VENDOR_ST_A_M25PE10:
  9674. case FLASH_5717VENDOR_ST_M_M45PE10:
  9675. case FLASH_5717VENDOR_ST_A_M45PE10:
  9676. case FLASH_5717VENDOR_ST_M_M25PE20:
  9677. case FLASH_5717VENDOR_ST_A_M25PE20:
  9678. case FLASH_5717VENDOR_ST_M_M45PE20:
  9679. case FLASH_5717VENDOR_ST_A_M45PE20:
  9680. case FLASH_5717VENDOR_ST_25USPT:
  9681. case FLASH_5717VENDOR_ST_45USPT:
  9682. tp->nvram_jedecnum = JEDEC_ST;
  9683. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9684. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9685. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9686. case FLASH_5717VENDOR_ST_M_M25PE20:
  9687. case FLASH_5717VENDOR_ST_A_M25PE20:
  9688. case FLASH_5717VENDOR_ST_M_M45PE20:
  9689. case FLASH_5717VENDOR_ST_A_M45PE20:
  9690. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9691. break;
  9692. default:
  9693. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9694. break;
  9695. }
  9696. break;
  9697. default:
  9698. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9699. return;
  9700. }
  9701. tg3_nvram_get_pagesize(tp, nvcfg1);
  9702. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9703. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9704. }
  9705. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9706. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9707. {
  9708. tw32_f(GRC_EEPROM_ADDR,
  9709. (EEPROM_ADDR_FSM_RESET |
  9710. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9711. EEPROM_ADDR_CLKPERD_SHIFT)));
  9712. msleep(1);
  9713. /* Enable seeprom accesses. */
  9714. tw32_f(GRC_LOCAL_CTRL,
  9715. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9716. udelay(100);
  9717. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9718. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9719. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9720. if (tg3_nvram_lock(tp)) {
  9721. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9722. "tg3_nvram_init failed.\n", tp->dev->name);
  9723. return;
  9724. }
  9725. tg3_enable_nvram_access(tp);
  9726. tp->nvram_size = 0;
  9727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9728. tg3_get_5752_nvram_info(tp);
  9729. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9730. tg3_get_5755_nvram_info(tp);
  9731. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9733. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9734. tg3_get_5787_nvram_info(tp);
  9735. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9736. tg3_get_5761_nvram_info(tp);
  9737. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9738. tg3_get_5906_nvram_info(tp);
  9739. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9740. tg3_get_57780_nvram_info(tp);
  9741. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9742. tg3_get_5717_nvram_info(tp);
  9743. else
  9744. tg3_get_nvram_info(tp);
  9745. if (tp->nvram_size == 0)
  9746. tg3_get_nvram_size(tp);
  9747. tg3_disable_nvram_access(tp);
  9748. tg3_nvram_unlock(tp);
  9749. } else {
  9750. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9751. tg3_get_eeprom_size(tp);
  9752. }
  9753. }
  9754. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9755. u32 offset, u32 len, u8 *buf)
  9756. {
  9757. int i, j, rc = 0;
  9758. u32 val;
  9759. for (i = 0; i < len; i += 4) {
  9760. u32 addr;
  9761. __be32 data;
  9762. addr = offset + i;
  9763. memcpy(&data, buf + i, 4);
  9764. /*
  9765. * The SEEPROM interface expects the data to always be opposite
  9766. * the native endian format. We accomplish this by reversing
  9767. * all the operations that would have been performed on the
  9768. * data from a call to tg3_nvram_read_be32().
  9769. */
  9770. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9771. val = tr32(GRC_EEPROM_ADDR);
  9772. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9773. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9774. EEPROM_ADDR_READ);
  9775. tw32(GRC_EEPROM_ADDR, val |
  9776. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9777. (addr & EEPROM_ADDR_ADDR_MASK) |
  9778. EEPROM_ADDR_START |
  9779. EEPROM_ADDR_WRITE);
  9780. for (j = 0; j < 1000; j++) {
  9781. val = tr32(GRC_EEPROM_ADDR);
  9782. if (val & EEPROM_ADDR_COMPLETE)
  9783. break;
  9784. msleep(1);
  9785. }
  9786. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9787. rc = -EBUSY;
  9788. break;
  9789. }
  9790. }
  9791. return rc;
  9792. }
  9793. /* offset and length are dword aligned */
  9794. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9795. u8 *buf)
  9796. {
  9797. int ret = 0;
  9798. u32 pagesize = tp->nvram_pagesize;
  9799. u32 pagemask = pagesize - 1;
  9800. u32 nvram_cmd;
  9801. u8 *tmp;
  9802. tmp = kmalloc(pagesize, GFP_KERNEL);
  9803. if (tmp == NULL)
  9804. return -ENOMEM;
  9805. while (len) {
  9806. int j;
  9807. u32 phy_addr, page_off, size;
  9808. phy_addr = offset & ~pagemask;
  9809. for (j = 0; j < pagesize; j += 4) {
  9810. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9811. (__be32 *) (tmp + j));
  9812. if (ret)
  9813. break;
  9814. }
  9815. if (ret)
  9816. break;
  9817. page_off = offset & pagemask;
  9818. size = pagesize;
  9819. if (len < size)
  9820. size = len;
  9821. len -= size;
  9822. memcpy(tmp + page_off, buf, size);
  9823. offset = offset + (pagesize - page_off);
  9824. tg3_enable_nvram_access(tp);
  9825. /*
  9826. * Before we can erase the flash page, we need
  9827. * to issue a special "write enable" command.
  9828. */
  9829. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9830. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9831. break;
  9832. /* Erase the target page */
  9833. tw32(NVRAM_ADDR, phy_addr);
  9834. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9835. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9836. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9837. break;
  9838. /* Issue another write enable to start the write. */
  9839. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9840. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9841. break;
  9842. for (j = 0; j < pagesize; j += 4) {
  9843. __be32 data;
  9844. data = *((__be32 *) (tmp + j));
  9845. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9846. tw32(NVRAM_ADDR, phy_addr + j);
  9847. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9848. NVRAM_CMD_WR;
  9849. if (j == 0)
  9850. nvram_cmd |= NVRAM_CMD_FIRST;
  9851. else if (j == (pagesize - 4))
  9852. nvram_cmd |= NVRAM_CMD_LAST;
  9853. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9854. break;
  9855. }
  9856. if (ret)
  9857. break;
  9858. }
  9859. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9860. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9861. kfree(tmp);
  9862. return ret;
  9863. }
  9864. /* offset and length are dword aligned */
  9865. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9866. u8 *buf)
  9867. {
  9868. int i, ret = 0;
  9869. for (i = 0; i < len; i += 4, offset += 4) {
  9870. u32 page_off, phy_addr, nvram_cmd;
  9871. __be32 data;
  9872. memcpy(&data, buf + i, 4);
  9873. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9874. page_off = offset % tp->nvram_pagesize;
  9875. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9876. tw32(NVRAM_ADDR, phy_addr);
  9877. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9878. if ((page_off == 0) || (i == 0))
  9879. nvram_cmd |= NVRAM_CMD_FIRST;
  9880. if (page_off == (tp->nvram_pagesize - 4))
  9881. nvram_cmd |= NVRAM_CMD_LAST;
  9882. if (i == (len - 4))
  9883. nvram_cmd |= NVRAM_CMD_LAST;
  9884. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9885. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9886. (tp->nvram_jedecnum == JEDEC_ST) &&
  9887. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9888. if ((ret = tg3_nvram_exec_cmd(tp,
  9889. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9890. NVRAM_CMD_DONE)))
  9891. break;
  9892. }
  9893. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9894. /* We always do complete word writes to eeprom. */
  9895. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9896. }
  9897. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9898. break;
  9899. }
  9900. return ret;
  9901. }
  9902. /* offset and length are dword aligned */
  9903. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9904. {
  9905. int ret;
  9906. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9907. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9908. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9909. udelay(40);
  9910. }
  9911. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9912. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9913. }
  9914. else {
  9915. u32 grc_mode;
  9916. ret = tg3_nvram_lock(tp);
  9917. if (ret)
  9918. return ret;
  9919. tg3_enable_nvram_access(tp);
  9920. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9921. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9922. tw32(NVRAM_WRITE1, 0x406);
  9923. grc_mode = tr32(GRC_MODE);
  9924. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9925. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9926. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9927. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9928. buf);
  9929. }
  9930. else {
  9931. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9932. buf);
  9933. }
  9934. grc_mode = tr32(GRC_MODE);
  9935. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9936. tg3_disable_nvram_access(tp);
  9937. tg3_nvram_unlock(tp);
  9938. }
  9939. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9940. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9941. udelay(40);
  9942. }
  9943. return ret;
  9944. }
  9945. struct subsys_tbl_ent {
  9946. u16 subsys_vendor, subsys_devid;
  9947. u32 phy_id;
  9948. };
  9949. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9950. /* Broadcom boards. */
  9951. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9952. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9953. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9954. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9955. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9956. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9957. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9958. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9959. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9960. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9961. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9962. /* 3com boards. */
  9963. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9964. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9965. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9966. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9967. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9968. /* DELL boards. */
  9969. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9970. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9971. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9972. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9973. /* Compaq boards. */
  9974. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9975. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9976. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9977. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9978. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9979. /* IBM boards. */
  9980. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9981. };
  9982. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9983. {
  9984. int i;
  9985. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9986. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9987. tp->pdev->subsystem_vendor) &&
  9988. (subsys_id_to_phy_id[i].subsys_devid ==
  9989. tp->pdev->subsystem_device))
  9990. return &subsys_id_to_phy_id[i];
  9991. }
  9992. return NULL;
  9993. }
  9994. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9995. {
  9996. u32 val;
  9997. u16 pmcsr;
  9998. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9999. * so need make sure we're in D0.
  10000. */
  10001. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10002. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10003. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10004. msleep(1);
  10005. /* Make sure register accesses (indirect or otherwise)
  10006. * will function correctly.
  10007. */
  10008. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10009. tp->misc_host_ctrl);
  10010. /* The memory arbiter has to be enabled in order for SRAM accesses
  10011. * to succeed. Normally on powerup the tg3 chip firmware will make
  10012. * sure it is enabled, but other entities such as system netboot
  10013. * code might disable it.
  10014. */
  10015. val = tr32(MEMARB_MODE);
  10016. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10017. tp->phy_id = PHY_ID_INVALID;
  10018. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10019. /* Assume an onboard device and WOL capable by default. */
  10020. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10022. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10023. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10024. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10025. }
  10026. val = tr32(VCPU_CFGSHDW);
  10027. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10028. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10029. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10030. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10031. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10032. goto done;
  10033. }
  10034. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10035. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10036. u32 nic_cfg, led_cfg;
  10037. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10038. int eeprom_phy_serdes = 0;
  10039. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10040. tp->nic_sram_data_cfg = nic_cfg;
  10041. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10042. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10043. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10044. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10045. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10046. (ver > 0) && (ver < 0x100))
  10047. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10049. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10050. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10051. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10052. eeprom_phy_serdes = 1;
  10053. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10054. if (nic_phy_id != 0) {
  10055. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10056. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10057. eeprom_phy_id = (id1 >> 16) << 10;
  10058. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10059. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10060. } else
  10061. eeprom_phy_id = 0;
  10062. tp->phy_id = eeprom_phy_id;
  10063. if (eeprom_phy_serdes) {
  10064. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  10065. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10066. else
  10067. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10068. }
  10069. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10070. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10071. SHASTA_EXT_LED_MODE_MASK);
  10072. else
  10073. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10074. switch (led_cfg) {
  10075. default:
  10076. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10077. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10078. break;
  10079. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10080. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10081. break;
  10082. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10083. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10084. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10085. * read on some older 5700/5701 bootcode.
  10086. */
  10087. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10088. ASIC_REV_5700 ||
  10089. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10090. ASIC_REV_5701)
  10091. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10092. break;
  10093. case SHASTA_EXT_LED_SHARED:
  10094. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10095. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10096. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10097. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10098. LED_CTRL_MODE_PHY_2);
  10099. break;
  10100. case SHASTA_EXT_LED_MAC:
  10101. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10102. break;
  10103. case SHASTA_EXT_LED_COMBO:
  10104. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10105. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10106. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10107. LED_CTRL_MODE_PHY_2);
  10108. break;
  10109. }
  10110. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10112. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10113. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10114. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10115. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10116. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10117. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10118. if ((tp->pdev->subsystem_vendor ==
  10119. PCI_VENDOR_ID_ARIMA) &&
  10120. (tp->pdev->subsystem_device == 0x205a ||
  10121. tp->pdev->subsystem_device == 0x2063))
  10122. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10123. } else {
  10124. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10125. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10126. }
  10127. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10128. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10129. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10130. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10131. }
  10132. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10133. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10134. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10135. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10136. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10137. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10138. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10139. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10140. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10141. if (cfg2 & (1 << 17))
  10142. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10143. /* serdes signal pre-emphasis in register 0x590 set by */
  10144. /* bootcode if bit 18 is set */
  10145. if (cfg2 & (1 << 18))
  10146. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10147. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10148. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10149. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10150. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10151. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10152. u32 cfg3;
  10153. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10154. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10155. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10156. }
  10157. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  10158. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  10159. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10160. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10161. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10162. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10163. }
  10164. done:
  10165. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10166. device_set_wakeup_enable(&tp->pdev->dev,
  10167. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10168. }
  10169. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10170. {
  10171. int i;
  10172. u32 val;
  10173. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10174. tw32(OTP_CTRL, cmd);
  10175. /* Wait for up to 1 ms for command to execute. */
  10176. for (i = 0; i < 100; i++) {
  10177. val = tr32(OTP_STATUS);
  10178. if (val & OTP_STATUS_CMD_DONE)
  10179. break;
  10180. udelay(10);
  10181. }
  10182. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10183. }
  10184. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10185. * configuration is a 32-bit value that straddles the alignment boundary.
  10186. * We do two 32-bit reads and then shift and merge the results.
  10187. */
  10188. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10189. {
  10190. u32 bhalf_otp, thalf_otp;
  10191. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10192. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10193. return 0;
  10194. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10195. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10196. return 0;
  10197. thalf_otp = tr32(OTP_READ_DATA);
  10198. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10199. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10200. return 0;
  10201. bhalf_otp = tr32(OTP_READ_DATA);
  10202. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10203. }
  10204. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10205. {
  10206. u32 hw_phy_id_1, hw_phy_id_2;
  10207. u32 hw_phy_id, hw_phy_id_masked;
  10208. int err;
  10209. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10210. return tg3_phy_init(tp);
  10211. /* Reading the PHY ID register can conflict with ASF
  10212. * firmware access to the PHY hardware.
  10213. */
  10214. err = 0;
  10215. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10216. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10217. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10218. } else {
  10219. /* Now read the physical PHY_ID from the chip and verify
  10220. * that it is sane. If it doesn't look good, we fall back
  10221. * to either the hard-coded table based PHY_ID and failing
  10222. * that the value found in the eeprom area.
  10223. */
  10224. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10225. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10226. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10227. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10228. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10229. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10230. }
  10231. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10232. tp->phy_id = hw_phy_id;
  10233. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10234. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10235. else
  10236. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10237. } else {
  10238. if (tp->phy_id != PHY_ID_INVALID) {
  10239. /* Do nothing, phy ID already set up in
  10240. * tg3_get_eeprom_hw_cfg().
  10241. */
  10242. } else {
  10243. struct subsys_tbl_ent *p;
  10244. /* No eeprom signature? Try the hardcoded
  10245. * subsys device table.
  10246. */
  10247. p = lookup_by_subsys(tp);
  10248. if (!p)
  10249. return -ENODEV;
  10250. tp->phy_id = p->phy_id;
  10251. if (!tp->phy_id ||
  10252. tp->phy_id == PHY_ID_BCM8002)
  10253. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10254. }
  10255. }
  10256. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10257. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10258. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10259. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10260. tg3_readphy(tp, MII_BMSR, &bmsr);
  10261. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10262. (bmsr & BMSR_LSTATUS))
  10263. goto skip_phy_reset;
  10264. err = tg3_phy_reset(tp);
  10265. if (err)
  10266. return err;
  10267. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10268. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10269. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10270. tg3_ctrl = 0;
  10271. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10272. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10273. MII_TG3_CTRL_ADV_1000_FULL);
  10274. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10275. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10276. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10277. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10278. }
  10279. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10280. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10281. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10282. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10283. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10284. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10285. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10286. tg3_writephy(tp, MII_BMCR,
  10287. BMCR_ANENABLE | BMCR_ANRESTART);
  10288. }
  10289. tg3_phy_set_wirespeed(tp);
  10290. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10291. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10292. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10293. }
  10294. skip_phy_reset:
  10295. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10296. err = tg3_init_5401phy_dsp(tp);
  10297. if (err)
  10298. return err;
  10299. }
  10300. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10301. err = tg3_init_5401phy_dsp(tp);
  10302. }
  10303. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10304. tp->link_config.advertising =
  10305. (ADVERTISED_1000baseT_Half |
  10306. ADVERTISED_1000baseT_Full |
  10307. ADVERTISED_Autoneg |
  10308. ADVERTISED_FIBRE);
  10309. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10310. tp->link_config.advertising &=
  10311. ~(ADVERTISED_1000baseT_Half |
  10312. ADVERTISED_1000baseT_Full);
  10313. return err;
  10314. }
  10315. static void __devinit tg3_read_partno(struct tg3 *tp)
  10316. {
  10317. unsigned char vpd_data[256]; /* in little-endian format */
  10318. unsigned int i;
  10319. u32 magic;
  10320. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10321. tg3_nvram_read(tp, 0x0, &magic))
  10322. goto out_not_found;
  10323. if (magic == TG3_EEPROM_MAGIC) {
  10324. for (i = 0; i < 256; i += 4) {
  10325. u32 tmp;
  10326. /* The data is in little-endian format in NVRAM.
  10327. * Use the big-endian read routines to preserve
  10328. * the byte order as it exists in NVRAM.
  10329. */
  10330. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10331. goto out_not_found;
  10332. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10333. }
  10334. } else {
  10335. int vpd_cap;
  10336. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10337. for (i = 0; i < 256; i += 4) {
  10338. u32 tmp, j = 0;
  10339. __le32 v;
  10340. u16 tmp16;
  10341. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10342. i);
  10343. while (j++ < 100) {
  10344. pci_read_config_word(tp->pdev, vpd_cap +
  10345. PCI_VPD_ADDR, &tmp16);
  10346. if (tmp16 & 0x8000)
  10347. break;
  10348. msleep(1);
  10349. }
  10350. if (!(tmp16 & 0x8000))
  10351. goto out_not_found;
  10352. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10353. &tmp);
  10354. v = cpu_to_le32(tmp);
  10355. memcpy(&vpd_data[i], &v, sizeof(v));
  10356. }
  10357. }
  10358. /* Now parse and find the part number. */
  10359. for (i = 0; i < 254; ) {
  10360. unsigned char val = vpd_data[i];
  10361. unsigned int block_end;
  10362. if (val == 0x82 || val == 0x91) {
  10363. i = (i + 3 +
  10364. (vpd_data[i + 1] +
  10365. (vpd_data[i + 2] << 8)));
  10366. continue;
  10367. }
  10368. if (val != 0x90)
  10369. goto out_not_found;
  10370. block_end = (i + 3 +
  10371. (vpd_data[i + 1] +
  10372. (vpd_data[i + 2] << 8)));
  10373. i += 3;
  10374. if (block_end > 256)
  10375. goto out_not_found;
  10376. while (i < (block_end - 2)) {
  10377. if (vpd_data[i + 0] == 'P' &&
  10378. vpd_data[i + 1] == 'N') {
  10379. int partno_len = vpd_data[i + 2];
  10380. i += 3;
  10381. if (partno_len > 24 || (partno_len + i) > 256)
  10382. goto out_not_found;
  10383. memcpy(tp->board_part_number,
  10384. &vpd_data[i], partno_len);
  10385. /* Success. */
  10386. return;
  10387. }
  10388. i += 3 + vpd_data[i + 2];
  10389. }
  10390. /* Part number not found. */
  10391. goto out_not_found;
  10392. }
  10393. out_not_found:
  10394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10395. strcpy(tp->board_part_number, "BCM95906");
  10396. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10397. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10398. strcpy(tp->board_part_number, "BCM57780");
  10399. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10400. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10401. strcpy(tp->board_part_number, "BCM57760");
  10402. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10403. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10404. strcpy(tp->board_part_number, "BCM57790");
  10405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10406. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10407. strcpy(tp->board_part_number, "BCM57788");
  10408. else
  10409. strcpy(tp->board_part_number, "none");
  10410. }
  10411. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10412. {
  10413. u32 val;
  10414. if (tg3_nvram_read(tp, offset, &val) ||
  10415. (val & 0xfc000000) != 0x0c000000 ||
  10416. tg3_nvram_read(tp, offset + 4, &val) ||
  10417. val != 0)
  10418. return 0;
  10419. return 1;
  10420. }
  10421. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10422. {
  10423. u32 val, offset, start, ver_offset;
  10424. int i;
  10425. bool newver = false;
  10426. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10427. tg3_nvram_read(tp, 0x4, &start))
  10428. return;
  10429. offset = tg3_nvram_logical_addr(tp, offset);
  10430. if (tg3_nvram_read(tp, offset, &val))
  10431. return;
  10432. if ((val & 0xfc000000) == 0x0c000000) {
  10433. if (tg3_nvram_read(tp, offset + 4, &val))
  10434. return;
  10435. if (val == 0)
  10436. newver = true;
  10437. }
  10438. if (newver) {
  10439. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10440. return;
  10441. offset = offset + ver_offset - start;
  10442. for (i = 0; i < 16; i += 4) {
  10443. __be32 v;
  10444. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10445. return;
  10446. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10447. }
  10448. } else {
  10449. u32 major, minor;
  10450. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10451. return;
  10452. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10453. TG3_NVM_BCVER_MAJSFT;
  10454. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10455. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10456. }
  10457. }
  10458. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10459. {
  10460. u32 val, major, minor;
  10461. /* Use native endian representation */
  10462. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10463. return;
  10464. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10465. TG3_NVM_HWSB_CFG1_MAJSFT;
  10466. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10467. TG3_NVM_HWSB_CFG1_MINSFT;
  10468. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10469. }
  10470. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10471. {
  10472. u32 offset, major, minor, build;
  10473. tp->fw_ver[0] = 's';
  10474. tp->fw_ver[1] = 'b';
  10475. tp->fw_ver[2] = '\0';
  10476. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10477. return;
  10478. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10479. case TG3_EEPROM_SB_REVISION_0:
  10480. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10481. break;
  10482. case TG3_EEPROM_SB_REVISION_2:
  10483. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10484. break;
  10485. case TG3_EEPROM_SB_REVISION_3:
  10486. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10487. break;
  10488. default:
  10489. return;
  10490. }
  10491. if (tg3_nvram_read(tp, offset, &val))
  10492. return;
  10493. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10494. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10495. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10496. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10497. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10498. if (minor > 99 || build > 26)
  10499. return;
  10500. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10501. if (build > 0) {
  10502. tp->fw_ver[8] = 'a' + build - 1;
  10503. tp->fw_ver[9] = '\0';
  10504. }
  10505. }
  10506. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10507. {
  10508. u32 val, offset, start;
  10509. int i, vlen;
  10510. for (offset = TG3_NVM_DIR_START;
  10511. offset < TG3_NVM_DIR_END;
  10512. offset += TG3_NVM_DIRENT_SIZE) {
  10513. if (tg3_nvram_read(tp, offset, &val))
  10514. return;
  10515. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10516. break;
  10517. }
  10518. if (offset == TG3_NVM_DIR_END)
  10519. return;
  10520. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10521. start = 0x08000000;
  10522. else if (tg3_nvram_read(tp, offset - 4, &start))
  10523. return;
  10524. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10525. !tg3_fw_img_is_valid(tp, offset) ||
  10526. tg3_nvram_read(tp, offset + 8, &val))
  10527. return;
  10528. offset += val - start;
  10529. vlen = strlen(tp->fw_ver);
  10530. tp->fw_ver[vlen++] = ',';
  10531. tp->fw_ver[vlen++] = ' ';
  10532. for (i = 0; i < 4; i++) {
  10533. __be32 v;
  10534. if (tg3_nvram_read_be32(tp, offset, &v))
  10535. return;
  10536. offset += sizeof(v);
  10537. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10538. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10539. break;
  10540. }
  10541. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10542. vlen += sizeof(v);
  10543. }
  10544. }
  10545. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10546. {
  10547. int vlen;
  10548. u32 apedata;
  10549. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10550. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10551. return;
  10552. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10553. if (apedata != APE_SEG_SIG_MAGIC)
  10554. return;
  10555. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10556. if (!(apedata & APE_FW_STATUS_READY))
  10557. return;
  10558. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10559. vlen = strlen(tp->fw_ver);
  10560. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10561. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10562. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10563. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10564. (apedata & APE_FW_VERSION_BLDMSK));
  10565. }
  10566. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10567. {
  10568. u32 val;
  10569. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10570. tp->fw_ver[0] = 's';
  10571. tp->fw_ver[1] = 'b';
  10572. tp->fw_ver[2] = '\0';
  10573. return;
  10574. }
  10575. if (tg3_nvram_read(tp, 0, &val))
  10576. return;
  10577. if (val == TG3_EEPROM_MAGIC)
  10578. tg3_read_bc_ver(tp);
  10579. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10580. tg3_read_sb_ver(tp, val);
  10581. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10582. tg3_read_hwsb_ver(tp);
  10583. else
  10584. return;
  10585. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10586. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10587. return;
  10588. tg3_read_mgmtfw_ver(tp);
  10589. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10590. }
  10591. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10592. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10593. {
  10594. static struct pci_device_id write_reorder_chipsets[] = {
  10595. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10596. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10597. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10598. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10599. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10600. PCI_DEVICE_ID_VIA_8385_0) },
  10601. { },
  10602. };
  10603. u32 misc_ctrl_reg;
  10604. u32 pci_state_reg, grc_misc_cfg;
  10605. u32 val;
  10606. u16 pci_cmd;
  10607. int err;
  10608. /* Force memory write invalidate off. If we leave it on,
  10609. * then on 5700_BX chips we have to enable a workaround.
  10610. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10611. * to match the cacheline size. The Broadcom driver have this
  10612. * workaround but turns MWI off all the times so never uses
  10613. * it. This seems to suggest that the workaround is insufficient.
  10614. */
  10615. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10616. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10617. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10618. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10619. * has the register indirect write enable bit set before
  10620. * we try to access any of the MMIO registers. It is also
  10621. * critical that the PCI-X hw workaround situation is decided
  10622. * before that as well.
  10623. */
  10624. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10625. &misc_ctrl_reg);
  10626. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10627. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10629. u32 prod_id_asic_rev;
  10630. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10631. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10632. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10633. pci_read_config_dword(tp->pdev,
  10634. TG3PCI_GEN2_PRODID_ASICREV,
  10635. &prod_id_asic_rev);
  10636. else
  10637. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10638. &prod_id_asic_rev);
  10639. tp->pci_chip_rev_id = prod_id_asic_rev;
  10640. }
  10641. /* Wrong chip ID in 5752 A0. This code can be removed later
  10642. * as A0 is not in production.
  10643. */
  10644. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10645. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10646. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10647. * we need to disable memory and use config. cycles
  10648. * only to access all registers. The 5702/03 chips
  10649. * can mistakenly decode the special cycles from the
  10650. * ICH chipsets as memory write cycles, causing corruption
  10651. * of register and memory space. Only certain ICH bridges
  10652. * will drive special cycles with non-zero data during the
  10653. * address phase which can fall within the 5703's address
  10654. * range. This is not an ICH bug as the PCI spec allows
  10655. * non-zero address during special cycles. However, only
  10656. * these ICH bridges are known to drive non-zero addresses
  10657. * during special cycles.
  10658. *
  10659. * Since special cycles do not cross PCI bridges, we only
  10660. * enable this workaround if the 5703 is on the secondary
  10661. * bus of these ICH bridges.
  10662. */
  10663. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10664. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10665. static struct tg3_dev_id {
  10666. u32 vendor;
  10667. u32 device;
  10668. u32 rev;
  10669. } ich_chipsets[] = {
  10670. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10671. PCI_ANY_ID },
  10672. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10673. PCI_ANY_ID },
  10674. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10675. 0xa },
  10676. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10677. PCI_ANY_ID },
  10678. { },
  10679. };
  10680. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10681. struct pci_dev *bridge = NULL;
  10682. while (pci_id->vendor != 0) {
  10683. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10684. bridge);
  10685. if (!bridge) {
  10686. pci_id++;
  10687. continue;
  10688. }
  10689. if (pci_id->rev != PCI_ANY_ID) {
  10690. if (bridge->revision > pci_id->rev)
  10691. continue;
  10692. }
  10693. if (bridge->subordinate &&
  10694. (bridge->subordinate->number ==
  10695. tp->pdev->bus->number)) {
  10696. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10697. pci_dev_put(bridge);
  10698. break;
  10699. }
  10700. }
  10701. }
  10702. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10703. static struct tg3_dev_id {
  10704. u32 vendor;
  10705. u32 device;
  10706. } bridge_chipsets[] = {
  10707. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10708. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10709. { },
  10710. };
  10711. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10712. struct pci_dev *bridge = NULL;
  10713. while (pci_id->vendor != 0) {
  10714. bridge = pci_get_device(pci_id->vendor,
  10715. pci_id->device,
  10716. bridge);
  10717. if (!bridge) {
  10718. pci_id++;
  10719. continue;
  10720. }
  10721. if (bridge->subordinate &&
  10722. (bridge->subordinate->number <=
  10723. tp->pdev->bus->number) &&
  10724. (bridge->subordinate->subordinate >=
  10725. tp->pdev->bus->number)) {
  10726. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10727. pci_dev_put(bridge);
  10728. break;
  10729. }
  10730. }
  10731. }
  10732. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10733. * DMA addresses > 40-bit. This bridge may have other additional
  10734. * 57xx devices behind it in some 4-port NIC designs for example.
  10735. * Any tg3 device found behind the bridge will also need the 40-bit
  10736. * DMA workaround.
  10737. */
  10738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10740. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10741. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10742. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10743. }
  10744. else {
  10745. struct pci_dev *bridge = NULL;
  10746. do {
  10747. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10748. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10749. bridge);
  10750. if (bridge && bridge->subordinate &&
  10751. (bridge->subordinate->number <=
  10752. tp->pdev->bus->number) &&
  10753. (bridge->subordinate->subordinate >=
  10754. tp->pdev->bus->number)) {
  10755. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10756. pci_dev_put(bridge);
  10757. break;
  10758. }
  10759. } while (bridge);
  10760. }
  10761. /* Initialize misc host control in PCI block. */
  10762. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10763. MISC_HOST_CTRL_CHIPREV);
  10764. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10765. tp->misc_host_ctrl);
  10766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10768. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10769. tp->pdev_peer = tg3_find_peer(tp);
  10770. /* Intentionally exclude ASIC_REV_5906 */
  10771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10772. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10775. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10776. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10778. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10780. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10782. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10783. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10784. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10785. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10786. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10787. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10788. /* 5700 B0 chips do not support checksumming correctly due
  10789. * to hardware bugs.
  10790. */
  10791. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10792. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10793. else {
  10794. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10795. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10796. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10797. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10798. }
  10799. /* Determine TSO capabilities */
  10800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10801. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10802. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10804. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10805. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10806. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10808. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10809. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10810. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10811. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10812. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10813. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10815. tp->fw_needed = FIRMWARE_TG3TSO5;
  10816. else
  10817. tp->fw_needed = FIRMWARE_TG3TSO;
  10818. }
  10819. tp->irq_max = 1;
  10820. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10821. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10822. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10823. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10824. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10825. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10826. tp->pdev_peer == tp->pdev))
  10827. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10828. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10830. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10831. }
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10833. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10834. tp->irq_max = TG3_IRQ_MAX_VECS;
  10835. }
  10836. }
  10837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10839. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10840. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10841. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10842. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10843. }
  10844. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10845. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10847. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10848. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10849. &pci_state_reg);
  10850. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10851. if (tp->pcie_cap != 0) {
  10852. u16 lnkctl;
  10853. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10854. pcie_set_readrq(tp->pdev, 4096);
  10855. pci_read_config_word(tp->pdev,
  10856. tp->pcie_cap + PCI_EXP_LNKCTL,
  10857. &lnkctl);
  10858. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10860. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10863. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10864. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10865. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10866. }
  10867. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10868. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10869. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10870. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10871. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10872. if (!tp->pcix_cap) {
  10873. printk(KERN_ERR PFX "Cannot find PCI-X "
  10874. "capability, aborting.\n");
  10875. return -EIO;
  10876. }
  10877. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10878. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10879. }
  10880. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10881. * reordering to the mailbox registers done by the host
  10882. * controller can cause major troubles. We read back from
  10883. * every mailbox register write to force the writes to be
  10884. * posted to the chip in order.
  10885. */
  10886. if (pci_dev_present(write_reorder_chipsets) &&
  10887. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10888. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10889. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10890. &tp->pci_cacheline_sz);
  10891. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10892. &tp->pci_lat_timer);
  10893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10894. tp->pci_lat_timer < 64) {
  10895. tp->pci_lat_timer = 64;
  10896. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10897. tp->pci_lat_timer);
  10898. }
  10899. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10900. /* 5700 BX chips need to have their TX producer index
  10901. * mailboxes written twice to workaround a bug.
  10902. */
  10903. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10904. /* If we are in PCI-X mode, enable register write workaround.
  10905. *
  10906. * The workaround is to use indirect register accesses
  10907. * for all chip writes not to mailbox registers.
  10908. */
  10909. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10910. u32 pm_reg;
  10911. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10912. /* The chip can have it's power management PCI config
  10913. * space registers clobbered due to this bug.
  10914. * So explicitly force the chip into D0 here.
  10915. */
  10916. pci_read_config_dword(tp->pdev,
  10917. tp->pm_cap + PCI_PM_CTRL,
  10918. &pm_reg);
  10919. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10920. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10921. pci_write_config_dword(tp->pdev,
  10922. tp->pm_cap + PCI_PM_CTRL,
  10923. pm_reg);
  10924. /* Also, force SERR#/PERR# in PCI command. */
  10925. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10926. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10927. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10928. }
  10929. }
  10930. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10931. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10932. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10933. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10934. /* Chip-specific fixup from Broadcom driver */
  10935. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10936. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10937. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10938. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10939. }
  10940. /* Default fast path register access methods */
  10941. tp->read32 = tg3_read32;
  10942. tp->write32 = tg3_write32;
  10943. tp->read32_mbox = tg3_read32;
  10944. tp->write32_mbox = tg3_write32;
  10945. tp->write32_tx_mbox = tg3_write32;
  10946. tp->write32_rx_mbox = tg3_write32;
  10947. /* Various workaround register access methods */
  10948. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10949. tp->write32 = tg3_write_indirect_reg32;
  10950. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10951. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10952. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10953. /*
  10954. * Back to back register writes can cause problems on these
  10955. * chips, the workaround is to read back all reg writes
  10956. * except those to mailbox regs.
  10957. *
  10958. * See tg3_write_indirect_reg32().
  10959. */
  10960. tp->write32 = tg3_write_flush_reg32;
  10961. }
  10962. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10963. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10964. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10965. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10966. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10967. }
  10968. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10969. tp->read32 = tg3_read_indirect_reg32;
  10970. tp->write32 = tg3_write_indirect_reg32;
  10971. tp->read32_mbox = tg3_read_indirect_mbox;
  10972. tp->write32_mbox = tg3_write_indirect_mbox;
  10973. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10974. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10975. iounmap(tp->regs);
  10976. tp->regs = NULL;
  10977. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10978. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10979. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10980. }
  10981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10982. tp->read32_mbox = tg3_read32_mbox_5906;
  10983. tp->write32_mbox = tg3_write32_mbox_5906;
  10984. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10985. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10986. }
  10987. if (tp->write32 == tg3_write_indirect_reg32 ||
  10988. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10989. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10991. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10992. /* Get eeprom hw config before calling tg3_set_power_state().
  10993. * In particular, the TG3_FLG2_IS_NIC flag must be
  10994. * determined before calling tg3_set_power_state() so that
  10995. * we know whether or not to switch out of Vaux power.
  10996. * When the flag is set, it means that GPIO1 is used for eeprom
  10997. * write protect and also implies that it is a LOM where GPIOs
  10998. * are not used to switch power.
  10999. */
  11000. tg3_get_eeprom_hw_cfg(tp);
  11001. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11002. /* Allow reads and writes to the
  11003. * APE register and memory space.
  11004. */
  11005. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11006. PCISTATE_ALLOW_APE_SHMEM_WR;
  11007. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11008. pci_state_reg);
  11009. }
  11010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11012. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11013. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11014. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11015. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11016. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11017. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11018. * It is also used as eeprom write protect on LOMs.
  11019. */
  11020. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11021. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11022. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11023. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11024. GRC_LCLCTRL_GPIO_OUTPUT1);
  11025. /* Unused GPIO3 must be driven as output on 5752 because there
  11026. * are no pull-up resistors on unused GPIO pins.
  11027. */
  11028. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11029. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11032. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11033. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11034. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11035. /* Turn off the debug UART. */
  11036. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11037. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11038. /* Keep VMain power. */
  11039. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11040. GRC_LCLCTRL_GPIO_OUTPUT0;
  11041. }
  11042. /* Force the chip into D0. */
  11043. err = tg3_set_power_state(tp, PCI_D0);
  11044. if (err) {
  11045. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  11046. pci_name(tp->pdev));
  11047. return err;
  11048. }
  11049. /* Derive initial jumbo mode from MTU assigned in
  11050. * ether_setup() via the alloc_etherdev() call
  11051. */
  11052. if (tp->dev->mtu > ETH_DATA_LEN &&
  11053. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11054. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11055. /* Determine WakeOnLan speed to use. */
  11056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11057. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11058. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11059. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11060. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11061. } else {
  11062. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11063. }
  11064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11065. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11066. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11067. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11068. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11069. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11070. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11071. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11072. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11073. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11074. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11075. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11076. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11077. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11078. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11079. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11080. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11081. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11082. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11084. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11085. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11086. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11088. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11089. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11090. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11091. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11092. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11093. } else
  11094. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11095. }
  11096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11097. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11098. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11099. if (tp->phy_otp == 0)
  11100. tp->phy_otp = TG3_OTP_DEFAULT;
  11101. }
  11102. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11103. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11104. else
  11105. tp->mi_mode = MAC_MI_MODE_BASE;
  11106. tp->coalesce_mode = 0;
  11107. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11108. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11109. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11112. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11113. err = tg3_mdio_init(tp);
  11114. if (err)
  11115. return err;
  11116. /* Initialize data/descriptor byte/word swapping. */
  11117. val = tr32(GRC_MODE);
  11118. val &= GRC_MODE_HOST_STACKUP;
  11119. tw32(GRC_MODE, val | tp->grc_mode);
  11120. tg3_switch_clocks(tp);
  11121. /* Clear this out for sanity. */
  11122. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11123. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11124. &pci_state_reg);
  11125. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11126. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11127. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11128. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11129. chiprevid == CHIPREV_ID_5701_B0 ||
  11130. chiprevid == CHIPREV_ID_5701_B2 ||
  11131. chiprevid == CHIPREV_ID_5701_B5) {
  11132. void __iomem *sram_base;
  11133. /* Write some dummy words into the SRAM status block
  11134. * area, see if it reads back correctly. If the return
  11135. * value is bad, force enable the PCIX workaround.
  11136. */
  11137. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11138. writel(0x00000000, sram_base);
  11139. writel(0x00000000, sram_base + 4);
  11140. writel(0xffffffff, sram_base + 4);
  11141. if (readl(sram_base) != 0x00000000)
  11142. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11143. }
  11144. }
  11145. udelay(50);
  11146. tg3_nvram_init(tp);
  11147. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11148. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11150. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11151. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11152. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11153. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11154. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11155. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11156. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11157. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11158. HOSTCC_MODE_CLRTICK_TXBD);
  11159. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11160. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11161. tp->misc_host_ctrl);
  11162. }
  11163. /* Preserve the APE MAC_MODE bits */
  11164. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11165. tp->mac_mode = tr32(MAC_MODE) |
  11166. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11167. else
  11168. tp->mac_mode = TG3_DEF_MAC_MODE;
  11169. /* these are limited to 10/100 only */
  11170. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11171. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11172. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11173. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11174. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11175. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11176. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11177. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11178. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11179. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11180. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11181. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11182. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11183. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11184. err = tg3_phy_probe(tp);
  11185. if (err) {
  11186. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  11187. pci_name(tp->pdev), err);
  11188. /* ... but do not return immediately ... */
  11189. tg3_mdio_fini(tp);
  11190. }
  11191. tg3_read_partno(tp);
  11192. tg3_read_fw_ver(tp);
  11193. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11194. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11195. } else {
  11196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11197. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11198. else
  11199. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11200. }
  11201. /* 5700 {AX,BX} chips have a broken status block link
  11202. * change bit implementation, so we must use the
  11203. * status register in those cases.
  11204. */
  11205. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11206. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11207. else
  11208. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11209. /* The led_ctrl is set during tg3_phy_probe, here we might
  11210. * have to force the link status polling mechanism based
  11211. * upon subsystem IDs.
  11212. */
  11213. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11215. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11216. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11217. TG3_FLAG_USE_LINKCHG_REG);
  11218. }
  11219. /* For all SERDES we poll the MAC status register. */
  11220. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11221. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11222. else
  11223. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11224. tp->rx_offset = NET_IP_ALIGN;
  11225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11226. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11227. tp->rx_offset = 0;
  11228. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11229. /* Increment the rx prod index on the rx std ring by at most
  11230. * 8 for these chips to workaround hw errata.
  11231. */
  11232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11233. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11235. tp->rx_std_max_post = 8;
  11236. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11237. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11238. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11239. return err;
  11240. }
  11241. #ifdef CONFIG_SPARC
  11242. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11243. {
  11244. struct net_device *dev = tp->dev;
  11245. struct pci_dev *pdev = tp->pdev;
  11246. struct device_node *dp = pci_device_to_OF_node(pdev);
  11247. const unsigned char *addr;
  11248. int len;
  11249. addr = of_get_property(dp, "local-mac-address", &len);
  11250. if (addr && len == 6) {
  11251. memcpy(dev->dev_addr, addr, 6);
  11252. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11253. return 0;
  11254. }
  11255. return -ENODEV;
  11256. }
  11257. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11258. {
  11259. struct net_device *dev = tp->dev;
  11260. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11261. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11262. return 0;
  11263. }
  11264. #endif
  11265. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11266. {
  11267. struct net_device *dev = tp->dev;
  11268. u32 hi, lo, mac_offset;
  11269. int addr_ok = 0;
  11270. #ifdef CONFIG_SPARC
  11271. if (!tg3_get_macaddr_sparc(tp))
  11272. return 0;
  11273. #endif
  11274. mac_offset = 0x7c;
  11275. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11276. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11277. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11278. mac_offset = 0xcc;
  11279. if (tg3_nvram_lock(tp))
  11280. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11281. else
  11282. tg3_nvram_unlock(tp);
  11283. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11284. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11285. mac_offset = 0xcc;
  11286. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11287. mac_offset = 0x10;
  11288. /* First try to get it from MAC address mailbox. */
  11289. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11290. if ((hi >> 16) == 0x484b) {
  11291. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11292. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11293. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11294. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11295. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11296. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11297. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11298. /* Some old bootcode may report a 0 MAC address in SRAM */
  11299. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11300. }
  11301. if (!addr_ok) {
  11302. /* Next, try NVRAM. */
  11303. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11304. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11305. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11306. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11307. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11308. }
  11309. /* Finally just fetch it out of the MAC control regs. */
  11310. else {
  11311. hi = tr32(MAC_ADDR_0_HIGH);
  11312. lo = tr32(MAC_ADDR_0_LOW);
  11313. dev->dev_addr[5] = lo & 0xff;
  11314. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11315. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11316. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11317. dev->dev_addr[1] = hi & 0xff;
  11318. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11319. }
  11320. }
  11321. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11322. #ifdef CONFIG_SPARC
  11323. if (!tg3_get_default_macaddr_sparc(tp))
  11324. return 0;
  11325. #endif
  11326. return -EINVAL;
  11327. }
  11328. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11329. return 0;
  11330. }
  11331. #define BOUNDARY_SINGLE_CACHELINE 1
  11332. #define BOUNDARY_MULTI_CACHELINE 2
  11333. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11334. {
  11335. int cacheline_size;
  11336. u8 byte;
  11337. int goal;
  11338. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11339. if (byte == 0)
  11340. cacheline_size = 1024;
  11341. else
  11342. cacheline_size = (int) byte * 4;
  11343. /* On 5703 and later chips, the boundary bits have no
  11344. * effect.
  11345. */
  11346. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11347. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11348. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11349. goto out;
  11350. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11351. goal = BOUNDARY_MULTI_CACHELINE;
  11352. #else
  11353. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11354. goal = BOUNDARY_SINGLE_CACHELINE;
  11355. #else
  11356. goal = 0;
  11357. #endif
  11358. #endif
  11359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11360. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11361. goto out;
  11362. }
  11363. if (!goal)
  11364. goto out;
  11365. /* PCI controllers on most RISC systems tend to disconnect
  11366. * when a device tries to burst across a cache-line boundary.
  11367. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11368. *
  11369. * Unfortunately, for PCI-E there are only limited
  11370. * write-side controls for this, and thus for reads
  11371. * we will still get the disconnects. We'll also waste
  11372. * these PCI cycles for both read and write for chips
  11373. * other than 5700 and 5701 which do not implement the
  11374. * boundary bits.
  11375. */
  11376. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11377. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11378. switch (cacheline_size) {
  11379. case 16:
  11380. case 32:
  11381. case 64:
  11382. case 128:
  11383. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11384. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11385. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11386. } else {
  11387. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11388. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11389. }
  11390. break;
  11391. case 256:
  11392. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11393. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11394. break;
  11395. default:
  11396. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11397. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11398. break;
  11399. }
  11400. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11401. switch (cacheline_size) {
  11402. case 16:
  11403. case 32:
  11404. case 64:
  11405. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11406. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11407. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11408. break;
  11409. }
  11410. /* fallthrough */
  11411. case 128:
  11412. default:
  11413. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11414. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11415. break;
  11416. }
  11417. } else {
  11418. switch (cacheline_size) {
  11419. case 16:
  11420. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11421. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11422. DMA_RWCTRL_WRITE_BNDRY_16);
  11423. break;
  11424. }
  11425. /* fallthrough */
  11426. case 32:
  11427. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11428. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11429. DMA_RWCTRL_WRITE_BNDRY_32);
  11430. break;
  11431. }
  11432. /* fallthrough */
  11433. case 64:
  11434. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11435. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11436. DMA_RWCTRL_WRITE_BNDRY_64);
  11437. break;
  11438. }
  11439. /* fallthrough */
  11440. case 128:
  11441. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11442. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11443. DMA_RWCTRL_WRITE_BNDRY_128);
  11444. break;
  11445. }
  11446. /* fallthrough */
  11447. case 256:
  11448. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11449. DMA_RWCTRL_WRITE_BNDRY_256);
  11450. break;
  11451. case 512:
  11452. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11453. DMA_RWCTRL_WRITE_BNDRY_512);
  11454. break;
  11455. case 1024:
  11456. default:
  11457. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11458. DMA_RWCTRL_WRITE_BNDRY_1024);
  11459. break;
  11460. }
  11461. }
  11462. out:
  11463. return val;
  11464. }
  11465. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11466. {
  11467. struct tg3_internal_buffer_desc test_desc;
  11468. u32 sram_dma_descs;
  11469. int i, ret;
  11470. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11471. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11472. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11473. tw32(RDMAC_STATUS, 0);
  11474. tw32(WDMAC_STATUS, 0);
  11475. tw32(BUFMGR_MODE, 0);
  11476. tw32(FTQ_RESET, 0);
  11477. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11478. test_desc.addr_lo = buf_dma & 0xffffffff;
  11479. test_desc.nic_mbuf = 0x00002100;
  11480. test_desc.len = size;
  11481. /*
  11482. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11483. * the *second* time the tg3 driver was getting loaded after an
  11484. * initial scan.
  11485. *
  11486. * Broadcom tells me:
  11487. * ...the DMA engine is connected to the GRC block and a DMA
  11488. * reset may affect the GRC block in some unpredictable way...
  11489. * The behavior of resets to individual blocks has not been tested.
  11490. *
  11491. * Broadcom noted the GRC reset will also reset all sub-components.
  11492. */
  11493. if (to_device) {
  11494. test_desc.cqid_sqid = (13 << 8) | 2;
  11495. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11496. udelay(40);
  11497. } else {
  11498. test_desc.cqid_sqid = (16 << 8) | 7;
  11499. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11500. udelay(40);
  11501. }
  11502. test_desc.flags = 0x00000005;
  11503. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11504. u32 val;
  11505. val = *(((u32 *)&test_desc) + i);
  11506. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11507. sram_dma_descs + (i * sizeof(u32)));
  11508. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11509. }
  11510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11511. if (to_device) {
  11512. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11513. } else {
  11514. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11515. }
  11516. ret = -ENODEV;
  11517. for (i = 0; i < 40; i++) {
  11518. u32 val;
  11519. if (to_device)
  11520. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11521. else
  11522. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11523. if ((val & 0xffff) == sram_dma_descs) {
  11524. ret = 0;
  11525. break;
  11526. }
  11527. udelay(100);
  11528. }
  11529. return ret;
  11530. }
  11531. #define TEST_BUFFER_SIZE 0x2000
  11532. static int __devinit tg3_test_dma(struct tg3 *tp)
  11533. {
  11534. dma_addr_t buf_dma;
  11535. u32 *buf, saved_dma_rwctrl;
  11536. int ret = 0;
  11537. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11538. if (!buf) {
  11539. ret = -ENOMEM;
  11540. goto out_nofree;
  11541. }
  11542. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11543. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11544. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11546. goto out;
  11547. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11548. /* DMA read watermark not used on PCIE */
  11549. tp->dma_rwctrl |= 0x00180000;
  11550. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11553. tp->dma_rwctrl |= 0x003f0000;
  11554. else
  11555. tp->dma_rwctrl |= 0x003f000f;
  11556. } else {
  11557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11559. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11560. u32 read_water = 0x7;
  11561. /* If the 5704 is behind the EPB bridge, we can
  11562. * do the less restrictive ONE_DMA workaround for
  11563. * better performance.
  11564. */
  11565. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11567. tp->dma_rwctrl |= 0x8000;
  11568. else if (ccval == 0x6 || ccval == 0x7)
  11569. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11571. read_water = 4;
  11572. /* Set bit 23 to enable PCIX hw bug fix */
  11573. tp->dma_rwctrl |=
  11574. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11575. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11576. (1 << 23);
  11577. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11578. /* 5780 always in PCIX mode */
  11579. tp->dma_rwctrl |= 0x00144000;
  11580. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11581. /* 5714 always in PCIX mode */
  11582. tp->dma_rwctrl |= 0x00148000;
  11583. } else {
  11584. tp->dma_rwctrl |= 0x001b000f;
  11585. }
  11586. }
  11587. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11588. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11589. tp->dma_rwctrl &= 0xfffffff0;
  11590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11592. /* Remove this if it causes problems for some boards. */
  11593. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11594. /* On 5700/5701 chips, we need to set this bit.
  11595. * Otherwise the chip will issue cacheline transactions
  11596. * to streamable DMA memory with not all the byte
  11597. * enables turned on. This is an error on several
  11598. * RISC PCI controllers, in particular sparc64.
  11599. *
  11600. * On 5703/5704 chips, this bit has been reassigned
  11601. * a different meaning. In particular, it is used
  11602. * on those chips to enable a PCI-X workaround.
  11603. */
  11604. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11605. }
  11606. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11607. #if 0
  11608. /* Unneeded, already done by tg3_get_invariants. */
  11609. tg3_switch_clocks(tp);
  11610. #endif
  11611. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11612. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11613. goto out;
  11614. /* It is best to perform DMA test with maximum write burst size
  11615. * to expose the 5700/5701 write DMA bug.
  11616. */
  11617. saved_dma_rwctrl = tp->dma_rwctrl;
  11618. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11619. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11620. while (1) {
  11621. u32 *p = buf, i;
  11622. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11623. p[i] = i;
  11624. /* Send the buffer to the chip. */
  11625. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11626. if (ret) {
  11627. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11628. break;
  11629. }
  11630. #if 0
  11631. /* validate data reached card RAM correctly. */
  11632. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11633. u32 val;
  11634. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11635. if (le32_to_cpu(val) != p[i]) {
  11636. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11637. /* ret = -ENODEV here? */
  11638. }
  11639. p[i] = 0;
  11640. }
  11641. #endif
  11642. /* Now read it back. */
  11643. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11644. if (ret) {
  11645. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11646. break;
  11647. }
  11648. /* Verify it. */
  11649. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11650. if (p[i] == i)
  11651. continue;
  11652. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11653. DMA_RWCTRL_WRITE_BNDRY_16) {
  11654. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11655. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11656. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11657. break;
  11658. } else {
  11659. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11660. ret = -ENODEV;
  11661. goto out;
  11662. }
  11663. }
  11664. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11665. /* Success. */
  11666. ret = 0;
  11667. break;
  11668. }
  11669. }
  11670. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11671. DMA_RWCTRL_WRITE_BNDRY_16) {
  11672. static struct pci_device_id dma_wait_state_chipsets[] = {
  11673. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11674. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11675. { },
  11676. };
  11677. /* DMA test passed without adjusting DMA boundary,
  11678. * now look for chipsets that are known to expose the
  11679. * DMA bug without failing the test.
  11680. */
  11681. if (pci_dev_present(dma_wait_state_chipsets)) {
  11682. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11683. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11684. }
  11685. else
  11686. /* Safe to use the calculated DMA boundary. */
  11687. tp->dma_rwctrl = saved_dma_rwctrl;
  11688. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11689. }
  11690. out:
  11691. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11692. out_nofree:
  11693. return ret;
  11694. }
  11695. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11696. {
  11697. tp->link_config.advertising =
  11698. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11699. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11700. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11701. ADVERTISED_Autoneg | ADVERTISED_MII);
  11702. tp->link_config.speed = SPEED_INVALID;
  11703. tp->link_config.duplex = DUPLEX_INVALID;
  11704. tp->link_config.autoneg = AUTONEG_ENABLE;
  11705. tp->link_config.active_speed = SPEED_INVALID;
  11706. tp->link_config.active_duplex = DUPLEX_INVALID;
  11707. tp->link_config.phy_is_low_power = 0;
  11708. tp->link_config.orig_speed = SPEED_INVALID;
  11709. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11710. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11711. }
  11712. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11713. {
  11714. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11715. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11716. tp->bufmgr_config.mbuf_read_dma_low_water =
  11717. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11718. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11719. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11720. tp->bufmgr_config.mbuf_high_water =
  11721. DEFAULT_MB_HIGH_WATER_5705;
  11722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11723. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11724. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11725. tp->bufmgr_config.mbuf_high_water =
  11726. DEFAULT_MB_HIGH_WATER_5906;
  11727. }
  11728. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11729. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11730. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11731. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11732. tp->bufmgr_config.mbuf_high_water_jumbo =
  11733. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11734. } else {
  11735. tp->bufmgr_config.mbuf_read_dma_low_water =
  11736. DEFAULT_MB_RDMA_LOW_WATER;
  11737. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11738. DEFAULT_MB_MACRX_LOW_WATER;
  11739. tp->bufmgr_config.mbuf_high_water =
  11740. DEFAULT_MB_HIGH_WATER;
  11741. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11742. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11743. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11744. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11745. tp->bufmgr_config.mbuf_high_water_jumbo =
  11746. DEFAULT_MB_HIGH_WATER_JUMBO;
  11747. }
  11748. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11749. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11750. }
  11751. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11752. {
  11753. switch (tp->phy_id & PHY_ID_MASK) {
  11754. case PHY_ID_BCM5400: return "5400";
  11755. case PHY_ID_BCM5401: return "5401";
  11756. case PHY_ID_BCM5411: return "5411";
  11757. case PHY_ID_BCM5701: return "5701";
  11758. case PHY_ID_BCM5703: return "5703";
  11759. case PHY_ID_BCM5704: return "5704";
  11760. case PHY_ID_BCM5705: return "5705";
  11761. case PHY_ID_BCM5750: return "5750";
  11762. case PHY_ID_BCM5752: return "5752";
  11763. case PHY_ID_BCM5714: return "5714";
  11764. case PHY_ID_BCM5780: return "5780";
  11765. case PHY_ID_BCM5755: return "5755";
  11766. case PHY_ID_BCM5787: return "5787";
  11767. case PHY_ID_BCM5784: return "5784";
  11768. case PHY_ID_BCM5756: return "5722/5756";
  11769. case PHY_ID_BCM5906: return "5906";
  11770. case PHY_ID_BCM5761: return "5761";
  11771. case PHY_ID_BCM5717: return "5717";
  11772. case PHY_ID_BCM8002: return "8002/serdes";
  11773. case 0: return "serdes";
  11774. default: return "unknown";
  11775. }
  11776. }
  11777. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11778. {
  11779. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11780. strcpy(str, "PCI Express");
  11781. return str;
  11782. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11783. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11784. strcpy(str, "PCIX:");
  11785. if ((clock_ctrl == 7) ||
  11786. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11787. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11788. strcat(str, "133MHz");
  11789. else if (clock_ctrl == 0)
  11790. strcat(str, "33MHz");
  11791. else if (clock_ctrl == 2)
  11792. strcat(str, "50MHz");
  11793. else if (clock_ctrl == 4)
  11794. strcat(str, "66MHz");
  11795. else if (clock_ctrl == 6)
  11796. strcat(str, "100MHz");
  11797. } else {
  11798. strcpy(str, "PCI:");
  11799. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11800. strcat(str, "66MHz");
  11801. else
  11802. strcat(str, "33MHz");
  11803. }
  11804. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11805. strcat(str, ":32-bit");
  11806. else
  11807. strcat(str, ":64-bit");
  11808. return str;
  11809. }
  11810. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11811. {
  11812. struct pci_dev *peer;
  11813. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11814. for (func = 0; func < 8; func++) {
  11815. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11816. if (peer && peer != tp->pdev)
  11817. break;
  11818. pci_dev_put(peer);
  11819. }
  11820. /* 5704 can be configured in single-port mode, set peer to
  11821. * tp->pdev in that case.
  11822. */
  11823. if (!peer) {
  11824. peer = tp->pdev;
  11825. return peer;
  11826. }
  11827. /*
  11828. * We don't need to keep the refcount elevated; there's no way
  11829. * to remove one half of this device without removing the other
  11830. */
  11831. pci_dev_put(peer);
  11832. return peer;
  11833. }
  11834. static void __devinit tg3_init_coal(struct tg3 *tp)
  11835. {
  11836. struct ethtool_coalesce *ec = &tp->coal;
  11837. memset(ec, 0, sizeof(*ec));
  11838. ec->cmd = ETHTOOL_GCOALESCE;
  11839. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11840. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11841. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11842. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11843. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11844. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11845. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11846. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11847. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11848. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11849. HOSTCC_MODE_CLRTICK_TXBD)) {
  11850. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11851. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11852. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11853. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11854. }
  11855. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11856. ec->rx_coalesce_usecs_irq = 0;
  11857. ec->tx_coalesce_usecs_irq = 0;
  11858. ec->stats_block_coalesce_usecs = 0;
  11859. }
  11860. }
  11861. static const struct net_device_ops tg3_netdev_ops = {
  11862. .ndo_open = tg3_open,
  11863. .ndo_stop = tg3_close,
  11864. .ndo_start_xmit = tg3_start_xmit,
  11865. .ndo_get_stats = tg3_get_stats,
  11866. .ndo_validate_addr = eth_validate_addr,
  11867. .ndo_set_multicast_list = tg3_set_rx_mode,
  11868. .ndo_set_mac_address = tg3_set_mac_addr,
  11869. .ndo_do_ioctl = tg3_ioctl,
  11870. .ndo_tx_timeout = tg3_tx_timeout,
  11871. .ndo_change_mtu = tg3_change_mtu,
  11872. #if TG3_VLAN_TAG_USED
  11873. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11874. #endif
  11875. #ifdef CONFIG_NET_POLL_CONTROLLER
  11876. .ndo_poll_controller = tg3_poll_controller,
  11877. #endif
  11878. };
  11879. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11880. .ndo_open = tg3_open,
  11881. .ndo_stop = tg3_close,
  11882. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11883. .ndo_get_stats = tg3_get_stats,
  11884. .ndo_validate_addr = eth_validate_addr,
  11885. .ndo_set_multicast_list = tg3_set_rx_mode,
  11886. .ndo_set_mac_address = tg3_set_mac_addr,
  11887. .ndo_do_ioctl = tg3_ioctl,
  11888. .ndo_tx_timeout = tg3_tx_timeout,
  11889. .ndo_change_mtu = tg3_change_mtu,
  11890. #if TG3_VLAN_TAG_USED
  11891. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11892. #endif
  11893. #ifdef CONFIG_NET_POLL_CONTROLLER
  11894. .ndo_poll_controller = tg3_poll_controller,
  11895. #endif
  11896. };
  11897. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11898. const struct pci_device_id *ent)
  11899. {
  11900. static int tg3_version_printed = 0;
  11901. struct net_device *dev;
  11902. struct tg3 *tp;
  11903. int i, err, pm_cap;
  11904. u32 sndmbx, rcvmbx, intmbx;
  11905. char str[40];
  11906. u64 dma_mask, persist_dma_mask;
  11907. if (tg3_version_printed++ == 0)
  11908. printk(KERN_INFO "%s", version);
  11909. err = pci_enable_device(pdev);
  11910. if (err) {
  11911. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11912. "aborting.\n");
  11913. return err;
  11914. }
  11915. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11916. if (err) {
  11917. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11918. "aborting.\n");
  11919. goto err_out_disable_pdev;
  11920. }
  11921. pci_set_master(pdev);
  11922. /* Find power-management capability. */
  11923. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11924. if (pm_cap == 0) {
  11925. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11926. "aborting.\n");
  11927. err = -EIO;
  11928. goto err_out_free_res;
  11929. }
  11930. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11931. if (!dev) {
  11932. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11933. err = -ENOMEM;
  11934. goto err_out_free_res;
  11935. }
  11936. SET_NETDEV_DEV(dev, &pdev->dev);
  11937. #if TG3_VLAN_TAG_USED
  11938. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11939. #endif
  11940. tp = netdev_priv(dev);
  11941. tp->pdev = pdev;
  11942. tp->dev = dev;
  11943. tp->pm_cap = pm_cap;
  11944. tp->rx_mode = TG3_DEF_RX_MODE;
  11945. tp->tx_mode = TG3_DEF_TX_MODE;
  11946. if (tg3_debug > 0)
  11947. tp->msg_enable = tg3_debug;
  11948. else
  11949. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11950. /* The word/byte swap controls here control register access byte
  11951. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11952. * setting below.
  11953. */
  11954. tp->misc_host_ctrl =
  11955. MISC_HOST_CTRL_MASK_PCI_INT |
  11956. MISC_HOST_CTRL_WORD_SWAP |
  11957. MISC_HOST_CTRL_INDIR_ACCESS |
  11958. MISC_HOST_CTRL_PCISTATE_RW;
  11959. /* The NONFRM (non-frame) byte/word swap controls take effect
  11960. * on descriptor entries, anything which isn't packet data.
  11961. *
  11962. * The StrongARM chips on the board (one for tx, one for rx)
  11963. * are running in big-endian mode.
  11964. */
  11965. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11966. GRC_MODE_WSWAP_NONFRM_DATA);
  11967. #ifdef __BIG_ENDIAN
  11968. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11969. #endif
  11970. spin_lock_init(&tp->lock);
  11971. spin_lock_init(&tp->indirect_lock);
  11972. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11973. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11974. if (!tp->regs) {
  11975. printk(KERN_ERR PFX "Cannot map device registers, "
  11976. "aborting.\n");
  11977. err = -ENOMEM;
  11978. goto err_out_free_dev;
  11979. }
  11980. tg3_init_link_config(tp);
  11981. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11982. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11983. dev->ethtool_ops = &tg3_ethtool_ops;
  11984. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11985. dev->irq = pdev->irq;
  11986. err = tg3_get_invariants(tp);
  11987. if (err) {
  11988. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11989. "aborting.\n");
  11990. goto err_out_iounmap;
  11991. }
  11992. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  11993. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11994. dev->netdev_ops = &tg3_netdev_ops;
  11995. else
  11996. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11997. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11998. * device behind the EPB cannot support DMA addresses > 40-bit.
  11999. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12000. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12001. * do DMA address check in tg3_start_xmit().
  12002. */
  12003. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12004. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12005. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12006. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12007. #ifdef CONFIG_HIGHMEM
  12008. dma_mask = DMA_BIT_MASK(64);
  12009. #endif
  12010. } else
  12011. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12012. /* Configure DMA attributes. */
  12013. if (dma_mask > DMA_BIT_MASK(32)) {
  12014. err = pci_set_dma_mask(pdev, dma_mask);
  12015. if (!err) {
  12016. dev->features |= NETIF_F_HIGHDMA;
  12017. err = pci_set_consistent_dma_mask(pdev,
  12018. persist_dma_mask);
  12019. if (err < 0) {
  12020. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  12021. "DMA for consistent allocations\n");
  12022. goto err_out_iounmap;
  12023. }
  12024. }
  12025. }
  12026. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12027. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12028. if (err) {
  12029. printk(KERN_ERR PFX "No usable DMA configuration, "
  12030. "aborting.\n");
  12031. goto err_out_iounmap;
  12032. }
  12033. }
  12034. tg3_init_bufmgr_config(tp);
  12035. /* Selectively allow TSO based on operating conditions */
  12036. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12037. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12038. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12039. else {
  12040. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12041. tp->fw_needed = NULL;
  12042. }
  12043. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12044. tp->fw_needed = FIRMWARE_TG3;
  12045. /* TSO is on by default on chips that support hardware TSO.
  12046. * Firmware TSO on older chips gives lower performance, so it
  12047. * is off by default, but can be enabled using ethtool.
  12048. */
  12049. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12050. (dev->features & NETIF_F_IP_CSUM))
  12051. dev->features |= NETIF_F_TSO;
  12052. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12053. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12054. if (dev->features & NETIF_F_IPV6_CSUM)
  12055. dev->features |= NETIF_F_TSO6;
  12056. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12058. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12059. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12061. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12062. dev->features |= NETIF_F_TSO_ECN;
  12063. }
  12064. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12065. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12066. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12067. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12068. tp->rx_pending = 63;
  12069. }
  12070. err = tg3_get_device_address(tp);
  12071. if (err) {
  12072. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  12073. "aborting.\n");
  12074. goto err_out_fw;
  12075. }
  12076. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12077. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12078. if (!tp->aperegs) {
  12079. printk(KERN_ERR PFX "Cannot map APE registers, "
  12080. "aborting.\n");
  12081. err = -ENOMEM;
  12082. goto err_out_fw;
  12083. }
  12084. tg3_ape_lock_init(tp);
  12085. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12086. tg3_read_dash_ver(tp);
  12087. }
  12088. /*
  12089. * Reset chip in case UNDI or EFI driver did not shutdown
  12090. * DMA self test will enable WDMAC and we'll see (spurious)
  12091. * pending DMA on the PCI bus at that point.
  12092. */
  12093. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12094. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12095. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12096. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12097. }
  12098. err = tg3_test_dma(tp);
  12099. if (err) {
  12100. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  12101. goto err_out_apeunmap;
  12102. }
  12103. /* flow control autonegotiation is default behavior */
  12104. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12105. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12106. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12107. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12108. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12109. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12110. struct tg3_napi *tnapi = &tp->napi[i];
  12111. tnapi->tp = tp;
  12112. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12113. tnapi->int_mbox = intmbx;
  12114. if (i < 4)
  12115. intmbx += 0x8;
  12116. else
  12117. intmbx += 0x4;
  12118. tnapi->consmbox = rcvmbx;
  12119. tnapi->prodmbox = sndmbx;
  12120. if (i) {
  12121. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12122. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12123. } else {
  12124. tnapi->coal_now = HOSTCC_MODE_NOW;
  12125. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12126. }
  12127. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12128. break;
  12129. /*
  12130. * If we support MSIX, we'll be using RSS. If we're using
  12131. * RSS, the first vector only handles link interrupts and the
  12132. * remaining vectors handle rx and tx interrupts. Reuse the
  12133. * mailbox values for the next iteration. The values we setup
  12134. * above are still useful for the single vectored mode.
  12135. */
  12136. if (!i)
  12137. continue;
  12138. rcvmbx += 0x8;
  12139. if (sndmbx & 0x4)
  12140. sndmbx -= 0x4;
  12141. else
  12142. sndmbx += 0xc;
  12143. }
  12144. tg3_init_coal(tp);
  12145. pci_set_drvdata(pdev, dev);
  12146. err = register_netdev(dev);
  12147. if (err) {
  12148. printk(KERN_ERR PFX "Cannot register net device, "
  12149. "aborting.\n");
  12150. goto err_out_apeunmap;
  12151. }
  12152. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12153. dev->name,
  12154. tp->board_part_number,
  12155. tp->pci_chip_rev_id,
  12156. tg3_bus_string(tp, str),
  12157. dev->dev_addr);
  12158. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12159. struct phy_device *phydev;
  12160. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12161. printk(KERN_INFO
  12162. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12163. tp->dev->name, phydev->drv->name,
  12164. dev_name(&phydev->dev));
  12165. } else
  12166. printk(KERN_INFO
  12167. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  12168. tp->dev->name, tg3_phy_string(tp),
  12169. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12170. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12171. "10/100/1000Base-T")),
  12172. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12173. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12174. dev->name,
  12175. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12176. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12177. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12178. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12179. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12180. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12181. dev->name, tp->dma_rwctrl,
  12182. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  12183. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  12184. return 0;
  12185. err_out_apeunmap:
  12186. if (tp->aperegs) {
  12187. iounmap(tp->aperegs);
  12188. tp->aperegs = NULL;
  12189. }
  12190. err_out_fw:
  12191. if (tp->fw)
  12192. release_firmware(tp->fw);
  12193. err_out_iounmap:
  12194. if (tp->regs) {
  12195. iounmap(tp->regs);
  12196. tp->regs = NULL;
  12197. }
  12198. err_out_free_dev:
  12199. free_netdev(dev);
  12200. err_out_free_res:
  12201. pci_release_regions(pdev);
  12202. err_out_disable_pdev:
  12203. pci_disable_device(pdev);
  12204. pci_set_drvdata(pdev, NULL);
  12205. return err;
  12206. }
  12207. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12208. {
  12209. struct net_device *dev = pci_get_drvdata(pdev);
  12210. if (dev) {
  12211. struct tg3 *tp = netdev_priv(dev);
  12212. if (tp->fw)
  12213. release_firmware(tp->fw);
  12214. flush_scheduled_work();
  12215. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12216. tg3_phy_fini(tp);
  12217. tg3_mdio_fini(tp);
  12218. }
  12219. unregister_netdev(dev);
  12220. if (tp->aperegs) {
  12221. iounmap(tp->aperegs);
  12222. tp->aperegs = NULL;
  12223. }
  12224. if (tp->regs) {
  12225. iounmap(tp->regs);
  12226. tp->regs = NULL;
  12227. }
  12228. free_netdev(dev);
  12229. pci_release_regions(pdev);
  12230. pci_disable_device(pdev);
  12231. pci_set_drvdata(pdev, NULL);
  12232. }
  12233. }
  12234. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12235. {
  12236. struct net_device *dev = pci_get_drvdata(pdev);
  12237. struct tg3 *tp = netdev_priv(dev);
  12238. pci_power_t target_state;
  12239. int err;
  12240. /* PCI register 4 needs to be saved whether netif_running() or not.
  12241. * MSI address and data need to be saved if using MSI and
  12242. * netif_running().
  12243. */
  12244. pci_save_state(pdev);
  12245. if (!netif_running(dev))
  12246. return 0;
  12247. flush_scheduled_work();
  12248. tg3_phy_stop(tp);
  12249. tg3_netif_stop(tp);
  12250. del_timer_sync(&tp->timer);
  12251. tg3_full_lock(tp, 1);
  12252. tg3_disable_ints(tp);
  12253. tg3_full_unlock(tp);
  12254. netif_device_detach(dev);
  12255. tg3_full_lock(tp, 0);
  12256. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12257. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12258. tg3_full_unlock(tp);
  12259. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12260. err = tg3_set_power_state(tp, target_state);
  12261. if (err) {
  12262. int err2;
  12263. tg3_full_lock(tp, 0);
  12264. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12265. err2 = tg3_restart_hw(tp, 1);
  12266. if (err2)
  12267. goto out;
  12268. tp->timer.expires = jiffies + tp->timer_offset;
  12269. add_timer(&tp->timer);
  12270. netif_device_attach(dev);
  12271. tg3_netif_start(tp);
  12272. out:
  12273. tg3_full_unlock(tp);
  12274. if (!err2)
  12275. tg3_phy_start(tp);
  12276. }
  12277. return err;
  12278. }
  12279. static int tg3_resume(struct pci_dev *pdev)
  12280. {
  12281. struct net_device *dev = pci_get_drvdata(pdev);
  12282. struct tg3 *tp = netdev_priv(dev);
  12283. int err;
  12284. pci_restore_state(tp->pdev);
  12285. if (!netif_running(dev))
  12286. return 0;
  12287. err = tg3_set_power_state(tp, PCI_D0);
  12288. if (err)
  12289. return err;
  12290. netif_device_attach(dev);
  12291. tg3_full_lock(tp, 0);
  12292. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12293. err = tg3_restart_hw(tp, 1);
  12294. if (err)
  12295. goto out;
  12296. tp->timer.expires = jiffies + tp->timer_offset;
  12297. add_timer(&tp->timer);
  12298. tg3_netif_start(tp);
  12299. out:
  12300. tg3_full_unlock(tp);
  12301. if (!err)
  12302. tg3_phy_start(tp);
  12303. return err;
  12304. }
  12305. static struct pci_driver tg3_driver = {
  12306. .name = DRV_MODULE_NAME,
  12307. .id_table = tg3_pci_tbl,
  12308. .probe = tg3_init_one,
  12309. .remove = __devexit_p(tg3_remove_one),
  12310. .suspend = tg3_suspend,
  12311. .resume = tg3_resume
  12312. };
  12313. static int __init tg3_init(void)
  12314. {
  12315. return pci_register_driver(&tg3_driver);
  12316. }
  12317. static void __exit tg3_cleanup(void)
  12318. {
  12319. pci_unregister_driver(&tg3_driver);
  12320. }
  12321. module_init(tg3_init);
  12322. module_exit(tg3_cleanup);