time.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/clockchips.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/percpu.h>
  21. #include <asm/addrspace.h>
  22. #include <asm/io.h>
  23. #include <asm/time.h>
  24. #include <asm/sibyte/sb1250.h>
  25. #include <asm/sibyte/sb1250_regs.h>
  26. #include <asm/sibyte/sb1250_int.h>
  27. #include <asm/sibyte/sb1250_scd.h>
  28. #define IMR_IP2_VAL K_INT_MAP_I0
  29. #define IMR_IP3_VAL K_INT_MAP_I1
  30. #define IMR_IP4_VAL K_INT_MAP_I2
  31. #define SB1250_HPT_NUM 3
  32. #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
  33. /*
  34. * The general purpose timer ticks at 1MHz independent if
  35. * the rest of the system
  36. */
  37. static void sibyte_set_mode(enum clock_event_mode mode,
  38. struct clock_event_device *evt)
  39. {
  40. unsigned int cpu = smp_processor_id();
  41. void __iomem *cfg, *init;
  42. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  43. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  44. switch (mode) {
  45. case CLOCK_EVT_MODE_PERIODIC:
  46. __raw_writeq(0, cfg);
  47. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, init);
  48. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  49. cfg);
  50. break;
  51. case CLOCK_EVT_MODE_ONESHOT:
  52. /* Stop the timer until we actually program a shot */
  53. case CLOCK_EVT_MODE_SHUTDOWN:
  54. __raw_writeq(0, cfg);
  55. break;
  56. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  57. case CLOCK_EVT_MODE_RESUME:
  58. ;
  59. }
  60. }
  61. static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
  62. {
  63. unsigned int cpu = smp_processor_id();
  64. void __iomem *cfg, *init;
  65. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  66. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  67. __raw_writeq(delta - 1, init);
  68. __raw_writeq(M_SCD_TIMER_ENABLE, cfg);
  69. return 0;
  70. }
  71. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  72. {
  73. unsigned int cpu = smp_processor_id();
  74. struct clock_event_device *cd = dev_id;
  75. void __iomem *cfg;
  76. unsigned long tmode;
  77. if (cd->mode == CLOCK_EVT_MODE_PERIODIC)
  78. tmode = M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS;
  79. else
  80. tmode = 0;
  81. /* ACK interrupt */
  82. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  83. ____raw_writeq(tmode, cfg);
  84. cd->event_handler(cd);
  85. return IRQ_HANDLED;
  86. }
  87. static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
  88. static DEFINE_PER_CPU(struct irqaction, sibyte_hpt_irqaction);
  89. static DEFINE_PER_CPU(char [18], sibyte_hpt_name);
  90. void __cpuinit sb1250_clockevent_init(void)
  91. {
  92. unsigned int cpu = smp_processor_id();
  93. unsigned int irq = K_INT_TIMER_0 + cpu;
  94. struct irqaction *action = &per_cpu(sibyte_hpt_irqaction, cpu);
  95. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  96. unsigned char *name = per_cpu(sibyte_hpt_name, cpu);
  97. /* Only have 4 general purpose timers, and we use last one as hpt */
  98. BUG_ON(cpu > 2);
  99. sprintf(name, "sb1250-counter-%d", cpu);
  100. cd->name = name;
  101. cd->features = CLOCK_EVT_FEAT_PERIODIC |
  102. CLOCK_EVT_FEAT_ONESHOT;
  103. clockevent_set_clock(cd, V_SCD_TIMER_FREQ);
  104. cd->max_delta_ns = clockevent_delta2ns(0x7fffff, cd);
  105. cd->min_delta_ns = clockevent_delta2ns(1, cd);
  106. cd->rating = 200;
  107. cd->irq = irq;
  108. cd->cpumask = cpumask_of_cpu(cpu);
  109. cd->set_next_event = sibyte_next_event;
  110. cd->set_mode = sibyte_set_mode;
  111. clockevents_register_device(cd);
  112. sb1250_mask_irq(cpu, irq);
  113. /*
  114. * Map the timer interrupt to IP[4] of this cpu
  115. */
  116. __raw_writeq(IMR_IP4_VAL,
  117. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  118. (irq << 3)));
  119. sb1250_unmask_irq(cpu, irq);
  120. action->handler = sibyte_counter_handler;
  121. action->flags = IRQF_DISABLED | IRQF_PERCPU;
  122. action->name = name;
  123. action->dev_id = cd;
  124. setup_irq(irq, action);
  125. }
  126. /*
  127. * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
  128. * again.
  129. */
  130. static cycle_t sb1250_hpt_read(void)
  131. {
  132. unsigned int count;
  133. count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
  134. return SB1250_HPT_VALUE - count;
  135. }
  136. struct clocksource bcm1250_clocksource = {
  137. .name = "MIPS",
  138. .rating = 200,
  139. .read = sb1250_hpt_read,
  140. .mask = CLOCKSOURCE_MASK(23),
  141. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  142. };
  143. void __init sb1250_clocksource_init(void)
  144. {
  145. struct clocksource *cs = &bcm1250_clocksource;
  146. /* Setup hpt using timer #3 but do not enable irq for it */
  147. __raw_writeq(0,
  148. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
  149. R_SCD_TIMER_CFG)));
  150. __raw_writeq(SB1250_HPT_VALUE,
  151. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
  152. R_SCD_TIMER_INIT)));
  153. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  154. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
  155. R_SCD_TIMER_CFG)));
  156. clocksource_set_clock(cs, V_SCD_TIMER_FREQ);
  157. clocksource_register(cs);
  158. }
  159. void __init plat_time_init(void)
  160. {
  161. sb1250_clocksource_init();
  162. sb1250_clockevent_init();
  163. }