atombios_crtc.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  206. {
  207. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  208. struct drm_device *dev = crtc->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  211. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  212. memset(&args, 0, sizeof(args));
  213. args.ucDispPipeId = radeon_crtc->crtc_id;
  214. args.ucEnable = state;
  215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  216. }
  217. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  218. {
  219. struct drm_device *dev = crtc->dev;
  220. struct radeon_device *rdev = dev->dev_private;
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. switch (mode) {
  223. case DRM_MODE_DPMS_ON:
  224. radeon_crtc->enabled = true;
  225. /* adjust pm to dpms changes BEFORE enabling crtcs */
  226. radeon_pm_compute_clocks(rdev);
  227. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  228. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_ENABLE);
  230. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  231. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  232. atombios_blank_crtc(crtc, ATOM_DISABLE);
  233. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  234. radeon_crtc_load_lut(crtc);
  235. break;
  236. case DRM_MODE_DPMS_STANDBY:
  237. case DRM_MODE_DPMS_SUSPEND:
  238. case DRM_MODE_DPMS_OFF:
  239. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  240. if (radeon_crtc->enabled)
  241. atombios_blank_crtc(crtc, ATOM_ENABLE);
  242. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  243. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  244. atombios_enable_crtc(crtc, ATOM_DISABLE);
  245. radeon_crtc->enabled = false;
  246. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  247. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  248. /* adjust pm to dpms changes AFTER disabling crtcs */
  249. radeon_pm_compute_clocks(rdev);
  250. break;
  251. }
  252. }
  253. static void
  254. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  255. struct drm_display_mode *mode)
  256. {
  257. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  258. struct drm_device *dev = crtc->dev;
  259. struct radeon_device *rdev = dev->dev_private;
  260. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  261. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  262. u16 misc = 0;
  263. memset(&args, 0, sizeof(args));
  264. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  265. args.usH_Blanking_Time =
  266. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  267. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  268. args.usV_Blanking_Time =
  269. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  270. args.usH_SyncOffset =
  271. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  272. args.usH_SyncWidth =
  273. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  274. args.usV_SyncOffset =
  275. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  276. args.usV_SyncWidth =
  277. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  278. args.ucH_Border = radeon_crtc->h_border;
  279. args.ucV_Border = radeon_crtc->v_border;
  280. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  281. misc |= ATOM_VSYNC_POLARITY;
  282. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  283. misc |= ATOM_HSYNC_POLARITY;
  284. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  285. misc |= ATOM_COMPOSITESYNC;
  286. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  287. misc |= ATOM_INTERLACE;
  288. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  289. misc |= ATOM_DOUBLE_CLOCK_MODE;
  290. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  291. args.ucCRTC = radeon_crtc->crtc_id;
  292. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  293. }
  294. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  295. struct drm_display_mode *mode)
  296. {
  297. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  298. struct drm_device *dev = crtc->dev;
  299. struct radeon_device *rdev = dev->dev_private;
  300. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  301. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  302. u16 misc = 0;
  303. memset(&args, 0, sizeof(args));
  304. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  305. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  306. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  307. args.usH_SyncWidth =
  308. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  309. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  310. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  311. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  312. args.usV_SyncWidth =
  313. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  314. args.ucOverscanRight = radeon_crtc->h_border;
  315. args.ucOverscanLeft = radeon_crtc->h_border;
  316. args.ucOverscanBottom = radeon_crtc->v_border;
  317. args.ucOverscanTop = radeon_crtc->v_border;
  318. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  319. misc |= ATOM_VSYNC_POLARITY;
  320. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  321. misc |= ATOM_HSYNC_POLARITY;
  322. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  323. misc |= ATOM_COMPOSITESYNC;
  324. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  325. misc |= ATOM_INTERLACE;
  326. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  327. misc |= ATOM_DOUBLE_CLOCK_MODE;
  328. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  329. args.ucCRTC = radeon_crtc->crtc_id;
  330. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  331. }
  332. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  333. {
  334. u32 ss_cntl;
  335. if (ASIC_IS_DCE4(rdev)) {
  336. switch (pll_id) {
  337. case ATOM_PPLL1:
  338. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  339. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  340. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  341. break;
  342. case ATOM_PPLL2:
  343. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  344. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  345. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  346. break;
  347. case ATOM_DCPLL:
  348. case ATOM_PPLL_INVALID:
  349. return;
  350. }
  351. } else if (ASIC_IS_AVIVO(rdev)) {
  352. switch (pll_id) {
  353. case ATOM_PPLL1:
  354. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  355. ss_cntl &= ~1;
  356. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  357. break;
  358. case ATOM_PPLL2:
  359. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  360. ss_cntl &= ~1;
  361. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  362. break;
  363. case ATOM_DCPLL:
  364. case ATOM_PPLL_INVALID:
  365. return;
  366. }
  367. }
  368. }
  369. union atom_enable_ss {
  370. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  371. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  372. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  373. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  374. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  375. };
  376. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  377. int enable,
  378. int pll_id,
  379. int crtc_id,
  380. struct radeon_atom_ss *ss)
  381. {
  382. unsigned i;
  383. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  384. union atom_enable_ss args;
  385. if (!enable) {
  386. for (i = 0; i < rdev->num_crtc; i++) {
  387. if (rdev->mode_info.crtcs[i] &&
  388. rdev->mode_info.crtcs[i]->enabled &&
  389. i != crtc_id &&
  390. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  391. /* one other crtc is using this pll don't turn
  392. * off spread spectrum as it might turn off
  393. * display on active crtc
  394. */
  395. return;
  396. }
  397. }
  398. }
  399. memset(&args, 0, sizeof(args));
  400. if (ASIC_IS_DCE5(rdev)) {
  401. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  402. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  403. switch (pll_id) {
  404. case ATOM_PPLL1:
  405. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  406. break;
  407. case ATOM_PPLL2:
  408. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  409. break;
  410. case ATOM_DCPLL:
  411. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  412. break;
  413. case ATOM_PPLL_INVALID:
  414. return;
  415. }
  416. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  417. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  418. args.v3.ucEnable = enable;
  419. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  420. args.v3.ucEnable = ATOM_DISABLE;
  421. } else if (ASIC_IS_DCE4(rdev)) {
  422. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  423. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  424. switch (pll_id) {
  425. case ATOM_PPLL1:
  426. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  427. break;
  428. case ATOM_PPLL2:
  429. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  430. break;
  431. case ATOM_DCPLL:
  432. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  433. break;
  434. case ATOM_PPLL_INVALID:
  435. return;
  436. }
  437. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  438. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  439. args.v2.ucEnable = enable;
  440. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  441. args.v2.ucEnable = ATOM_DISABLE;
  442. } else if (ASIC_IS_DCE3(rdev)) {
  443. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  444. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  445. args.v1.ucSpreadSpectrumStep = ss->step;
  446. args.v1.ucSpreadSpectrumDelay = ss->delay;
  447. args.v1.ucSpreadSpectrumRange = ss->range;
  448. args.v1.ucPpll = pll_id;
  449. args.v1.ucEnable = enable;
  450. } else if (ASIC_IS_AVIVO(rdev)) {
  451. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  452. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  453. atombios_disable_ss(rdev, pll_id);
  454. return;
  455. }
  456. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  457. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  458. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  459. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  460. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  461. args.lvds_ss_2.ucEnable = enable;
  462. } else {
  463. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  464. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  465. atombios_disable_ss(rdev, pll_id);
  466. return;
  467. }
  468. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  469. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  470. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  471. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  472. args.lvds_ss.ucEnable = enable;
  473. }
  474. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  475. }
  476. union adjust_pixel_clock {
  477. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  478. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  479. };
  480. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  481. struct drm_display_mode *mode,
  482. struct radeon_pll *pll,
  483. bool ss_enabled,
  484. struct radeon_atom_ss *ss)
  485. {
  486. struct drm_device *dev = crtc->dev;
  487. struct radeon_device *rdev = dev->dev_private;
  488. struct drm_encoder *encoder = NULL;
  489. struct radeon_encoder *radeon_encoder = NULL;
  490. struct drm_connector *connector = NULL;
  491. u32 adjusted_clock = mode->clock;
  492. int encoder_mode = 0;
  493. u32 dp_clock = mode->clock;
  494. int bpc = 8;
  495. bool is_duallink = false;
  496. /* reset the pll flags */
  497. pll->flags = 0;
  498. if (ASIC_IS_AVIVO(rdev)) {
  499. if ((rdev->family == CHIP_RS600) ||
  500. (rdev->family == CHIP_RS690) ||
  501. (rdev->family == CHIP_RS740))
  502. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  503. RADEON_PLL_PREFER_CLOSEST_LOWER);
  504. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  505. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  506. else
  507. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  508. if (rdev->family < CHIP_RV770)
  509. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  510. /* use frac fb div on APUs */
  511. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  512. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  513. } else {
  514. pll->flags |= RADEON_PLL_LEGACY;
  515. if (mode->clock > 200000) /* range limits??? */
  516. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  517. else
  518. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  519. }
  520. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  521. if (encoder->crtc == crtc) {
  522. radeon_encoder = to_radeon_encoder(encoder);
  523. connector = radeon_get_connector_for_encoder(encoder);
  524. bpc = radeon_get_monitor_bpc(connector);
  525. encoder_mode = atombios_get_encoder_mode(encoder);
  526. is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  527. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  528. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  529. if (connector) {
  530. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  531. struct radeon_connector_atom_dig *dig_connector =
  532. radeon_connector->con_priv;
  533. dp_clock = dig_connector->dp_clock;
  534. }
  535. }
  536. /* use recommended ref_div for ss */
  537. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  538. if (ss_enabled) {
  539. if (ss->refdiv) {
  540. pll->flags |= RADEON_PLL_USE_REF_DIV;
  541. pll->reference_div = ss->refdiv;
  542. if (ASIC_IS_AVIVO(rdev))
  543. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  544. }
  545. }
  546. }
  547. if (ASIC_IS_AVIVO(rdev)) {
  548. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  549. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  550. adjusted_clock = mode->clock * 2;
  551. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  552. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  553. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  554. pll->flags |= RADEON_PLL_IS_LCD;
  555. } else {
  556. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  557. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  558. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  559. pll->flags |= RADEON_PLL_USE_REF_DIV;
  560. }
  561. break;
  562. }
  563. }
  564. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  565. * accordingly based on the encoder/transmitter to work around
  566. * special hw requirements.
  567. */
  568. if (ASIC_IS_DCE3(rdev)) {
  569. union adjust_pixel_clock args;
  570. u8 frev, crev;
  571. int index;
  572. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  573. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  574. &crev))
  575. return adjusted_clock;
  576. memset(&args, 0, sizeof(args));
  577. switch (frev) {
  578. case 1:
  579. switch (crev) {
  580. case 1:
  581. case 2:
  582. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  583. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  584. args.v1.ucEncodeMode = encoder_mode;
  585. if (ss_enabled && ss->percentage)
  586. args.v1.ucConfig |=
  587. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  588. atom_execute_table(rdev->mode_info.atom_context,
  589. index, (uint32_t *)&args);
  590. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  591. break;
  592. case 3:
  593. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  594. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  595. args.v3.sInput.ucEncodeMode = encoder_mode;
  596. args.v3.sInput.ucDispPllConfig = 0;
  597. if (ss_enabled && ss->percentage)
  598. args.v3.sInput.ucDispPllConfig |=
  599. DISPPLL_CONFIG_SS_ENABLE;
  600. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  601. args.v3.sInput.ucDispPllConfig |=
  602. DISPPLL_CONFIG_COHERENT_MODE;
  603. /* 16200 or 27000 */
  604. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  605. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  606. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  607. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  608. /* deep color support */
  609. args.v3.sInput.usPixelClock =
  610. cpu_to_le16((mode->clock * bpc / 8) / 10);
  611. if (dig->coherent_mode)
  612. args.v3.sInput.ucDispPllConfig |=
  613. DISPPLL_CONFIG_COHERENT_MODE;
  614. if (is_duallink)
  615. args.v3.sInput.ucDispPllConfig |=
  616. DISPPLL_CONFIG_DUAL_LINK;
  617. }
  618. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  619. ENCODER_OBJECT_ID_NONE)
  620. args.v3.sInput.ucExtTransmitterID =
  621. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  622. else
  623. args.v3.sInput.ucExtTransmitterID = 0;
  624. atom_execute_table(rdev->mode_info.atom_context,
  625. index, (uint32_t *)&args);
  626. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  627. if (args.v3.sOutput.ucRefDiv) {
  628. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  629. pll->flags |= RADEON_PLL_USE_REF_DIV;
  630. pll->reference_div = args.v3.sOutput.ucRefDiv;
  631. }
  632. if (args.v3.sOutput.ucPostDiv) {
  633. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  634. pll->flags |= RADEON_PLL_USE_POST_DIV;
  635. pll->post_div = args.v3.sOutput.ucPostDiv;
  636. }
  637. break;
  638. default:
  639. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  640. return adjusted_clock;
  641. }
  642. break;
  643. default:
  644. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  645. return adjusted_clock;
  646. }
  647. }
  648. return adjusted_clock;
  649. }
  650. union set_pixel_clock {
  651. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  652. PIXEL_CLOCK_PARAMETERS v1;
  653. PIXEL_CLOCK_PARAMETERS_V2 v2;
  654. PIXEL_CLOCK_PARAMETERS_V3 v3;
  655. PIXEL_CLOCK_PARAMETERS_V5 v5;
  656. PIXEL_CLOCK_PARAMETERS_V6 v6;
  657. };
  658. /* on DCE5, make sure the voltage is high enough to support the
  659. * required disp clk.
  660. */
  661. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  662. u32 dispclk)
  663. {
  664. u8 frev, crev;
  665. int index;
  666. union set_pixel_clock args;
  667. memset(&args, 0, sizeof(args));
  668. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  669. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  670. &crev))
  671. return;
  672. switch (frev) {
  673. case 1:
  674. switch (crev) {
  675. case 5:
  676. /* if the default dcpll clock is specified,
  677. * SetPixelClock provides the dividers
  678. */
  679. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  680. args.v5.usPixelClock = cpu_to_le16(dispclk);
  681. args.v5.ucPpll = ATOM_DCPLL;
  682. break;
  683. case 6:
  684. /* if the default dcpll clock is specified,
  685. * SetPixelClock provides the dividers
  686. */
  687. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  688. if (ASIC_IS_DCE61(rdev))
  689. args.v6.ucPpll = ATOM_EXT_PLL1;
  690. else if (ASIC_IS_DCE6(rdev))
  691. args.v6.ucPpll = ATOM_PPLL0;
  692. else
  693. args.v6.ucPpll = ATOM_DCPLL;
  694. break;
  695. default:
  696. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  697. return;
  698. }
  699. break;
  700. default:
  701. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  702. return;
  703. }
  704. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  705. }
  706. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  707. u32 crtc_id,
  708. int pll_id,
  709. u32 encoder_mode,
  710. u32 encoder_id,
  711. u32 clock,
  712. u32 ref_div,
  713. u32 fb_div,
  714. u32 frac_fb_div,
  715. u32 post_div,
  716. int bpc,
  717. bool ss_enabled,
  718. struct radeon_atom_ss *ss)
  719. {
  720. struct drm_device *dev = crtc->dev;
  721. struct radeon_device *rdev = dev->dev_private;
  722. u8 frev, crev;
  723. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  724. union set_pixel_clock args;
  725. memset(&args, 0, sizeof(args));
  726. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  727. &crev))
  728. return;
  729. switch (frev) {
  730. case 1:
  731. switch (crev) {
  732. case 1:
  733. if (clock == ATOM_DISABLE)
  734. return;
  735. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  736. args.v1.usRefDiv = cpu_to_le16(ref_div);
  737. args.v1.usFbDiv = cpu_to_le16(fb_div);
  738. args.v1.ucFracFbDiv = frac_fb_div;
  739. args.v1.ucPostDiv = post_div;
  740. args.v1.ucPpll = pll_id;
  741. args.v1.ucCRTC = crtc_id;
  742. args.v1.ucRefDivSrc = 1;
  743. break;
  744. case 2:
  745. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  746. args.v2.usRefDiv = cpu_to_le16(ref_div);
  747. args.v2.usFbDiv = cpu_to_le16(fb_div);
  748. args.v2.ucFracFbDiv = frac_fb_div;
  749. args.v2.ucPostDiv = post_div;
  750. args.v2.ucPpll = pll_id;
  751. args.v2.ucCRTC = crtc_id;
  752. args.v2.ucRefDivSrc = 1;
  753. break;
  754. case 3:
  755. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  756. args.v3.usRefDiv = cpu_to_le16(ref_div);
  757. args.v3.usFbDiv = cpu_to_le16(fb_div);
  758. args.v3.ucFracFbDiv = frac_fb_div;
  759. args.v3.ucPostDiv = post_div;
  760. args.v3.ucPpll = pll_id;
  761. if (crtc_id == ATOM_CRTC2)
  762. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  763. else
  764. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  765. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  766. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  767. args.v3.ucTransmitterId = encoder_id;
  768. args.v3.ucEncoderMode = encoder_mode;
  769. break;
  770. case 5:
  771. args.v5.ucCRTC = crtc_id;
  772. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  773. args.v5.ucRefDiv = ref_div;
  774. args.v5.usFbDiv = cpu_to_le16(fb_div);
  775. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  776. args.v5.ucPostDiv = post_div;
  777. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  778. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  779. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  780. switch (bpc) {
  781. case 8:
  782. default:
  783. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  784. break;
  785. case 10:
  786. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  787. break;
  788. }
  789. args.v5.ucTransmitterID = encoder_id;
  790. args.v5.ucEncoderMode = encoder_mode;
  791. args.v5.ucPpll = pll_id;
  792. break;
  793. case 6:
  794. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  795. args.v6.ucRefDiv = ref_div;
  796. args.v6.usFbDiv = cpu_to_le16(fb_div);
  797. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  798. args.v6.ucPostDiv = post_div;
  799. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  800. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  801. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  802. switch (bpc) {
  803. case 8:
  804. default:
  805. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  806. break;
  807. case 10:
  808. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  809. break;
  810. case 12:
  811. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  812. break;
  813. case 16:
  814. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  815. break;
  816. }
  817. args.v6.ucTransmitterID = encoder_id;
  818. args.v6.ucEncoderMode = encoder_mode;
  819. args.v6.ucPpll = pll_id;
  820. break;
  821. default:
  822. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  823. return;
  824. }
  825. break;
  826. default:
  827. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  828. return;
  829. }
  830. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  831. }
  832. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  833. {
  834. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  835. struct drm_device *dev = crtc->dev;
  836. struct radeon_device *rdev = dev->dev_private;
  837. struct drm_encoder *encoder = NULL;
  838. struct radeon_encoder *radeon_encoder = NULL;
  839. u32 pll_clock = mode->clock;
  840. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  841. struct radeon_pll *pll;
  842. u32 adjusted_clock;
  843. int encoder_mode = 0;
  844. struct radeon_atom_ss ss;
  845. bool ss_enabled = false;
  846. int bpc = 8;
  847. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  848. if (encoder->crtc == crtc) {
  849. radeon_encoder = to_radeon_encoder(encoder);
  850. encoder_mode = atombios_get_encoder_mode(encoder);
  851. break;
  852. }
  853. }
  854. if (!radeon_encoder)
  855. return;
  856. switch (radeon_crtc->pll_id) {
  857. case ATOM_PPLL1:
  858. pll = &rdev->clock.p1pll;
  859. break;
  860. case ATOM_PPLL2:
  861. pll = &rdev->clock.p2pll;
  862. break;
  863. case ATOM_DCPLL:
  864. case ATOM_PPLL_INVALID:
  865. default:
  866. pll = &rdev->clock.dcpll;
  867. break;
  868. }
  869. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  870. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  871. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  872. struct drm_connector *connector =
  873. radeon_get_connector_for_encoder(encoder);
  874. struct radeon_connector *radeon_connector =
  875. to_radeon_connector(connector);
  876. struct radeon_connector_atom_dig *dig_connector =
  877. radeon_connector->con_priv;
  878. int dp_clock;
  879. bpc = radeon_get_monitor_bpc(connector);
  880. switch (encoder_mode) {
  881. case ATOM_ENCODER_MODE_DP_MST:
  882. case ATOM_ENCODER_MODE_DP:
  883. /* DP/eDP */
  884. dp_clock = dig_connector->dp_clock / 10;
  885. if (ASIC_IS_DCE4(rdev))
  886. ss_enabled =
  887. radeon_atombios_get_asic_ss_info(rdev, &ss,
  888. ASIC_INTERNAL_SS_ON_DP,
  889. dp_clock);
  890. else {
  891. if (dp_clock == 16200) {
  892. ss_enabled =
  893. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  894. ATOM_DP_SS_ID2);
  895. if (!ss_enabled)
  896. ss_enabled =
  897. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  898. ATOM_DP_SS_ID1);
  899. } else
  900. ss_enabled =
  901. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  902. ATOM_DP_SS_ID1);
  903. }
  904. break;
  905. case ATOM_ENCODER_MODE_LVDS:
  906. if (ASIC_IS_DCE4(rdev))
  907. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  908. dig->lcd_ss_id,
  909. mode->clock / 10);
  910. else
  911. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  912. dig->lcd_ss_id);
  913. break;
  914. case ATOM_ENCODER_MODE_DVI:
  915. if (ASIC_IS_DCE4(rdev))
  916. ss_enabled =
  917. radeon_atombios_get_asic_ss_info(rdev, &ss,
  918. ASIC_INTERNAL_SS_ON_TMDS,
  919. mode->clock / 10);
  920. break;
  921. case ATOM_ENCODER_MODE_HDMI:
  922. if (ASIC_IS_DCE4(rdev))
  923. ss_enabled =
  924. radeon_atombios_get_asic_ss_info(rdev, &ss,
  925. ASIC_INTERNAL_SS_ON_HDMI,
  926. mode->clock / 10);
  927. break;
  928. default:
  929. break;
  930. }
  931. }
  932. /* adjust pixel clock as needed */
  933. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  934. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  935. /* TV seems to prefer the legacy algo on some boards */
  936. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  937. &ref_div, &post_div);
  938. else if (ASIC_IS_AVIVO(rdev))
  939. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  940. &ref_div, &post_div);
  941. else
  942. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  943. &ref_div, &post_div);
  944. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
  945. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  946. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  947. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  948. if (ss_enabled) {
  949. /* calculate ss amount and step size */
  950. if (ASIC_IS_DCE4(rdev)) {
  951. u32 step_size;
  952. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  953. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  954. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  955. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  956. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  957. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  958. (125 * 25 * pll->reference_freq / 100);
  959. else
  960. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  961. (125 * 25 * pll->reference_freq / 100);
  962. ss.step = step_size;
  963. }
  964. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
  965. }
  966. }
  967. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  968. struct drm_framebuffer *fb,
  969. int x, int y, int atomic)
  970. {
  971. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  972. struct drm_device *dev = crtc->dev;
  973. struct radeon_device *rdev = dev->dev_private;
  974. struct radeon_framebuffer *radeon_fb;
  975. struct drm_framebuffer *target_fb;
  976. struct drm_gem_object *obj;
  977. struct radeon_bo *rbo;
  978. uint64_t fb_location;
  979. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  980. unsigned bankw, bankh, mtaspect, tile_split;
  981. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  982. u32 tmp, viewport_w, viewport_h;
  983. int r;
  984. /* no fb bound */
  985. if (!atomic && !crtc->fb) {
  986. DRM_DEBUG_KMS("No FB bound\n");
  987. return 0;
  988. }
  989. if (atomic) {
  990. radeon_fb = to_radeon_framebuffer(fb);
  991. target_fb = fb;
  992. }
  993. else {
  994. radeon_fb = to_radeon_framebuffer(crtc->fb);
  995. target_fb = crtc->fb;
  996. }
  997. /* If atomic, assume fb object is pinned & idle & fenced and
  998. * just update base pointers
  999. */
  1000. obj = radeon_fb->obj;
  1001. rbo = gem_to_radeon_bo(obj);
  1002. r = radeon_bo_reserve(rbo, false);
  1003. if (unlikely(r != 0))
  1004. return r;
  1005. if (atomic)
  1006. fb_location = radeon_bo_gpu_offset(rbo);
  1007. else {
  1008. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1009. if (unlikely(r != 0)) {
  1010. radeon_bo_unreserve(rbo);
  1011. return -EINVAL;
  1012. }
  1013. }
  1014. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1015. radeon_bo_unreserve(rbo);
  1016. switch (target_fb->bits_per_pixel) {
  1017. case 8:
  1018. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1019. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1020. break;
  1021. case 15:
  1022. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1023. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1024. break;
  1025. case 16:
  1026. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1027. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1028. #ifdef __BIG_ENDIAN
  1029. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1030. #endif
  1031. break;
  1032. case 24:
  1033. case 32:
  1034. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1035. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1036. #ifdef __BIG_ENDIAN
  1037. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1038. #endif
  1039. break;
  1040. default:
  1041. DRM_ERROR("Unsupported screen depth %d\n",
  1042. target_fb->bits_per_pixel);
  1043. return -EINVAL;
  1044. }
  1045. if (tiling_flags & RADEON_TILING_MACRO) {
  1046. if (rdev->family >= CHIP_TAHITI)
  1047. tmp = rdev->config.si.tile_config;
  1048. else if (rdev->family >= CHIP_CAYMAN)
  1049. tmp = rdev->config.cayman.tile_config;
  1050. else
  1051. tmp = rdev->config.evergreen.tile_config;
  1052. switch ((tmp & 0xf0) >> 4) {
  1053. case 0: /* 4 banks */
  1054. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1055. break;
  1056. case 1: /* 8 banks */
  1057. default:
  1058. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1059. break;
  1060. case 2: /* 16 banks */
  1061. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1062. break;
  1063. }
  1064. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1065. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1066. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1067. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1068. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1069. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1070. } else if (tiling_flags & RADEON_TILING_MICRO)
  1071. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1072. if ((rdev->family == CHIP_TAHITI) ||
  1073. (rdev->family == CHIP_PITCAIRN))
  1074. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1075. else if (rdev->family == CHIP_VERDE)
  1076. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1077. switch (radeon_crtc->crtc_id) {
  1078. case 0:
  1079. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1080. break;
  1081. case 1:
  1082. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1083. break;
  1084. case 2:
  1085. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1086. break;
  1087. case 3:
  1088. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1089. break;
  1090. case 4:
  1091. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1092. break;
  1093. case 5:
  1094. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1100. upper_32_bits(fb_location));
  1101. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1102. upper_32_bits(fb_location));
  1103. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1104. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1105. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1106. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1107. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1108. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1109. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1110. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1111. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1112. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1113. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1114. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1115. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1116. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1117. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1118. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1119. target_fb->height);
  1120. x &= ~3;
  1121. y &= ~1;
  1122. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1123. (x << 16) | y);
  1124. viewport_w = crtc->mode.hdisplay;
  1125. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1126. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1127. (viewport_w << 16) | viewport_h);
  1128. /* pageflip setup */
  1129. /* make sure flip is at vb rather than hb */
  1130. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1131. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1132. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1133. /* set pageflip to happen anywhere in vblank interval */
  1134. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1135. if (!atomic && fb && fb != crtc->fb) {
  1136. radeon_fb = to_radeon_framebuffer(fb);
  1137. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1138. r = radeon_bo_reserve(rbo, false);
  1139. if (unlikely(r != 0))
  1140. return r;
  1141. radeon_bo_unpin(rbo);
  1142. radeon_bo_unreserve(rbo);
  1143. }
  1144. /* Bytes per pixel may have changed */
  1145. radeon_bandwidth_update(rdev);
  1146. return 0;
  1147. }
  1148. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1149. struct drm_framebuffer *fb,
  1150. int x, int y, int atomic)
  1151. {
  1152. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1153. struct drm_device *dev = crtc->dev;
  1154. struct radeon_device *rdev = dev->dev_private;
  1155. struct radeon_framebuffer *radeon_fb;
  1156. struct drm_gem_object *obj;
  1157. struct radeon_bo *rbo;
  1158. struct drm_framebuffer *target_fb;
  1159. uint64_t fb_location;
  1160. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1161. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1162. u32 tmp, viewport_w, viewport_h;
  1163. int r;
  1164. /* no fb bound */
  1165. if (!atomic && !crtc->fb) {
  1166. DRM_DEBUG_KMS("No FB bound\n");
  1167. return 0;
  1168. }
  1169. if (atomic) {
  1170. radeon_fb = to_radeon_framebuffer(fb);
  1171. target_fb = fb;
  1172. }
  1173. else {
  1174. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1175. target_fb = crtc->fb;
  1176. }
  1177. obj = radeon_fb->obj;
  1178. rbo = gem_to_radeon_bo(obj);
  1179. r = radeon_bo_reserve(rbo, false);
  1180. if (unlikely(r != 0))
  1181. return r;
  1182. /* If atomic, assume fb object is pinned & idle & fenced and
  1183. * just update base pointers
  1184. */
  1185. if (atomic)
  1186. fb_location = radeon_bo_gpu_offset(rbo);
  1187. else {
  1188. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1189. if (unlikely(r != 0)) {
  1190. radeon_bo_unreserve(rbo);
  1191. return -EINVAL;
  1192. }
  1193. }
  1194. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1195. radeon_bo_unreserve(rbo);
  1196. switch (target_fb->bits_per_pixel) {
  1197. case 8:
  1198. fb_format =
  1199. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1200. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1201. break;
  1202. case 15:
  1203. fb_format =
  1204. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1205. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1206. break;
  1207. case 16:
  1208. fb_format =
  1209. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1210. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1211. #ifdef __BIG_ENDIAN
  1212. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1213. #endif
  1214. break;
  1215. case 24:
  1216. case 32:
  1217. fb_format =
  1218. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1219. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1220. #ifdef __BIG_ENDIAN
  1221. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1222. #endif
  1223. break;
  1224. default:
  1225. DRM_ERROR("Unsupported screen depth %d\n",
  1226. target_fb->bits_per_pixel);
  1227. return -EINVAL;
  1228. }
  1229. if (rdev->family >= CHIP_R600) {
  1230. if (tiling_flags & RADEON_TILING_MACRO)
  1231. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1232. else if (tiling_flags & RADEON_TILING_MICRO)
  1233. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1234. } else {
  1235. if (tiling_flags & RADEON_TILING_MACRO)
  1236. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1237. if (tiling_flags & RADEON_TILING_MICRO)
  1238. fb_format |= AVIVO_D1GRPH_TILED;
  1239. }
  1240. if (radeon_crtc->crtc_id == 0)
  1241. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1242. else
  1243. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1244. if (rdev->family >= CHIP_RV770) {
  1245. if (radeon_crtc->crtc_id) {
  1246. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1247. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1248. } else {
  1249. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1250. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1251. }
  1252. }
  1253. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1254. (u32) fb_location);
  1255. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1256. radeon_crtc->crtc_offset, (u32) fb_location);
  1257. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1258. if (rdev->family >= CHIP_R600)
  1259. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1260. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1261. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1262. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1263. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1264. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1265. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1266. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1267. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1268. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1269. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1270. target_fb->height);
  1271. x &= ~3;
  1272. y &= ~1;
  1273. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1274. (x << 16) | y);
  1275. viewport_w = crtc->mode.hdisplay;
  1276. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1277. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1278. (viewport_w << 16) | viewport_h);
  1279. /* pageflip setup */
  1280. /* make sure flip is at vb rather than hb */
  1281. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1282. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1283. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1284. /* set pageflip to happen anywhere in vblank interval */
  1285. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1286. if (!atomic && fb && fb != crtc->fb) {
  1287. radeon_fb = to_radeon_framebuffer(fb);
  1288. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1289. r = radeon_bo_reserve(rbo, false);
  1290. if (unlikely(r != 0))
  1291. return r;
  1292. radeon_bo_unpin(rbo);
  1293. radeon_bo_unreserve(rbo);
  1294. }
  1295. /* Bytes per pixel may have changed */
  1296. radeon_bandwidth_update(rdev);
  1297. return 0;
  1298. }
  1299. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1300. struct drm_framebuffer *old_fb)
  1301. {
  1302. struct drm_device *dev = crtc->dev;
  1303. struct radeon_device *rdev = dev->dev_private;
  1304. if (ASIC_IS_DCE4(rdev))
  1305. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1306. else if (ASIC_IS_AVIVO(rdev))
  1307. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1308. else
  1309. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1310. }
  1311. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1312. struct drm_framebuffer *fb,
  1313. int x, int y, enum mode_set_atomic state)
  1314. {
  1315. struct drm_device *dev = crtc->dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. if (ASIC_IS_DCE4(rdev))
  1318. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1319. else if (ASIC_IS_AVIVO(rdev))
  1320. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1321. else
  1322. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1323. }
  1324. /* properly set additional regs when using atombios */
  1325. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1326. {
  1327. struct drm_device *dev = crtc->dev;
  1328. struct radeon_device *rdev = dev->dev_private;
  1329. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1330. u32 disp_merge_cntl;
  1331. switch (radeon_crtc->crtc_id) {
  1332. case 0:
  1333. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1334. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1335. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1336. break;
  1337. case 1:
  1338. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1339. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1340. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1341. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1342. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1343. break;
  1344. }
  1345. }
  1346. /**
  1347. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1348. *
  1349. * @crtc: drm crtc
  1350. *
  1351. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1352. */
  1353. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1354. {
  1355. struct drm_device *dev = crtc->dev;
  1356. struct drm_crtc *test_crtc;
  1357. struct radeon_crtc *radeon_test_crtc;
  1358. u32 pll_in_use = 0;
  1359. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1360. if (crtc == test_crtc)
  1361. continue;
  1362. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1363. if (radeon_test_crtc->pll_id != ATOM_PPLL_INVALID)
  1364. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1365. }
  1366. return pll_in_use;
  1367. }
  1368. /**
  1369. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1370. *
  1371. * @crtc: drm crtc
  1372. *
  1373. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1374. * also in DP mode. For DP, a single PPLL can be used for all DP
  1375. * crtcs/encoders.
  1376. */
  1377. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1378. {
  1379. struct drm_device *dev = crtc->dev;
  1380. struct drm_encoder *test_encoder;
  1381. struct radeon_crtc *radeon_test_crtc;
  1382. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1383. if (test_encoder->crtc && (test_encoder->crtc != crtc)) {
  1384. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1385. /* for DP use the same PLL for all */
  1386. radeon_test_crtc = to_radeon_crtc(test_encoder->crtc);
  1387. if (radeon_test_crtc->pll_id != ATOM_PPLL_INVALID)
  1388. return radeon_test_crtc->pll_id;
  1389. }
  1390. }
  1391. }
  1392. return ATOM_PPLL_INVALID;
  1393. }
  1394. /**
  1395. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1396. *
  1397. * @crtc: drm crtc
  1398. *
  1399. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1400. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1401. * monitors a dedicated PPLL must be used. If a particular board has
  1402. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1403. * as there is no need to program the PLL itself. If we are not able to
  1404. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1405. * avoid messing up an existing monitor.
  1406. *
  1407. * Asic specific PLL information
  1408. *
  1409. * DCE 6.1
  1410. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1411. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1412. *
  1413. * DCE 6.0
  1414. * - PPLL0 is available to all UNIPHY (DP only)
  1415. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1416. *
  1417. * DCE 5.0
  1418. * - DCPLL is available to all UNIPHY (DP only)
  1419. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1420. *
  1421. * DCE 3.0/4.0/4.1
  1422. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1423. *
  1424. */
  1425. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1426. {
  1427. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1428. struct drm_device *dev = crtc->dev;
  1429. struct radeon_device *rdev = dev->dev_private;
  1430. struct drm_encoder *test_encoder;
  1431. u32 pll_in_use;
  1432. int pll;
  1433. if (ASIC_IS_DCE61(rdev)) {
  1434. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1435. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1436. struct radeon_encoder *test_radeon_encoder =
  1437. to_radeon_encoder(test_encoder);
  1438. struct radeon_encoder_atom_dig *dig =
  1439. test_radeon_encoder->enc_priv;
  1440. if ((test_radeon_encoder->encoder_id ==
  1441. ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1442. (dig->linkb == false))
  1443. /* UNIPHY A uses PPLL2 */
  1444. return ATOM_PPLL2;
  1445. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1446. /* UNIPHY B/C/D/E/F */
  1447. if (rdev->clock.dp_extclk)
  1448. /* skip PPLL programming if using ext clock */
  1449. return ATOM_PPLL_INVALID;
  1450. else {
  1451. /* use the same PPLL for all DP monitors */
  1452. pll = radeon_get_shared_dp_ppll(crtc);
  1453. if (pll != ATOM_PPLL_INVALID)
  1454. return pll;
  1455. }
  1456. }
  1457. break;
  1458. }
  1459. }
  1460. /* UNIPHY B/C/D/E/F */
  1461. pll_in_use = radeon_get_pll_use_mask(crtc);
  1462. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1463. return ATOM_PPLL0;
  1464. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1465. return ATOM_PPLL1;
  1466. DRM_ERROR("unable to allocate a PPLL\n");
  1467. return ATOM_PPLL_INVALID;
  1468. } else if (ASIC_IS_DCE4(rdev)) {
  1469. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1470. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1471. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1472. * depending on the asic:
  1473. * DCE4: PPLL or ext clock
  1474. * DCE5: PPLL, DCPLL, or ext clock
  1475. * DCE6: PPLL, PPLL0, or ext clock
  1476. *
  1477. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1478. * PPLL/DCPLL programming and only program the DP DTO for the
  1479. * crtc virtual pixel clock.
  1480. */
  1481. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1482. if (rdev->clock.dp_extclk)
  1483. /* skip PPLL programming if using ext clock */
  1484. return ATOM_PPLL_INVALID;
  1485. else if (ASIC_IS_DCE6(rdev))
  1486. /* use PPLL0 for all DP */
  1487. return ATOM_PPLL0;
  1488. else if (ASIC_IS_DCE5(rdev))
  1489. /* use DCPLL for all DP */
  1490. return ATOM_DCPLL;
  1491. else {
  1492. /* use the same PPLL for all DP monitors */
  1493. pll = radeon_get_shared_dp_ppll(crtc);
  1494. if (pll != ATOM_PPLL_INVALID)
  1495. return pll;
  1496. }
  1497. }
  1498. break;
  1499. }
  1500. }
  1501. /* all other cases */
  1502. pll_in_use = radeon_get_pll_use_mask(crtc);
  1503. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1504. return ATOM_PPLL2;
  1505. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1506. return ATOM_PPLL1;
  1507. DRM_ERROR("unable to allocate a PPLL\n");
  1508. return ATOM_PPLL_INVALID;
  1509. } else
  1510. /* use PPLL1 or PPLL2 */
  1511. return radeon_crtc->crtc_id;
  1512. }
  1513. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1514. {
  1515. /* always set DCPLL */
  1516. if (ASIC_IS_DCE6(rdev))
  1517. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1518. else if (ASIC_IS_DCE4(rdev)) {
  1519. struct radeon_atom_ss ss;
  1520. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1521. ASIC_INTERNAL_SS_ON_DCPLL,
  1522. rdev->clock.default_dispclk);
  1523. if (ss_enabled)
  1524. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1525. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1526. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1527. if (ss_enabled)
  1528. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1529. }
  1530. }
  1531. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1532. struct drm_display_mode *mode,
  1533. struct drm_display_mode *adjusted_mode,
  1534. int x, int y, struct drm_framebuffer *old_fb)
  1535. {
  1536. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1537. struct drm_device *dev = crtc->dev;
  1538. struct radeon_device *rdev = dev->dev_private;
  1539. struct drm_encoder *encoder;
  1540. bool is_tvcv = false;
  1541. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1542. /* find tv std */
  1543. if (encoder->crtc == crtc) {
  1544. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1545. if (radeon_encoder->active_device &
  1546. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1547. is_tvcv = true;
  1548. }
  1549. }
  1550. atombios_crtc_set_pll(crtc, adjusted_mode);
  1551. if (ASIC_IS_DCE4(rdev))
  1552. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1553. else if (ASIC_IS_AVIVO(rdev)) {
  1554. if (is_tvcv)
  1555. atombios_crtc_set_timing(crtc, adjusted_mode);
  1556. else
  1557. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1558. } else {
  1559. atombios_crtc_set_timing(crtc, adjusted_mode);
  1560. if (radeon_crtc->crtc_id == 0)
  1561. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1562. radeon_legacy_atom_fixup(crtc);
  1563. }
  1564. atombios_crtc_set_base(crtc, x, y, old_fb);
  1565. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1566. atombios_scaler_setup(crtc);
  1567. return 0;
  1568. }
  1569. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1570. const struct drm_display_mode *mode,
  1571. struct drm_display_mode *adjusted_mode)
  1572. {
  1573. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1574. return false;
  1575. return true;
  1576. }
  1577. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1578. {
  1579. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1580. struct drm_device *dev = crtc->dev;
  1581. struct radeon_device *rdev = dev->dev_private;
  1582. radeon_crtc->in_mode_set = true;
  1583. /* pick pll */
  1584. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1585. /* disable crtc pair power gating before programming */
  1586. if (ASIC_IS_DCE6(rdev))
  1587. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1588. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1589. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1590. }
  1591. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1592. {
  1593. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1594. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1595. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1596. radeon_crtc->in_mode_set = false;
  1597. }
  1598. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1599. {
  1600. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1601. struct drm_device *dev = crtc->dev;
  1602. struct radeon_device *rdev = dev->dev_private;
  1603. struct radeon_atom_ss ss;
  1604. int i;
  1605. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1606. for (i = 0; i < rdev->num_crtc; i++) {
  1607. if (rdev->mode_info.crtcs[i] &&
  1608. rdev->mode_info.crtcs[i]->enabled &&
  1609. i != radeon_crtc->crtc_id &&
  1610. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1611. /* one other crtc is using this pll don't turn
  1612. * off the pll
  1613. */
  1614. goto done;
  1615. }
  1616. }
  1617. switch (radeon_crtc->pll_id) {
  1618. case ATOM_PPLL1:
  1619. case ATOM_PPLL2:
  1620. /* disable the ppll */
  1621. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1622. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1623. break;
  1624. case ATOM_PPLL0:
  1625. /* disable the ppll */
  1626. if (ASIC_IS_DCE61(rdev))
  1627. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1628. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1629. break;
  1630. default:
  1631. break;
  1632. }
  1633. done:
  1634. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1635. }
  1636. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1637. .dpms = atombios_crtc_dpms,
  1638. .mode_fixup = atombios_crtc_mode_fixup,
  1639. .mode_set = atombios_crtc_mode_set,
  1640. .mode_set_base = atombios_crtc_set_base,
  1641. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1642. .prepare = atombios_crtc_prepare,
  1643. .commit = atombios_crtc_commit,
  1644. .load_lut = radeon_crtc_load_lut,
  1645. .disable = atombios_crtc_disable,
  1646. };
  1647. void radeon_atombios_init_crtc(struct drm_device *dev,
  1648. struct radeon_crtc *radeon_crtc)
  1649. {
  1650. struct radeon_device *rdev = dev->dev_private;
  1651. if (ASIC_IS_DCE4(rdev)) {
  1652. switch (radeon_crtc->crtc_id) {
  1653. case 0:
  1654. default:
  1655. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1656. break;
  1657. case 1:
  1658. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1659. break;
  1660. case 2:
  1661. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1662. break;
  1663. case 3:
  1664. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1665. break;
  1666. case 4:
  1667. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1668. break;
  1669. case 5:
  1670. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1671. break;
  1672. }
  1673. } else {
  1674. if (radeon_crtc->crtc_id == 1)
  1675. radeon_crtc->crtc_offset =
  1676. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1677. else
  1678. radeon_crtc->crtc_offset = 0;
  1679. }
  1680. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1681. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1682. }