pnx4008_wdt.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * drivers/char/watchdog/pnx4008_wdt.c
  3. *
  4. * Watchdog driver for PNX4008 board
  5. *
  6. * Authors: Dmitry Chigirev <source@mvista.com>,
  7. * Vitaly Wool <vitalywool@gmail.com>
  8. * Based on sa1100 driver,
  9. * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
  10. *
  11. * 2005-2006 (c) MontaVista Software, Inc. This file is licensed under
  12. * the terms of the GNU General Public License version 2. This program
  13. * is licensed "as is" without any warranty of any kind, whether express
  14. * or implied.
  15. */
  16. #include <linux/config.h>
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/fs.h>
  22. #include <linux/miscdevice.h>
  23. #include <linux/watchdog.h>
  24. #include <linux/init.h>
  25. #include <linux/bitops.h>
  26. #include <linux/ioport.h>
  27. #include <linux/device.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/clk.h>
  30. #include <linux/spinlock.h>
  31. #include <asm/hardware.h>
  32. #include <asm/uaccess.h>
  33. #include <asm/io.h>
  34. #define MODULE_NAME "PNX4008-WDT: "
  35. /* WatchDog Timer - Chapter 23 Page 207 */
  36. #define DEFAULT_HEARTBEAT 19
  37. #define MAX_HEARTBEAT 60
  38. /* Watchdog timer register set definition */
  39. #define WDTIM_INT(p) ((p) + 0x0)
  40. #define WDTIM_CTRL(p) ((p) + 0x4)
  41. #define WDTIM_COUNTER(p) ((p) + 0x8)
  42. #define WDTIM_MCTRL(p) ((p) + 0xC)
  43. #define WDTIM_MATCH0(p) ((p) + 0x10)
  44. #define WDTIM_EMR(p) ((p) + 0x14)
  45. #define WDTIM_PULSE(p) ((p) + 0x18)
  46. #define WDTIM_RES(p) ((p) + 0x1C)
  47. /* WDTIM_INT bit definitions */
  48. #define MATCH_INT 1
  49. /* WDTIM_CTRL bit definitions */
  50. #define COUNT_ENAB 1
  51. #define RESET_COUNT (1<<1)
  52. #define DEBUG_EN (1<<2)
  53. /* WDTIM_MCTRL bit definitions */
  54. #define MR0_INT 1
  55. #undef RESET_COUNT0
  56. #define RESET_COUNT0 (1<<2)
  57. #define STOP_COUNT0 (1<<2)
  58. #define M_RES1 (1<<3)
  59. #define M_RES2 (1<<4)
  60. #define RESFRC1 (1<<5)
  61. #define RESFRC2 (1<<6)
  62. /* WDTIM_EMR bit definitions */
  63. #define EXT_MATCH0 1
  64. #define MATCH_OUTPUT_HIGH (2<<4) /*a MATCH_CTRL setting */
  65. /* WDTIM_RES bit definitions */
  66. #define WDOG_RESET 1 /* read only */
  67. #define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
  68. static int nowayout = WATCHDOG_NOWAYOUT;
  69. static int heartbeat = DEFAULT_HEARTBEAT;
  70. static spinlock_t io_lock;
  71. static unsigned long wdt_status;
  72. #define WDT_IN_USE 0
  73. #define WDT_OK_TO_CLOSE 1
  74. #define WDT_REGION_INITED 2
  75. #define WDT_DEVICE_INITED 3
  76. static unsigned long boot_status;
  77. static struct resource *wdt_mem;
  78. static void __iomem *wdt_base;
  79. struct clk *wdt_clk;
  80. static void wdt_enable(void)
  81. {
  82. spin_lock(&io_lock);
  83. if (wdt_clk)
  84. clk_set_rate(wdt_clk, 1);
  85. /* stop counter, initiate counter reset */
  86. __raw_writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
  87. /*wait for reset to complete. 100% guarantee event */
  88. while (__raw_readl(WDTIM_COUNTER(wdt_base)))
  89. cpu_relax();
  90. /* internal and external reset, stop after that */
  91. __raw_writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0,
  92. WDTIM_MCTRL(wdt_base));
  93. /* configure match output */
  94. __raw_writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
  95. /* clear interrupt, just in case */
  96. __raw_writel(MATCH_INT, WDTIM_INT(wdt_base));
  97. /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
  98. __raw_writel(0xFFFF, WDTIM_PULSE(wdt_base));
  99. __raw_writel(heartbeat * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
  100. /*enable counter, stop when debugger active */
  101. __raw_writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
  102. spin_unlock(&io_lock);
  103. }
  104. static void wdt_disable(void)
  105. {
  106. spin_lock(&io_lock);
  107. __raw_writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
  108. if (wdt_clk)
  109. clk_set_rate(wdt_clk, 0);
  110. spin_unlock(&io_lock);
  111. }
  112. static int pnx4008_wdt_open(struct inode *inode, struct file *file)
  113. {
  114. if (test_and_set_bit(WDT_IN_USE, &wdt_status))
  115. return -EBUSY;
  116. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  117. wdt_enable();
  118. return nonseekable_open(inode, file);
  119. }
  120. static ssize_t
  121. pnx4008_wdt_write(struct file *file, const char *data, size_t len,
  122. loff_t * ppos)
  123. {
  124. /* Can't seek (pwrite) on this device */
  125. if (ppos != &file->f_pos)
  126. return -ESPIPE;
  127. if (len) {
  128. if (!nowayout) {
  129. size_t i;
  130. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  131. for (i = 0; i != len; i++) {
  132. char c;
  133. if (get_user(c, data + i))
  134. return -EFAULT;
  135. if (c == 'V')
  136. set_bit(WDT_OK_TO_CLOSE, &wdt_status);
  137. }
  138. }
  139. wdt_enable();
  140. }
  141. return len;
  142. }
  143. static struct watchdog_info ident = {
  144. .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
  145. WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
  146. .identity = "PNX4008 Watchdog",
  147. };
  148. static int
  149. pnx4008_wdt_ioctl(struct inode *inode, struct file *file, unsigned int cmd,
  150. unsigned long arg)
  151. {
  152. int ret = -ENOTTY;
  153. int time;
  154. switch (cmd) {
  155. case WDIOC_GETSUPPORT:
  156. ret = copy_to_user((struct watchdog_info *)arg, &ident,
  157. sizeof(ident)) ? -EFAULT : 0;
  158. break;
  159. case WDIOC_GETSTATUS:
  160. ret = put_user(0, (int *)arg);
  161. break;
  162. case WDIOC_GETBOOTSTATUS:
  163. ret = put_user(boot_status, (int *)arg);
  164. break;
  165. case WDIOC_SETTIMEOUT:
  166. ret = get_user(time, (int *)arg);
  167. if (ret)
  168. break;
  169. if (time <= 0 || time > MAX_HEARTBEAT) {
  170. ret = -EINVAL;
  171. break;
  172. }
  173. heartbeat = time;
  174. wdt_enable();
  175. /* Fall through */
  176. case WDIOC_GETTIMEOUT:
  177. ret = put_user(heartbeat, (int *)arg);
  178. break;
  179. case WDIOC_KEEPALIVE:
  180. wdt_enable();
  181. ret = 0;
  182. break;
  183. }
  184. return ret;
  185. }
  186. static int pnx4008_wdt_release(struct inode *inode, struct file *file)
  187. {
  188. if (!test_bit(WDT_OK_TO_CLOSE, &wdt_status))
  189. printk(KERN_WARNING "WATCHDOG: Device closed unexpectdly\n");
  190. wdt_disable();
  191. clear_bit(WDT_IN_USE, &wdt_status);
  192. clear_bit(WDT_OK_TO_CLOSE, &wdt_status);
  193. return 0;
  194. }
  195. static struct file_operations pnx4008_wdt_fops = {
  196. .owner = THIS_MODULE,
  197. .llseek = no_llseek,
  198. .write = pnx4008_wdt_write,
  199. .ioctl = pnx4008_wdt_ioctl,
  200. .open = pnx4008_wdt_open,
  201. .release = pnx4008_wdt_release,
  202. };
  203. static struct miscdevice pnx4008_wdt_miscdev = {
  204. .minor = WATCHDOG_MINOR,
  205. .name = "watchdog",
  206. .fops = &pnx4008_wdt_fops,
  207. };
  208. static int pnx4008_wdt_probe(struct platform_device *pdev)
  209. {
  210. int ret = 0, size;
  211. struct resource *res;
  212. spin_lock_init(&io_lock);
  213. if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
  214. heartbeat = DEFAULT_HEARTBEAT;
  215. printk(KERN_INFO MODULE_NAME
  216. "PNX4008 Watchdog Timer: heartbeat %d sec\n", heartbeat);
  217. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  218. if (res == NULL) {
  219. printk(KERN_INFO MODULE_NAME
  220. "failed to get memory region resouce\n");
  221. return -ENOENT;
  222. }
  223. size = res->end - res->start + 1;
  224. wdt_mem = request_mem_region(res->start, size, pdev->name);
  225. if (wdt_mem == NULL) {
  226. printk(KERN_INFO MODULE_NAME "failed to get memory region\n");
  227. return -ENOENT;
  228. }
  229. wdt_base = (void __iomem *)IO_ADDRESS(res->start);
  230. wdt_clk = clk_get(&pdev->dev, "wdt_ck");
  231. if (!wdt_clk) {
  232. release_resource(wdt_mem);
  233. kfree(wdt_mem);
  234. goto out;
  235. } else
  236. clk_set_rate(wdt_clk, 1);
  237. ret = misc_register(&pnx4008_wdt_miscdev);
  238. if (ret < 0) {
  239. printk(KERN_ERR MODULE_NAME "cannot register misc device\n");
  240. release_resource(wdt_mem);
  241. kfree(wdt_mem);
  242. clk_set_rate(wdt_clk, 0);
  243. } else {
  244. boot_status = (__raw_readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
  245. WDIOF_CARDRESET : 0;
  246. wdt_disable(); /*disable for now */
  247. set_bit(WDT_DEVICE_INITED, &wdt_status);
  248. }
  249. out:
  250. return ret;
  251. }
  252. static int pnx4008_wdt_remove(struct platform_device *pdev)
  253. {
  254. misc_deregister(&pnx4008_wdt_miscdev);
  255. if (wdt_clk) {
  256. clk_set_rate(wdt_clk, 0);
  257. clk_put(wdt_clk);
  258. wdt_clk = NULL;
  259. }
  260. if (wdt_mem) {
  261. release_resource(wdt_mem);
  262. kfree(wdt_mem);
  263. wdt_mem = NULL;
  264. }
  265. return 0;
  266. }
  267. static struct platform_driver platform_wdt_driver = {
  268. .driver = {
  269. .name = "watchdog",
  270. },
  271. .probe = pnx4008_wdt_probe,
  272. .remove = pnx4008_wdt_remove,
  273. };
  274. static int __init pnx4008_wdt_init(void)
  275. {
  276. return platform_driver_register(&platform_wdt_driver);
  277. }
  278. static void __exit pnx4008_wdt_exit(void)
  279. {
  280. return platform_driver_unregister(&platform_wdt_driver);
  281. }
  282. module_init(pnx4008_wdt_init);
  283. module_exit(pnx4008_wdt_exit);
  284. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  285. MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
  286. module_param(heartbeat, int, 0);
  287. MODULE_PARM_DESC(heartbeat,
  288. "Watchdog heartbeat period in seconds from 1 to "
  289. __MODULE_STRING(MAX_HEARTBEAT) ", default "
  290. __MODULE_STRING(DEFAULT_HEARTBEAT));
  291. module_param(nowayout, int, 0);
  292. MODULE_PARM_DESC(nowayout,
  293. "Set to 1 to keep watchdog running after device release");
  294. MODULE_LICENSE("GPL");
  295. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);