emulate.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. const struct opcode *group;
  157. const struct group_dual *gdual;
  158. const struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  193. {
  194. if (!(ctxt->regs_valid & (1 << nr))) {
  195. ctxt->regs_valid |= 1 << nr;
  196. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  197. }
  198. return ctxt->_regs[nr];
  199. }
  200. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  201. {
  202. ctxt->regs_valid |= 1 << nr;
  203. ctxt->regs_dirty |= 1 << nr;
  204. return &ctxt->_regs[nr];
  205. }
  206. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  207. {
  208. reg_read(ctxt, nr);
  209. return reg_write(ctxt, nr);
  210. }
  211. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  212. {
  213. unsigned reg;
  214. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  215. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  216. }
  217. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  218. {
  219. ctxt->regs_dirty = 0;
  220. ctxt->regs_valid = 0;
  221. }
  222. /*
  223. * Instruction emulation:
  224. * Most instructions are emulated directly via a fragment of inline assembly
  225. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  226. * any modified flags.
  227. */
  228. #if defined(CONFIG_X86_64)
  229. #define _LO32 "k" /* force 32-bit operand */
  230. #define _STK "%%rsp" /* stack pointer */
  231. #elif defined(__i386__)
  232. #define _LO32 "" /* force 32-bit operand */
  233. #define _STK "%%esp" /* stack pointer */
  234. #endif
  235. /*
  236. * These EFLAGS bits are restored from saved value during emulation, and
  237. * any changes are written back to the saved value after emulation.
  238. */
  239. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  240. /* Before executing instruction: restore necessary bits in EFLAGS. */
  241. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  242. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  243. "movl %"_sav",%"_LO32 _tmp"; " \
  244. "push %"_tmp"; " \
  245. "push %"_tmp"; " \
  246. "movl %"_msk",%"_LO32 _tmp"; " \
  247. "andl %"_LO32 _tmp",("_STK"); " \
  248. "pushf; " \
  249. "notl %"_LO32 _tmp"; " \
  250. "andl %"_LO32 _tmp",("_STK"); " \
  251. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  252. "pop %"_tmp"; " \
  253. "orl %"_LO32 _tmp",("_STK"); " \
  254. "popf; " \
  255. "pop %"_sav"; "
  256. /* After executing instruction: write-back necessary bits in EFLAGS. */
  257. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  258. /* _sav |= EFLAGS & _msk; */ \
  259. "pushf; " \
  260. "pop %"_tmp"; " \
  261. "andl %"_msk",%"_LO32 _tmp"; " \
  262. "orl %"_LO32 _tmp",%"_sav"; "
  263. #ifdef CONFIG_X86_64
  264. #define ON64(x) x
  265. #else
  266. #define ON64(x)
  267. #endif
  268. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  269. do { \
  270. __asm__ __volatile__ ( \
  271. _PRE_EFLAGS("0", "4", "2") \
  272. _op _suffix " %"_x"3,%1; " \
  273. _POST_EFLAGS("0", "4", "2") \
  274. : "=m" ((ctxt)->eflags), \
  275. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  276. "=&r" (_tmp) \
  277. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Raw emulation: instruction has two explicit operands. */
  280. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. switch ((ctxt)->dst.bytes) { \
  285. case 2: \
  286. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  287. break; \
  288. case 4: \
  289. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  290. break; \
  291. case 8: \
  292. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  293. break; \
  294. } \
  295. } while (0)
  296. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  297. do { \
  298. unsigned long _tmp; \
  299. switch ((ctxt)->dst.bytes) { \
  300. case 1: \
  301. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  302. break; \
  303. default: \
  304. __emulate_2op_nobyte(ctxt, _op, \
  305. _wx, _wy, _lx, _ly, _qx, _qy); \
  306. break; \
  307. } \
  308. } while (0)
  309. /* Source operand is byte-sized and may be restricted to just %cl. */
  310. #define emulate_2op_SrcB(ctxt, _op) \
  311. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  312. /* Source operand is byte, word, long or quad sized. */
  313. #define emulate_2op_SrcV(ctxt, _op) \
  314. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  315. /* Source operand is word, long or quad sized. */
  316. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  317. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  318. /* Instruction has three operands and one operand is stored in ECX register */
  319. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  320. do { \
  321. unsigned long _tmp; \
  322. _type _clv = (ctxt)->src2.val; \
  323. _type _srcv = (ctxt)->src.val; \
  324. _type _dstv = (ctxt)->dst.val; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "5", "2") \
  328. _op _suffix " %4,%1 \n" \
  329. _POST_EFLAGS("0", "5", "2") \
  330. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  331. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  332. ); \
  333. \
  334. (ctxt)->src2.val = (unsigned long) _clv; \
  335. (ctxt)->src2.val = (unsigned long) _srcv; \
  336. (ctxt)->dst.val = (unsigned long) _dstv; \
  337. } while (0)
  338. #define emulate_2op_cl(ctxt, _op) \
  339. do { \
  340. switch ((ctxt)->dst.bytes) { \
  341. case 2: \
  342. __emulate_2op_cl(ctxt, _op, "w", u16); \
  343. break; \
  344. case 4: \
  345. __emulate_2op_cl(ctxt, _op, "l", u32); \
  346. break; \
  347. case 8: \
  348. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  349. break; \
  350. } \
  351. } while (0)
  352. #define __emulate_1op(ctxt, _op, _suffix) \
  353. do { \
  354. unsigned long _tmp; \
  355. \
  356. __asm__ __volatile__ ( \
  357. _PRE_EFLAGS("0", "3", "2") \
  358. _op _suffix " %1; " \
  359. _POST_EFLAGS("0", "3", "2") \
  360. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  361. "=&r" (_tmp) \
  362. : "i" (EFLAGS_MASK)); \
  363. } while (0)
  364. /* Instruction has only one explicit operand (no source operand). */
  365. #define emulate_1op(ctxt, _op) \
  366. do { \
  367. switch ((ctxt)->dst.bytes) { \
  368. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  369. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  370. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  371. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  372. } \
  373. } while (0)
  374. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  375. do { \
  376. unsigned long _tmp; \
  377. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  378. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  379. \
  380. __asm__ __volatile__ ( \
  381. _PRE_EFLAGS("0", "5", "1") \
  382. "1: \n\t" \
  383. _op _suffix " %6; " \
  384. "2: \n\t" \
  385. _POST_EFLAGS("0", "5", "1") \
  386. ".pushsection .fixup,\"ax\" \n\t" \
  387. "3: movb $1, %4 \n\t" \
  388. "jmp 2b \n\t" \
  389. ".popsection \n\t" \
  390. _ASM_EXTABLE(1b, 3b) \
  391. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  392. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  393. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  394. "a" (*rax), "d" (*rdx)); \
  395. } while (0)
  396. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  397. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  398. do { \
  399. switch((ctxt)->src.bytes) { \
  400. case 1: \
  401. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  402. break; \
  403. case 2: \
  404. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  405. break; \
  406. case 4: \
  407. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  408. break; \
  409. case 8: ON64( \
  410. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  411. break; \
  412. } \
  413. } while (0)
  414. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  415. enum x86_intercept intercept,
  416. enum x86_intercept_stage stage)
  417. {
  418. struct x86_instruction_info info = {
  419. .intercept = intercept,
  420. .rep_prefix = ctxt->rep_prefix,
  421. .modrm_mod = ctxt->modrm_mod,
  422. .modrm_reg = ctxt->modrm_reg,
  423. .modrm_rm = ctxt->modrm_rm,
  424. .src_val = ctxt->src.val64,
  425. .src_bytes = ctxt->src.bytes,
  426. .dst_bytes = ctxt->dst.bytes,
  427. .ad_bytes = ctxt->ad_bytes,
  428. .next_rip = ctxt->eip,
  429. };
  430. return ctxt->ops->intercept(ctxt, &info, stage);
  431. }
  432. static void assign_masked(ulong *dest, ulong src, ulong mask)
  433. {
  434. *dest = (*dest & ~mask) | (src & mask);
  435. }
  436. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  437. {
  438. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  439. }
  440. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  441. {
  442. u16 sel;
  443. struct desc_struct ss;
  444. if (ctxt->mode == X86EMUL_MODE_PROT64)
  445. return ~0UL;
  446. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  447. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  448. }
  449. static int stack_size(struct x86_emulate_ctxt *ctxt)
  450. {
  451. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  452. }
  453. /* Access/update address held in a register, based on addressing mode. */
  454. static inline unsigned long
  455. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  456. {
  457. if (ctxt->ad_bytes == sizeof(unsigned long))
  458. return reg;
  459. else
  460. return reg & ad_mask(ctxt);
  461. }
  462. static inline unsigned long
  463. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  464. {
  465. return address_mask(ctxt, reg);
  466. }
  467. static void masked_increment(ulong *reg, ulong mask, int inc)
  468. {
  469. assign_masked(reg, *reg + inc, mask);
  470. }
  471. static inline void
  472. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  473. {
  474. ulong mask;
  475. if (ctxt->ad_bytes == sizeof(unsigned long))
  476. mask = ~0UL;
  477. else
  478. mask = ad_mask(ctxt);
  479. masked_increment(reg, mask, inc);
  480. }
  481. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  482. {
  483. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  484. }
  485. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  486. {
  487. register_address_increment(ctxt, &ctxt->_eip, rel);
  488. }
  489. static u32 desc_limit_scaled(struct desc_struct *desc)
  490. {
  491. u32 limit = get_desc_limit(desc);
  492. return desc->g ? (limit << 12) | 0xfff : limit;
  493. }
  494. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  495. {
  496. ctxt->has_seg_override = true;
  497. ctxt->seg_override = seg;
  498. }
  499. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  500. {
  501. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  502. return 0;
  503. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  504. }
  505. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  506. {
  507. if (!ctxt->has_seg_override)
  508. return 0;
  509. return ctxt->seg_override;
  510. }
  511. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  512. u32 error, bool valid)
  513. {
  514. ctxt->exception.vector = vec;
  515. ctxt->exception.error_code = error;
  516. ctxt->exception.error_code_valid = valid;
  517. return X86EMUL_PROPAGATE_FAULT;
  518. }
  519. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  520. {
  521. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  522. }
  523. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  524. {
  525. return emulate_exception(ctxt, GP_VECTOR, err, true);
  526. }
  527. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  528. {
  529. return emulate_exception(ctxt, SS_VECTOR, err, true);
  530. }
  531. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  532. {
  533. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  534. }
  535. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  536. {
  537. return emulate_exception(ctxt, TS_VECTOR, err, true);
  538. }
  539. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  540. {
  541. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  542. }
  543. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  544. {
  545. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  546. }
  547. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  548. {
  549. u16 selector;
  550. struct desc_struct desc;
  551. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  552. return selector;
  553. }
  554. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  555. unsigned seg)
  556. {
  557. u16 dummy;
  558. u32 base3;
  559. struct desc_struct desc;
  560. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  561. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  562. }
  563. /*
  564. * x86 defines three classes of vector instructions: explicitly
  565. * aligned, explicitly unaligned, and the rest, which change behaviour
  566. * depending on whether they're AVX encoded or not.
  567. *
  568. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  569. * subject to the same check.
  570. */
  571. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  572. {
  573. if (likely(size < 16))
  574. return false;
  575. if (ctxt->d & Aligned)
  576. return true;
  577. else if (ctxt->d & Unaligned)
  578. return false;
  579. else if (ctxt->d & Avx)
  580. return false;
  581. else
  582. return true;
  583. }
  584. static int __linearize(struct x86_emulate_ctxt *ctxt,
  585. struct segmented_address addr,
  586. unsigned size, bool write, bool fetch,
  587. ulong *linear)
  588. {
  589. struct desc_struct desc;
  590. bool usable;
  591. ulong la;
  592. u32 lim;
  593. u16 sel;
  594. unsigned cpl, rpl;
  595. la = seg_base(ctxt, addr.seg) + addr.ea;
  596. switch (ctxt->mode) {
  597. case X86EMUL_MODE_PROT64:
  598. if (((signed long)la << 16) >> 16 != la)
  599. return emulate_gp(ctxt, 0);
  600. break;
  601. default:
  602. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  603. addr.seg);
  604. if (!usable)
  605. goto bad;
  606. /* code segment or read-only data segment */
  607. if (((desc.type & 8) || !(desc.type & 2)) && write)
  608. goto bad;
  609. /* unreadable code segment */
  610. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  611. goto bad;
  612. lim = desc_limit_scaled(&desc);
  613. if ((desc.type & 8) || !(desc.type & 4)) {
  614. /* expand-up segment */
  615. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  616. goto bad;
  617. } else {
  618. /* expand-down segment */
  619. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  620. goto bad;
  621. lim = desc.d ? 0xffffffff : 0xffff;
  622. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  623. goto bad;
  624. }
  625. cpl = ctxt->ops->cpl(ctxt);
  626. if (ctxt->mode == X86EMUL_MODE_REAL)
  627. rpl = 0;
  628. else
  629. rpl = sel & 3;
  630. cpl = max(cpl, rpl);
  631. if (!(desc.type & 8)) {
  632. /* data segment */
  633. if (cpl > desc.dpl)
  634. goto bad;
  635. } else if ((desc.type & 8) && !(desc.type & 4)) {
  636. /* nonconforming code segment */
  637. if (cpl != desc.dpl)
  638. goto bad;
  639. } else if ((desc.type & 8) && (desc.type & 4)) {
  640. /* conforming code segment */
  641. if (cpl < desc.dpl)
  642. goto bad;
  643. }
  644. break;
  645. }
  646. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  647. la &= (u32)-1;
  648. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  649. return emulate_gp(ctxt, 0);
  650. *linear = la;
  651. return X86EMUL_CONTINUE;
  652. bad:
  653. if (addr.seg == VCPU_SREG_SS)
  654. return emulate_ss(ctxt, sel);
  655. else
  656. return emulate_gp(ctxt, sel);
  657. }
  658. static int linearize(struct x86_emulate_ctxt *ctxt,
  659. struct segmented_address addr,
  660. unsigned size, bool write,
  661. ulong *linear)
  662. {
  663. return __linearize(ctxt, addr, size, write, false, linear);
  664. }
  665. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  666. struct segmented_address addr,
  667. void *data,
  668. unsigned size)
  669. {
  670. int rc;
  671. ulong linear;
  672. rc = linearize(ctxt, addr, size, false, &linear);
  673. if (rc != X86EMUL_CONTINUE)
  674. return rc;
  675. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  676. }
  677. /*
  678. * Fetch the next byte of the instruction being emulated which is pointed to
  679. * by ctxt->_eip, then increment ctxt->_eip.
  680. *
  681. * Also prefetch the remaining bytes of the instruction without crossing page
  682. * boundary if they are not in fetch_cache yet.
  683. */
  684. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  685. {
  686. struct fetch_cache *fc = &ctxt->fetch;
  687. int rc;
  688. int size, cur_size;
  689. if (ctxt->_eip == fc->end) {
  690. unsigned long linear;
  691. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  692. .ea = ctxt->_eip };
  693. cur_size = fc->end - fc->start;
  694. size = min(15UL - cur_size,
  695. PAGE_SIZE - offset_in_page(ctxt->_eip));
  696. rc = __linearize(ctxt, addr, size, false, true, &linear);
  697. if (unlikely(rc != X86EMUL_CONTINUE))
  698. return rc;
  699. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  700. size, &ctxt->exception);
  701. if (unlikely(rc != X86EMUL_CONTINUE))
  702. return rc;
  703. fc->end += size;
  704. }
  705. *dest = fc->data[ctxt->_eip - fc->start];
  706. ctxt->_eip++;
  707. return X86EMUL_CONTINUE;
  708. }
  709. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  710. void *dest, unsigned size)
  711. {
  712. int rc;
  713. /* x86 instructions are limited to 15 bytes. */
  714. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  715. return X86EMUL_UNHANDLEABLE;
  716. while (size--) {
  717. rc = do_insn_fetch_byte(ctxt, dest++);
  718. if (rc != X86EMUL_CONTINUE)
  719. return rc;
  720. }
  721. return X86EMUL_CONTINUE;
  722. }
  723. /* Fetch next part of the instruction being emulated. */
  724. #define insn_fetch(_type, _ctxt) \
  725. ({ unsigned long _x; \
  726. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  727. if (rc != X86EMUL_CONTINUE) \
  728. goto done; \
  729. (_type)_x; \
  730. })
  731. #define insn_fetch_arr(_arr, _size, _ctxt) \
  732. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  733. if (rc != X86EMUL_CONTINUE) \
  734. goto done; \
  735. })
  736. /*
  737. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  738. * pointer into the block that addresses the relevant register.
  739. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  740. */
  741. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  742. int highbyte_regs)
  743. {
  744. void *p;
  745. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  746. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  747. else
  748. p = reg_rmw(ctxt, modrm_reg);
  749. return p;
  750. }
  751. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  752. struct segmented_address addr,
  753. u16 *size, unsigned long *address, int op_bytes)
  754. {
  755. int rc;
  756. if (op_bytes == 2)
  757. op_bytes = 3;
  758. *address = 0;
  759. rc = segmented_read_std(ctxt, addr, size, 2);
  760. if (rc != X86EMUL_CONTINUE)
  761. return rc;
  762. addr.ea += 2;
  763. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  764. return rc;
  765. }
  766. static int test_cc(unsigned int condition, unsigned int flags)
  767. {
  768. int rc = 0;
  769. switch ((condition & 15) >> 1) {
  770. case 0: /* o */
  771. rc |= (flags & EFLG_OF);
  772. break;
  773. case 1: /* b/c/nae */
  774. rc |= (flags & EFLG_CF);
  775. break;
  776. case 2: /* z/e */
  777. rc |= (flags & EFLG_ZF);
  778. break;
  779. case 3: /* be/na */
  780. rc |= (flags & (EFLG_CF|EFLG_ZF));
  781. break;
  782. case 4: /* s */
  783. rc |= (flags & EFLG_SF);
  784. break;
  785. case 5: /* p/pe */
  786. rc |= (flags & EFLG_PF);
  787. break;
  788. case 7: /* le/ng */
  789. rc |= (flags & EFLG_ZF);
  790. /* fall through */
  791. case 6: /* l/nge */
  792. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  793. break;
  794. }
  795. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  796. return (!!rc ^ (condition & 1));
  797. }
  798. static void fetch_register_operand(struct operand *op)
  799. {
  800. switch (op->bytes) {
  801. case 1:
  802. op->val = *(u8 *)op->addr.reg;
  803. break;
  804. case 2:
  805. op->val = *(u16 *)op->addr.reg;
  806. break;
  807. case 4:
  808. op->val = *(u32 *)op->addr.reg;
  809. break;
  810. case 8:
  811. op->val = *(u64 *)op->addr.reg;
  812. break;
  813. }
  814. }
  815. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  816. {
  817. ctxt->ops->get_fpu(ctxt);
  818. switch (reg) {
  819. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  820. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  821. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  822. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  823. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  824. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  825. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  826. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  827. #ifdef CONFIG_X86_64
  828. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  829. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  830. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  831. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  832. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  833. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  834. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  835. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  836. #endif
  837. default: BUG();
  838. }
  839. ctxt->ops->put_fpu(ctxt);
  840. }
  841. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  842. int reg)
  843. {
  844. ctxt->ops->get_fpu(ctxt);
  845. switch (reg) {
  846. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  847. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  848. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  849. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  850. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  851. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  852. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  853. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  854. #ifdef CONFIG_X86_64
  855. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  856. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  857. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  858. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  859. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  860. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  861. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  862. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  863. #endif
  864. default: BUG();
  865. }
  866. ctxt->ops->put_fpu(ctxt);
  867. }
  868. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  869. {
  870. ctxt->ops->get_fpu(ctxt);
  871. switch (reg) {
  872. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  873. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  874. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  875. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  876. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  877. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  878. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  879. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  880. default: BUG();
  881. }
  882. ctxt->ops->put_fpu(ctxt);
  883. }
  884. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  885. {
  886. ctxt->ops->get_fpu(ctxt);
  887. switch (reg) {
  888. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  889. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  890. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  891. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  892. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  893. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  894. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  895. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  896. default: BUG();
  897. }
  898. ctxt->ops->put_fpu(ctxt);
  899. }
  900. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  901. struct operand *op)
  902. {
  903. unsigned reg = ctxt->modrm_reg;
  904. int highbyte_regs = ctxt->rex_prefix == 0;
  905. if (!(ctxt->d & ModRM))
  906. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  907. if (ctxt->d & Sse) {
  908. op->type = OP_XMM;
  909. op->bytes = 16;
  910. op->addr.xmm = reg;
  911. read_sse_reg(ctxt, &op->vec_val, reg);
  912. return;
  913. }
  914. if (ctxt->d & Mmx) {
  915. reg &= 7;
  916. op->type = OP_MM;
  917. op->bytes = 8;
  918. op->addr.mm = reg;
  919. return;
  920. }
  921. op->type = OP_REG;
  922. if (ctxt->d & ByteOp) {
  923. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  924. op->bytes = 1;
  925. } else {
  926. op->addr.reg = decode_register(ctxt, reg, 0);
  927. op->bytes = ctxt->op_bytes;
  928. }
  929. fetch_register_operand(op);
  930. op->orig_val = op->val;
  931. }
  932. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  933. {
  934. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  935. ctxt->modrm_seg = VCPU_SREG_SS;
  936. }
  937. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  938. struct operand *op)
  939. {
  940. u8 sib;
  941. int index_reg = 0, base_reg = 0, scale;
  942. int rc = X86EMUL_CONTINUE;
  943. ulong modrm_ea = 0;
  944. if (ctxt->rex_prefix) {
  945. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  946. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  947. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  948. }
  949. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  950. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  951. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  952. ctxt->modrm_seg = VCPU_SREG_DS;
  953. if (ctxt->modrm_mod == 3) {
  954. op->type = OP_REG;
  955. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  956. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  957. if (ctxt->d & Sse) {
  958. op->type = OP_XMM;
  959. op->bytes = 16;
  960. op->addr.xmm = ctxt->modrm_rm;
  961. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  962. return rc;
  963. }
  964. if (ctxt->d & Mmx) {
  965. op->type = OP_MM;
  966. op->bytes = 8;
  967. op->addr.xmm = ctxt->modrm_rm & 7;
  968. return rc;
  969. }
  970. fetch_register_operand(op);
  971. return rc;
  972. }
  973. op->type = OP_MEM;
  974. if (ctxt->ad_bytes == 2) {
  975. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  976. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  977. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  978. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  979. /* 16-bit ModR/M decode. */
  980. switch (ctxt->modrm_mod) {
  981. case 0:
  982. if (ctxt->modrm_rm == 6)
  983. modrm_ea += insn_fetch(u16, ctxt);
  984. break;
  985. case 1:
  986. modrm_ea += insn_fetch(s8, ctxt);
  987. break;
  988. case 2:
  989. modrm_ea += insn_fetch(u16, ctxt);
  990. break;
  991. }
  992. switch (ctxt->modrm_rm) {
  993. case 0:
  994. modrm_ea += bx + si;
  995. break;
  996. case 1:
  997. modrm_ea += bx + di;
  998. break;
  999. case 2:
  1000. modrm_ea += bp + si;
  1001. break;
  1002. case 3:
  1003. modrm_ea += bp + di;
  1004. break;
  1005. case 4:
  1006. modrm_ea += si;
  1007. break;
  1008. case 5:
  1009. modrm_ea += di;
  1010. break;
  1011. case 6:
  1012. if (ctxt->modrm_mod != 0)
  1013. modrm_ea += bp;
  1014. break;
  1015. case 7:
  1016. modrm_ea += bx;
  1017. break;
  1018. }
  1019. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1020. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1021. ctxt->modrm_seg = VCPU_SREG_SS;
  1022. modrm_ea = (u16)modrm_ea;
  1023. } else {
  1024. /* 32/64-bit ModR/M decode. */
  1025. if ((ctxt->modrm_rm & 7) == 4) {
  1026. sib = insn_fetch(u8, ctxt);
  1027. index_reg |= (sib >> 3) & 7;
  1028. base_reg |= sib & 7;
  1029. scale = sib >> 6;
  1030. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1031. modrm_ea += insn_fetch(s32, ctxt);
  1032. else {
  1033. modrm_ea += reg_read(ctxt, base_reg);
  1034. adjust_modrm_seg(ctxt, base_reg);
  1035. }
  1036. if (index_reg != 4)
  1037. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1038. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1039. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1040. ctxt->rip_relative = 1;
  1041. } else {
  1042. base_reg = ctxt->modrm_rm;
  1043. modrm_ea += reg_read(ctxt, base_reg);
  1044. adjust_modrm_seg(ctxt, base_reg);
  1045. }
  1046. switch (ctxt->modrm_mod) {
  1047. case 0:
  1048. if (ctxt->modrm_rm == 5)
  1049. modrm_ea += insn_fetch(s32, ctxt);
  1050. break;
  1051. case 1:
  1052. modrm_ea += insn_fetch(s8, ctxt);
  1053. break;
  1054. case 2:
  1055. modrm_ea += insn_fetch(s32, ctxt);
  1056. break;
  1057. }
  1058. }
  1059. op->addr.mem.ea = modrm_ea;
  1060. done:
  1061. return rc;
  1062. }
  1063. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1064. struct operand *op)
  1065. {
  1066. int rc = X86EMUL_CONTINUE;
  1067. op->type = OP_MEM;
  1068. switch (ctxt->ad_bytes) {
  1069. case 2:
  1070. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1071. break;
  1072. case 4:
  1073. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1074. break;
  1075. case 8:
  1076. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1077. break;
  1078. }
  1079. done:
  1080. return rc;
  1081. }
  1082. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1083. {
  1084. long sv = 0, mask;
  1085. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1086. mask = ~(ctxt->dst.bytes * 8 - 1);
  1087. if (ctxt->src.bytes == 2)
  1088. sv = (s16)ctxt->src.val & (s16)mask;
  1089. else if (ctxt->src.bytes == 4)
  1090. sv = (s32)ctxt->src.val & (s32)mask;
  1091. ctxt->dst.addr.mem.ea += (sv >> 3);
  1092. }
  1093. /* only subword offset */
  1094. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1095. }
  1096. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1097. unsigned long addr, void *dest, unsigned size)
  1098. {
  1099. int rc;
  1100. struct read_cache *mc = &ctxt->mem_read;
  1101. if (mc->pos < mc->end)
  1102. goto read_cached;
  1103. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1104. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1105. &ctxt->exception);
  1106. if (rc != X86EMUL_CONTINUE)
  1107. return rc;
  1108. mc->end += size;
  1109. read_cached:
  1110. memcpy(dest, mc->data + mc->pos, size);
  1111. mc->pos += size;
  1112. return X86EMUL_CONTINUE;
  1113. }
  1114. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1115. struct segmented_address addr,
  1116. void *data,
  1117. unsigned size)
  1118. {
  1119. int rc;
  1120. ulong linear;
  1121. rc = linearize(ctxt, addr, size, false, &linear);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. return read_emulated(ctxt, linear, data, size);
  1125. }
  1126. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1127. struct segmented_address addr,
  1128. const void *data,
  1129. unsigned size)
  1130. {
  1131. int rc;
  1132. ulong linear;
  1133. rc = linearize(ctxt, addr, size, true, &linear);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1137. &ctxt->exception);
  1138. }
  1139. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1140. struct segmented_address addr,
  1141. const void *orig_data, const void *data,
  1142. unsigned size)
  1143. {
  1144. int rc;
  1145. ulong linear;
  1146. rc = linearize(ctxt, addr, size, true, &linear);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1150. size, &ctxt->exception);
  1151. }
  1152. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1153. unsigned int size, unsigned short port,
  1154. void *dest)
  1155. {
  1156. struct read_cache *rc = &ctxt->io_read;
  1157. if (rc->pos == rc->end) { /* refill pio read ahead */
  1158. unsigned int in_page, n;
  1159. unsigned int count = ctxt->rep_prefix ?
  1160. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1161. in_page = (ctxt->eflags & EFLG_DF) ?
  1162. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1163. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1164. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1165. count);
  1166. if (n == 0)
  1167. n = 1;
  1168. rc->pos = rc->end = 0;
  1169. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1170. return 0;
  1171. rc->end = n * size;
  1172. }
  1173. memcpy(dest, rc->data + rc->pos, size);
  1174. rc->pos += size;
  1175. return 1;
  1176. }
  1177. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1178. u16 index, struct desc_struct *desc)
  1179. {
  1180. struct desc_ptr dt;
  1181. ulong addr;
  1182. ctxt->ops->get_idt(ctxt, &dt);
  1183. if (dt.size < index * 8 + 7)
  1184. return emulate_gp(ctxt, index << 3 | 0x2);
  1185. addr = dt.address + index * 8;
  1186. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1187. &ctxt->exception);
  1188. }
  1189. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1190. u16 selector, struct desc_ptr *dt)
  1191. {
  1192. const struct x86_emulate_ops *ops = ctxt->ops;
  1193. if (selector & 1 << 2) {
  1194. struct desc_struct desc;
  1195. u16 sel;
  1196. memset (dt, 0, sizeof *dt);
  1197. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1198. return;
  1199. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1200. dt->address = get_desc_base(&desc);
  1201. } else
  1202. ops->get_gdt(ctxt, dt);
  1203. }
  1204. /* allowed just for 8 bytes segments */
  1205. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1206. u16 selector, struct desc_struct *desc,
  1207. ulong *desc_addr_p)
  1208. {
  1209. struct desc_ptr dt;
  1210. u16 index = selector >> 3;
  1211. ulong addr;
  1212. get_descriptor_table_ptr(ctxt, selector, &dt);
  1213. if (dt.size < index * 8 + 7)
  1214. return emulate_gp(ctxt, selector & 0xfffc);
  1215. *desc_addr_p = addr = dt.address + index * 8;
  1216. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1217. &ctxt->exception);
  1218. }
  1219. /* allowed just for 8 bytes segments */
  1220. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1221. u16 selector, struct desc_struct *desc)
  1222. {
  1223. struct desc_ptr dt;
  1224. u16 index = selector >> 3;
  1225. ulong addr;
  1226. get_descriptor_table_ptr(ctxt, selector, &dt);
  1227. if (dt.size < index * 8 + 7)
  1228. return emulate_gp(ctxt, selector & 0xfffc);
  1229. addr = dt.address + index * 8;
  1230. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1231. &ctxt->exception);
  1232. }
  1233. /* Does not support long mode */
  1234. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1235. u16 selector, int seg)
  1236. {
  1237. struct desc_struct seg_desc, old_desc;
  1238. u8 dpl, rpl, cpl;
  1239. unsigned err_vec = GP_VECTOR;
  1240. u32 err_code = 0;
  1241. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1242. ulong desc_addr;
  1243. int ret;
  1244. u16 dummy;
  1245. memset(&seg_desc, 0, sizeof seg_desc);
  1246. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1247. || ctxt->mode == X86EMUL_MODE_REAL) {
  1248. /* set real mode segment descriptor */
  1249. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1250. set_desc_base(&seg_desc, selector << 4);
  1251. goto load;
  1252. }
  1253. rpl = selector & 3;
  1254. cpl = ctxt->ops->cpl(ctxt);
  1255. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1256. if ((seg == VCPU_SREG_CS
  1257. || (seg == VCPU_SREG_SS
  1258. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1259. || seg == VCPU_SREG_TR)
  1260. && null_selector)
  1261. goto exception;
  1262. /* TR should be in GDT only */
  1263. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1264. goto exception;
  1265. if (null_selector) /* for NULL selector skip all following checks */
  1266. goto load;
  1267. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1268. if (ret != X86EMUL_CONTINUE)
  1269. return ret;
  1270. err_code = selector & 0xfffc;
  1271. err_vec = GP_VECTOR;
  1272. /* can't load system descriptor into segment selector */
  1273. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1274. goto exception;
  1275. if (!seg_desc.p) {
  1276. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1277. goto exception;
  1278. }
  1279. dpl = seg_desc.dpl;
  1280. switch (seg) {
  1281. case VCPU_SREG_SS:
  1282. /*
  1283. * segment is not a writable data segment or segment
  1284. * selector's RPL != CPL or segment selector's RPL != CPL
  1285. */
  1286. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1287. goto exception;
  1288. break;
  1289. case VCPU_SREG_CS:
  1290. if (!(seg_desc.type & 8))
  1291. goto exception;
  1292. if (seg_desc.type & 4) {
  1293. /* conforming */
  1294. if (dpl > cpl)
  1295. goto exception;
  1296. } else {
  1297. /* nonconforming */
  1298. if (rpl > cpl || dpl != cpl)
  1299. goto exception;
  1300. }
  1301. /* CS(RPL) <- CPL */
  1302. selector = (selector & 0xfffc) | cpl;
  1303. break;
  1304. case VCPU_SREG_TR:
  1305. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1306. goto exception;
  1307. old_desc = seg_desc;
  1308. seg_desc.type |= 2; /* busy */
  1309. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1310. sizeof(seg_desc), &ctxt->exception);
  1311. if (ret != X86EMUL_CONTINUE)
  1312. return ret;
  1313. break;
  1314. case VCPU_SREG_LDTR:
  1315. if (seg_desc.s || seg_desc.type != 2)
  1316. goto exception;
  1317. break;
  1318. default: /* DS, ES, FS, or GS */
  1319. /*
  1320. * segment is not a data or readable code segment or
  1321. * ((segment is a data or nonconforming code segment)
  1322. * and (both RPL and CPL > DPL))
  1323. */
  1324. if ((seg_desc.type & 0xa) == 0x8 ||
  1325. (((seg_desc.type & 0xc) != 0xc) &&
  1326. (rpl > dpl && cpl > dpl)))
  1327. goto exception;
  1328. break;
  1329. }
  1330. if (seg_desc.s) {
  1331. /* mark segment as accessed */
  1332. seg_desc.type |= 1;
  1333. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1334. if (ret != X86EMUL_CONTINUE)
  1335. return ret;
  1336. }
  1337. load:
  1338. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1339. return X86EMUL_CONTINUE;
  1340. exception:
  1341. emulate_exception(ctxt, err_vec, err_code, true);
  1342. return X86EMUL_PROPAGATE_FAULT;
  1343. }
  1344. static void write_register_operand(struct operand *op)
  1345. {
  1346. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1347. switch (op->bytes) {
  1348. case 1:
  1349. *(u8 *)op->addr.reg = (u8)op->val;
  1350. break;
  1351. case 2:
  1352. *(u16 *)op->addr.reg = (u16)op->val;
  1353. break;
  1354. case 4:
  1355. *op->addr.reg = (u32)op->val;
  1356. break; /* 64b: zero-extend */
  1357. case 8:
  1358. *op->addr.reg = op->val;
  1359. break;
  1360. }
  1361. }
  1362. static int writeback(struct x86_emulate_ctxt *ctxt)
  1363. {
  1364. int rc;
  1365. switch (ctxt->dst.type) {
  1366. case OP_REG:
  1367. write_register_operand(&ctxt->dst);
  1368. break;
  1369. case OP_MEM:
  1370. if (ctxt->lock_prefix)
  1371. rc = segmented_cmpxchg(ctxt,
  1372. ctxt->dst.addr.mem,
  1373. &ctxt->dst.orig_val,
  1374. &ctxt->dst.val,
  1375. ctxt->dst.bytes);
  1376. else
  1377. rc = segmented_write(ctxt,
  1378. ctxt->dst.addr.mem,
  1379. &ctxt->dst.val,
  1380. ctxt->dst.bytes);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. break;
  1384. case OP_XMM:
  1385. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1386. break;
  1387. case OP_MM:
  1388. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1389. break;
  1390. case OP_NONE:
  1391. /* no writeback */
  1392. break;
  1393. default:
  1394. break;
  1395. }
  1396. return X86EMUL_CONTINUE;
  1397. }
  1398. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1399. {
  1400. struct segmented_address addr;
  1401. rsp_increment(ctxt, -bytes);
  1402. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1403. addr.seg = VCPU_SREG_SS;
  1404. return segmented_write(ctxt, addr, data, bytes);
  1405. }
  1406. static int em_push(struct x86_emulate_ctxt *ctxt)
  1407. {
  1408. /* Disable writeback. */
  1409. ctxt->dst.type = OP_NONE;
  1410. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1411. }
  1412. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1413. void *dest, int len)
  1414. {
  1415. int rc;
  1416. struct segmented_address addr;
  1417. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1418. addr.seg = VCPU_SREG_SS;
  1419. rc = segmented_read(ctxt, addr, dest, len);
  1420. if (rc != X86EMUL_CONTINUE)
  1421. return rc;
  1422. rsp_increment(ctxt, len);
  1423. return rc;
  1424. }
  1425. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1426. {
  1427. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1428. }
  1429. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1430. void *dest, int len)
  1431. {
  1432. int rc;
  1433. unsigned long val, change_mask;
  1434. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1435. int cpl = ctxt->ops->cpl(ctxt);
  1436. rc = emulate_pop(ctxt, &val, len);
  1437. if (rc != X86EMUL_CONTINUE)
  1438. return rc;
  1439. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1440. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1441. switch(ctxt->mode) {
  1442. case X86EMUL_MODE_PROT64:
  1443. case X86EMUL_MODE_PROT32:
  1444. case X86EMUL_MODE_PROT16:
  1445. if (cpl == 0)
  1446. change_mask |= EFLG_IOPL;
  1447. if (cpl <= iopl)
  1448. change_mask |= EFLG_IF;
  1449. break;
  1450. case X86EMUL_MODE_VM86:
  1451. if (iopl < 3)
  1452. return emulate_gp(ctxt, 0);
  1453. change_mask |= EFLG_IF;
  1454. break;
  1455. default: /* real mode */
  1456. change_mask |= (EFLG_IOPL | EFLG_IF);
  1457. break;
  1458. }
  1459. *(unsigned long *)dest =
  1460. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1461. return rc;
  1462. }
  1463. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. ctxt->dst.type = OP_REG;
  1466. ctxt->dst.addr.reg = &ctxt->eflags;
  1467. ctxt->dst.bytes = ctxt->op_bytes;
  1468. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1469. }
  1470. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1471. {
  1472. int rc;
  1473. unsigned frame_size = ctxt->src.val;
  1474. unsigned nesting_level = ctxt->src2.val & 31;
  1475. ulong rbp;
  1476. if (nesting_level)
  1477. return X86EMUL_UNHANDLEABLE;
  1478. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1479. rc = push(ctxt, &rbp, stack_size(ctxt));
  1480. if (rc != X86EMUL_CONTINUE)
  1481. return rc;
  1482. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1483. stack_mask(ctxt));
  1484. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1485. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1486. stack_mask(ctxt));
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1492. stack_mask(ctxt));
  1493. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1494. }
  1495. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1496. {
  1497. int seg = ctxt->src2.val;
  1498. ctxt->src.val = get_segment_selector(ctxt, seg);
  1499. return em_push(ctxt);
  1500. }
  1501. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. int seg = ctxt->src2.val;
  1504. unsigned long selector;
  1505. int rc;
  1506. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1507. if (rc != X86EMUL_CONTINUE)
  1508. return rc;
  1509. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1510. return rc;
  1511. }
  1512. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1513. {
  1514. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1515. int rc = X86EMUL_CONTINUE;
  1516. int reg = VCPU_REGS_RAX;
  1517. while (reg <= VCPU_REGS_RDI) {
  1518. (reg == VCPU_REGS_RSP) ?
  1519. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1520. rc = em_push(ctxt);
  1521. if (rc != X86EMUL_CONTINUE)
  1522. return rc;
  1523. ++reg;
  1524. }
  1525. return rc;
  1526. }
  1527. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. ctxt->src.val = (unsigned long)ctxt->eflags;
  1530. return em_push(ctxt);
  1531. }
  1532. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1533. {
  1534. int rc = X86EMUL_CONTINUE;
  1535. int reg = VCPU_REGS_RDI;
  1536. while (reg >= VCPU_REGS_RAX) {
  1537. if (reg == VCPU_REGS_RSP) {
  1538. rsp_increment(ctxt, ctxt->op_bytes);
  1539. --reg;
  1540. }
  1541. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1542. if (rc != X86EMUL_CONTINUE)
  1543. break;
  1544. --reg;
  1545. }
  1546. return rc;
  1547. }
  1548. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1549. {
  1550. const struct x86_emulate_ops *ops = ctxt->ops;
  1551. int rc;
  1552. struct desc_ptr dt;
  1553. gva_t cs_addr;
  1554. gva_t eip_addr;
  1555. u16 cs, eip;
  1556. /* TODO: Add limit checks */
  1557. ctxt->src.val = ctxt->eflags;
  1558. rc = em_push(ctxt);
  1559. if (rc != X86EMUL_CONTINUE)
  1560. return rc;
  1561. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1562. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1563. rc = em_push(ctxt);
  1564. if (rc != X86EMUL_CONTINUE)
  1565. return rc;
  1566. ctxt->src.val = ctxt->_eip;
  1567. rc = em_push(ctxt);
  1568. if (rc != X86EMUL_CONTINUE)
  1569. return rc;
  1570. ops->get_idt(ctxt, &dt);
  1571. eip_addr = dt.address + (irq << 2);
  1572. cs_addr = dt.address + (irq << 2) + 2;
  1573. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1577. if (rc != X86EMUL_CONTINUE)
  1578. return rc;
  1579. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1580. if (rc != X86EMUL_CONTINUE)
  1581. return rc;
  1582. ctxt->_eip = eip;
  1583. return rc;
  1584. }
  1585. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1586. {
  1587. int rc;
  1588. invalidate_registers(ctxt);
  1589. rc = __emulate_int_real(ctxt, irq);
  1590. if (rc == X86EMUL_CONTINUE)
  1591. writeback_registers(ctxt);
  1592. return rc;
  1593. }
  1594. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1595. {
  1596. switch(ctxt->mode) {
  1597. case X86EMUL_MODE_REAL:
  1598. return __emulate_int_real(ctxt, irq);
  1599. case X86EMUL_MODE_VM86:
  1600. case X86EMUL_MODE_PROT16:
  1601. case X86EMUL_MODE_PROT32:
  1602. case X86EMUL_MODE_PROT64:
  1603. default:
  1604. /* Protected mode interrupts unimplemented yet */
  1605. return X86EMUL_UNHANDLEABLE;
  1606. }
  1607. }
  1608. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1609. {
  1610. int rc = X86EMUL_CONTINUE;
  1611. unsigned long temp_eip = 0;
  1612. unsigned long temp_eflags = 0;
  1613. unsigned long cs = 0;
  1614. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1615. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1616. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1617. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1618. /* TODO: Add stack limit check */
  1619. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1620. if (rc != X86EMUL_CONTINUE)
  1621. return rc;
  1622. if (temp_eip & ~0xffff)
  1623. return emulate_gp(ctxt, 0);
  1624. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1625. if (rc != X86EMUL_CONTINUE)
  1626. return rc;
  1627. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1628. if (rc != X86EMUL_CONTINUE)
  1629. return rc;
  1630. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1631. if (rc != X86EMUL_CONTINUE)
  1632. return rc;
  1633. ctxt->_eip = temp_eip;
  1634. if (ctxt->op_bytes == 4)
  1635. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1636. else if (ctxt->op_bytes == 2) {
  1637. ctxt->eflags &= ~0xffff;
  1638. ctxt->eflags |= temp_eflags;
  1639. }
  1640. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1641. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1642. return rc;
  1643. }
  1644. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1645. {
  1646. switch(ctxt->mode) {
  1647. case X86EMUL_MODE_REAL:
  1648. return emulate_iret_real(ctxt);
  1649. case X86EMUL_MODE_VM86:
  1650. case X86EMUL_MODE_PROT16:
  1651. case X86EMUL_MODE_PROT32:
  1652. case X86EMUL_MODE_PROT64:
  1653. default:
  1654. /* iret from protected mode unimplemented yet */
  1655. return X86EMUL_UNHANDLEABLE;
  1656. }
  1657. }
  1658. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1659. {
  1660. int rc;
  1661. unsigned short sel;
  1662. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1663. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1664. if (rc != X86EMUL_CONTINUE)
  1665. return rc;
  1666. ctxt->_eip = 0;
  1667. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1668. return X86EMUL_CONTINUE;
  1669. }
  1670. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. switch (ctxt->modrm_reg) {
  1673. case 0: /* rol */
  1674. emulate_2op_SrcB(ctxt, "rol");
  1675. break;
  1676. case 1: /* ror */
  1677. emulate_2op_SrcB(ctxt, "ror");
  1678. break;
  1679. case 2: /* rcl */
  1680. emulate_2op_SrcB(ctxt, "rcl");
  1681. break;
  1682. case 3: /* rcr */
  1683. emulate_2op_SrcB(ctxt, "rcr");
  1684. break;
  1685. case 4: /* sal/shl */
  1686. case 6: /* sal/shl */
  1687. emulate_2op_SrcB(ctxt, "sal");
  1688. break;
  1689. case 5: /* shr */
  1690. emulate_2op_SrcB(ctxt, "shr");
  1691. break;
  1692. case 7: /* sar */
  1693. emulate_2op_SrcB(ctxt, "sar");
  1694. break;
  1695. }
  1696. return X86EMUL_CONTINUE;
  1697. }
  1698. static int em_not(struct x86_emulate_ctxt *ctxt)
  1699. {
  1700. ctxt->dst.val = ~ctxt->dst.val;
  1701. return X86EMUL_CONTINUE;
  1702. }
  1703. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1704. {
  1705. emulate_1op(ctxt, "neg");
  1706. return X86EMUL_CONTINUE;
  1707. }
  1708. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1709. {
  1710. u8 ex = 0;
  1711. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1712. return X86EMUL_CONTINUE;
  1713. }
  1714. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1715. {
  1716. u8 ex = 0;
  1717. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1718. return X86EMUL_CONTINUE;
  1719. }
  1720. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1721. {
  1722. u8 de = 0;
  1723. emulate_1op_rax_rdx(ctxt, "div", de);
  1724. if (de)
  1725. return emulate_de(ctxt);
  1726. return X86EMUL_CONTINUE;
  1727. }
  1728. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1729. {
  1730. u8 de = 0;
  1731. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1732. if (de)
  1733. return emulate_de(ctxt);
  1734. return X86EMUL_CONTINUE;
  1735. }
  1736. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1737. {
  1738. int rc = X86EMUL_CONTINUE;
  1739. switch (ctxt->modrm_reg) {
  1740. case 0: /* inc */
  1741. emulate_1op(ctxt, "inc");
  1742. break;
  1743. case 1: /* dec */
  1744. emulate_1op(ctxt, "dec");
  1745. break;
  1746. case 2: /* call near abs */ {
  1747. long int old_eip;
  1748. old_eip = ctxt->_eip;
  1749. ctxt->_eip = ctxt->src.val;
  1750. ctxt->src.val = old_eip;
  1751. rc = em_push(ctxt);
  1752. break;
  1753. }
  1754. case 4: /* jmp abs */
  1755. ctxt->_eip = ctxt->src.val;
  1756. break;
  1757. case 5: /* jmp far */
  1758. rc = em_jmp_far(ctxt);
  1759. break;
  1760. case 6: /* push */
  1761. rc = em_push(ctxt);
  1762. break;
  1763. }
  1764. return rc;
  1765. }
  1766. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1767. {
  1768. u64 old = ctxt->dst.orig_val64;
  1769. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1770. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1771. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1772. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1773. ctxt->eflags &= ~EFLG_ZF;
  1774. } else {
  1775. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1776. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1777. ctxt->eflags |= EFLG_ZF;
  1778. }
  1779. return X86EMUL_CONTINUE;
  1780. }
  1781. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1782. {
  1783. ctxt->dst.type = OP_REG;
  1784. ctxt->dst.addr.reg = &ctxt->_eip;
  1785. ctxt->dst.bytes = ctxt->op_bytes;
  1786. return em_pop(ctxt);
  1787. }
  1788. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1789. {
  1790. int rc;
  1791. unsigned long cs;
  1792. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1793. if (rc != X86EMUL_CONTINUE)
  1794. return rc;
  1795. if (ctxt->op_bytes == 4)
  1796. ctxt->_eip = (u32)ctxt->_eip;
  1797. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1798. if (rc != X86EMUL_CONTINUE)
  1799. return rc;
  1800. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1801. return rc;
  1802. }
  1803. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1804. {
  1805. /* Save real source value, then compare EAX against destination. */
  1806. ctxt->src.orig_val = ctxt->src.val;
  1807. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1808. emulate_2op_SrcV(ctxt, "cmp");
  1809. if (ctxt->eflags & EFLG_ZF) {
  1810. /* Success: write back to memory. */
  1811. ctxt->dst.val = ctxt->src.orig_val;
  1812. } else {
  1813. /* Failure: write the value we saw to EAX. */
  1814. ctxt->dst.type = OP_REG;
  1815. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1816. }
  1817. return X86EMUL_CONTINUE;
  1818. }
  1819. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1820. {
  1821. int seg = ctxt->src2.val;
  1822. unsigned short sel;
  1823. int rc;
  1824. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1825. rc = load_segment_descriptor(ctxt, sel, seg);
  1826. if (rc != X86EMUL_CONTINUE)
  1827. return rc;
  1828. ctxt->dst.val = ctxt->src.val;
  1829. return rc;
  1830. }
  1831. static void
  1832. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1833. struct desc_struct *cs, struct desc_struct *ss)
  1834. {
  1835. cs->l = 0; /* will be adjusted later */
  1836. set_desc_base(cs, 0); /* flat segment */
  1837. cs->g = 1; /* 4kb granularity */
  1838. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1839. cs->type = 0x0b; /* Read, Execute, Accessed */
  1840. cs->s = 1;
  1841. cs->dpl = 0; /* will be adjusted later */
  1842. cs->p = 1;
  1843. cs->d = 1;
  1844. cs->avl = 0;
  1845. set_desc_base(ss, 0); /* flat segment */
  1846. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1847. ss->g = 1; /* 4kb granularity */
  1848. ss->s = 1;
  1849. ss->type = 0x03; /* Read/Write, Accessed */
  1850. ss->d = 1; /* 32bit stack segment */
  1851. ss->dpl = 0;
  1852. ss->p = 1;
  1853. ss->l = 0;
  1854. ss->avl = 0;
  1855. }
  1856. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1857. {
  1858. u32 eax, ebx, ecx, edx;
  1859. eax = ecx = 0;
  1860. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1861. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1862. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1863. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1864. }
  1865. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. const struct x86_emulate_ops *ops = ctxt->ops;
  1868. u32 eax, ebx, ecx, edx;
  1869. /*
  1870. * syscall should always be enabled in longmode - so only become
  1871. * vendor specific (cpuid) if other modes are active...
  1872. */
  1873. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1874. return true;
  1875. eax = 0x00000000;
  1876. ecx = 0x00000000;
  1877. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1878. /*
  1879. * Intel ("GenuineIntel")
  1880. * remark: Intel CPUs only support "syscall" in 64bit
  1881. * longmode. Also an 64bit guest with a
  1882. * 32bit compat-app running will #UD !! While this
  1883. * behaviour can be fixed (by emulating) into AMD
  1884. * response - CPUs of AMD can't behave like Intel.
  1885. */
  1886. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1887. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1888. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1889. return false;
  1890. /* AMD ("AuthenticAMD") */
  1891. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1892. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1893. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1894. return true;
  1895. /* AMD ("AMDisbetter!") */
  1896. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1897. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1898. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1899. return true;
  1900. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1901. return false;
  1902. }
  1903. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1904. {
  1905. const struct x86_emulate_ops *ops = ctxt->ops;
  1906. struct desc_struct cs, ss;
  1907. u64 msr_data;
  1908. u16 cs_sel, ss_sel;
  1909. u64 efer = 0;
  1910. /* syscall is not available in real mode */
  1911. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1912. ctxt->mode == X86EMUL_MODE_VM86)
  1913. return emulate_ud(ctxt);
  1914. if (!(em_syscall_is_enabled(ctxt)))
  1915. return emulate_ud(ctxt);
  1916. ops->get_msr(ctxt, MSR_EFER, &efer);
  1917. setup_syscalls_segments(ctxt, &cs, &ss);
  1918. if (!(efer & EFER_SCE))
  1919. return emulate_ud(ctxt);
  1920. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1921. msr_data >>= 32;
  1922. cs_sel = (u16)(msr_data & 0xfffc);
  1923. ss_sel = (u16)(msr_data + 8);
  1924. if (efer & EFER_LMA) {
  1925. cs.d = 0;
  1926. cs.l = 1;
  1927. }
  1928. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1929. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1930. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1931. if (efer & EFER_LMA) {
  1932. #ifdef CONFIG_X86_64
  1933. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1934. ops->get_msr(ctxt,
  1935. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1936. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1937. ctxt->_eip = msr_data;
  1938. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1939. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1940. #endif
  1941. } else {
  1942. /* legacy mode */
  1943. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1944. ctxt->_eip = (u32)msr_data;
  1945. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1946. }
  1947. return X86EMUL_CONTINUE;
  1948. }
  1949. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1950. {
  1951. const struct x86_emulate_ops *ops = ctxt->ops;
  1952. struct desc_struct cs, ss;
  1953. u64 msr_data;
  1954. u16 cs_sel, ss_sel;
  1955. u64 efer = 0;
  1956. ops->get_msr(ctxt, MSR_EFER, &efer);
  1957. /* inject #GP if in real mode */
  1958. if (ctxt->mode == X86EMUL_MODE_REAL)
  1959. return emulate_gp(ctxt, 0);
  1960. /*
  1961. * Not recognized on AMD in compat mode (but is recognized in legacy
  1962. * mode).
  1963. */
  1964. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1965. && !vendor_intel(ctxt))
  1966. return emulate_ud(ctxt);
  1967. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1968. * Therefore, we inject an #UD.
  1969. */
  1970. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1971. return emulate_ud(ctxt);
  1972. setup_syscalls_segments(ctxt, &cs, &ss);
  1973. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1974. switch (ctxt->mode) {
  1975. case X86EMUL_MODE_PROT32:
  1976. if ((msr_data & 0xfffc) == 0x0)
  1977. return emulate_gp(ctxt, 0);
  1978. break;
  1979. case X86EMUL_MODE_PROT64:
  1980. if (msr_data == 0x0)
  1981. return emulate_gp(ctxt, 0);
  1982. break;
  1983. default:
  1984. break;
  1985. }
  1986. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1987. cs_sel = (u16)msr_data;
  1988. cs_sel &= ~SELECTOR_RPL_MASK;
  1989. ss_sel = cs_sel + 8;
  1990. ss_sel &= ~SELECTOR_RPL_MASK;
  1991. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1992. cs.d = 0;
  1993. cs.l = 1;
  1994. }
  1995. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1996. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1997. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1998. ctxt->_eip = msr_data;
  1999. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2000. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2001. return X86EMUL_CONTINUE;
  2002. }
  2003. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2004. {
  2005. const struct x86_emulate_ops *ops = ctxt->ops;
  2006. struct desc_struct cs, ss;
  2007. u64 msr_data;
  2008. int usermode;
  2009. u16 cs_sel = 0, ss_sel = 0;
  2010. /* inject #GP if in real mode or Virtual 8086 mode */
  2011. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2012. ctxt->mode == X86EMUL_MODE_VM86)
  2013. return emulate_gp(ctxt, 0);
  2014. setup_syscalls_segments(ctxt, &cs, &ss);
  2015. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2016. usermode = X86EMUL_MODE_PROT64;
  2017. else
  2018. usermode = X86EMUL_MODE_PROT32;
  2019. cs.dpl = 3;
  2020. ss.dpl = 3;
  2021. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2022. switch (usermode) {
  2023. case X86EMUL_MODE_PROT32:
  2024. cs_sel = (u16)(msr_data + 16);
  2025. if ((msr_data & 0xfffc) == 0x0)
  2026. return emulate_gp(ctxt, 0);
  2027. ss_sel = (u16)(msr_data + 24);
  2028. break;
  2029. case X86EMUL_MODE_PROT64:
  2030. cs_sel = (u16)(msr_data + 32);
  2031. if (msr_data == 0x0)
  2032. return emulate_gp(ctxt, 0);
  2033. ss_sel = cs_sel + 8;
  2034. cs.d = 0;
  2035. cs.l = 1;
  2036. break;
  2037. }
  2038. cs_sel |= SELECTOR_RPL_MASK;
  2039. ss_sel |= SELECTOR_RPL_MASK;
  2040. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2041. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2042. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2043. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2044. return X86EMUL_CONTINUE;
  2045. }
  2046. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2047. {
  2048. int iopl;
  2049. if (ctxt->mode == X86EMUL_MODE_REAL)
  2050. return false;
  2051. if (ctxt->mode == X86EMUL_MODE_VM86)
  2052. return true;
  2053. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2054. return ctxt->ops->cpl(ctxt) > iopl;
  2055. }
  2056. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2057. u16 port, u16 len)
  2058. {
  2059. const struct x86_emulate_ops *ops = ctxt->ops;
  2060. struct desc_struct tr_seg;
  2061. u32 base3;
  2062. int r;
  2063. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2064. unsigned mask = (1 << len) - 1;
  2065. unsigned long base;
  2066. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2067. if (!tr_seg.p)
  2068. return false;
  2069. if (desc_limit_scaled(&tr_seg) < 103)
  2070. return false;
  2071. base = get_desc_base(&tr_seg);
  2072. #ifdef CONFIG_X86_64
  2073. base |= ((u64)base3) << 32;
  2074. #endif
  2075. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2076. if (r != X86EMUL_CONTINUE)
  2077. return false;
  2078. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2079. return false;
  2080. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2081. if (r != X86EMUL_CONTINUE)
  2082. return false;
  2083. if ((perm >> bit_idx) & mask)
  2084. return false;
  2085. return true;
  2086. }
  2087. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2088. u16 port, u16 len)
  2089. {
  2090. if (ctxt->perm_ok)
  2091. return true;
  2092. if (emulator_bad_iopl(ctxt))
  2093. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2094. return false;
  2095. ctxt->perm_ok = true;
  2096. return true;
  2097. }
  2098. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2099. struct tss_segment_16 *tss)
  2100. {
  2101. tss->ip = ctxt->_eip;
  2102. tss->flag = ctxt->eflags;
  2103. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2104. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2105. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2106. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2107. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2108. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2109. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2110. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2111. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2112. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2113. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2114. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2115. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2116. }
  2117. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2118. struct tss_segment_16 *tss)
  2119. {
  2120. int ret;
  2121. ctxt->_eip = tss->ip;
  2122. ctxt->eflags = tss->flag | 2;
  2123. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2124. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2125. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2126. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2127. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2128. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2129. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2130. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2131. /*
  2132. * SDM says that segment selectors are loaded before segment
  2133. * descriptors
  2134. */
  2135. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2136. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2137. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2138. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2139. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2140. /*
  2141. * Now load segment descriptors. If fault happens at this stage
  2142. * it is handled in a context of new task
  2143. */
  2144. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2145. if (ret != X86EMUL_CONTINUE)
  2146. return ret;
  2147. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2148. if (ret != X86EMUL_CONTINUE)
  2149. return ret;
  2150. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2151. if (ret != X86EMUL_CONTINUE)
  2152. return ret;
  2153. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2154. if (ret != X86EMUL_CONTINUE)
  2155. return ret;
  2156. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2157. if (ret != X86EMUL_CONTINUE)
  2158. return ret;
  2159. return X86EMUL_CONTINUE;
  2160. }
  2161. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2162. u16 tss_selector, u16 old_tss_sel,
  2163. ulong old_tss_base, struct desc_struct *new_desc)
  2164. {
  2165. const struct x86_emulate_ops *ops = ctxt->ops;
  2166. struct tss_segment_16 tss_seg;
  2167. int ret;
  2168. u32 new_tss_base = get_desc_base(new_desc);
  2169. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2170. &ctxt->exception);
  2171. if (ret != X86EMUL_CONTINUE)
  2172. /* FIXME: need to provide precise fault address */
  2173. return ret;
  2174. save_state_to_tss16(ctxt, &tss_seg);
  2175. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2176. &ctxt->exception);
  2177. if (ret != X86EMUL_CONTINUE)
  2178. /* FIXME: need to provide precise fault address */
  2179. return ret;
  2180. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2181. &ctxt->exception);
  2182. if (ret != X86EMUL_CONTINUE)
  2183. /* FIXME: need to provide precise fault address */
  2184. return ret;
  2185. if (old_tss_sel != 0xffff) {
  2186. tss_seg.prev_task_link = old_tss_sel;
  2187. ret = ops->write_std(ctxt, new_tss_base,
  2188. &tss_seg.prev_task_link,
  2189. sizeof tss_seg.prev_task_link,
  2190. &ctxt->exception);
  2191. if (ret != X86EMUL_CONTINUE)
  2192. /* FIXME: need to provide precise fault address */
  2193. return ret;
  2194. }
  2195. return load_state_from_tss16(ctxt, &tss_seg);
  2196. }
  2197. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2198. struct tss_segment_32 *tss)
  2199. {
  2200. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2201. tss->eip = ctxt->_eip;
  2202. tss->eflags = ctxt->eflags;
  2203. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2204. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2205. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2206. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2207. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2208. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2209. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2210. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2211. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2212. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2213. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2214. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2215. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2216. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2217. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2218. }
  2219. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2220. struct tss_segment_32 *tss)
  2221. {
  2222. int ret;
  2223. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2224. return emulate_gp(ctxt, 0);
  2225. ctxt->_eip = tss->eip;
  2226. ctxt->eflags = tss->eflags | 2;
  2227. /* General purpose registers */
  2228. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2229. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2230. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2231. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2232. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2233. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2234. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2235. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2236. /*
  2237. * SDM says that segment selectors are loaded before segment
  2238. * descriptors
  2239. */
  2240. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2241. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2242. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2243. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2244. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2245. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2246. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2247. /*
  2248. * If we're switching between Protected Mode and VM86, we need to make
  2249. * sure to update the mode before loading the segment descriptors so
  2250. * that the selectors are interpreted correctly.
  2251. *
  2252. * Need to get rflags to the vcpu struct immediately because it
  2253. * influences the CPL which is checked at least when loading the segment
  2254. * descriptors and when pushing an error code to the new kernel stack.
  2255. *
  2256. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2257. */
  2258. if (ctxt->eflags & X86_EFLAGS_VM)
  2259. ctxt->mode = X86EMUL_MODE_VM86;
  2260. else
  2261. ctxt->mode = X86EMUL_MODE_PROT32;
  2262. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2263. /*
  2264. * Now load segment descriptors. If fault happenes at this stage
  2265. * it is handled in a context of new task
  2266. */
  2267. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2268. if (ret != X86EMUL_CONTINUE)
  2269. return ret;
  2270. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2271. if (ret != X86EMUL_CONTINUE)
  2272. return ret;
  2273. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2274. if (ret != X86EMUL_CONTINUE)
  2275. return ret;
  2276. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2277. if (ret != X86EMUL_CONTINUE)
  2278. return ret;
  2279. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2280. if (ret != X86EMUL_CONTINUE)
  2281. return ret;
  2282. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2283. if (ret != X86EMUL_CONTINUE)
  2284. return ret;
  2285. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2286. if (ret != X86EMUL_CONTINUE)
  2287. return ret;
  2288. return X86EMUL_CONTINUE;
  2289. }
  2290. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2291. u16 tss_selector, u16 old_tss_sel,
  2292. ulong old_tss_base, struct desc_struct *new_desc)
  2293. {
  2294. const struct x86_emulate_ops *ops = ctxt->ops;
  2295. struct tss_segment_32 tss_seg;
  2296. int ret;
  2297. u32 new_tss_base = get_desc_base(new_desc);
  2298. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2299. &ctxt->exception);
  2300. if (ret != X86EMUL_CONTINUE)
  2301. /* FIXME: need to provide precise fault address */
  2302. return ret;
  2303. save_state_to_tss32(ctxt, &tss_seg);
  2304. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2305. &ctxt->exception);
  2306. if (ret != X86EMUL_CONTINUE)
  2307. /* FIXME: need to provide precise fault address */
  2308. return ret;
  2309. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2310. &ctxt->exception);
  2311. if (ret != X86EMUL_CONTINUE)
  2312. /* FIXME: need to provide precise fault address */
  2313. return ret;
  2314. if (old_tss_sel != 0xffff) {
  2315. tss_seg.prev_task_link = old_tss_sel;
  2316. ret = ops->write_std(ctxt, new_tss_base,
  2317. &tss_seg.prev_task_link,
  2318. sizeof tss_seg.prev_task_link,
  2319. &ctxt->exception);
  2320. if (ret != X86EMUL_CONTINUE)
  2321. /* FIXME: need to provide precise fault address */
  2322. return ret;
  2323. }
  2324. return load_state_from_tss32(ctxt, &tss_seg);
  2325. }
  2326. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2327. u16 tss_selector, int idt_index, int reason,
  2328. bool has_error_code, u32 error_code)
  2329. {
  2330. const struct x86_emulate_ops *ops = ctxt->ops;
  2331. struct desc_struct curr_tss_desc, next_tss_desc;
  2332. int ret;
  2333. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2334. ulong old_tss_base =
  2335. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2336. u32 desc_limit;
  2337. ulong desc_addr;
  2338. /* FIXME: old_tss_base == ~0 ? */
  2339. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2340. if (ret != X86EMUL_CONTINUE)
  2341. return ret;
  2342. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2343. if (ret != X86EMUL_CONTINUE)
  2344. return ret;
  2345. /* FIXME: check that next_tss_desc is tss */
  2346. /*
  2347. * Check privileges. The three cases are task switch caused by...
  2348. *
  2349. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2350. * 2. Exception/IRQ/iret: No check is performed
  2351. * 3. jmp/call to TSS: Check against DPL of the TSS
  2352. */
  2353. if (reason == TASK_SWITCH_GATE) {
  2354. if (idt_index != -1) {
  2355. /* Software interrupts */
  2356. struct desc_struct task_gate_desc;
  2357. int dpl;
  2358. ret = read_interrupt_descriptor(ctxt, idt_index,
  2359. &task_gate_desc);
  2360. if (ret != X86EMUL_CONTINUE)
  2361. return ret;
  2362. dpl = task_gate_desc.dpl;
  2363. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2364. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2365. }
  2366. } else if (reason != TASK_SWITCH_IRET) {
  2367. int dpl = next_tss_desc.dpl;
  2368. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2369. return emulate_gp(ctxt, tss_selector);
  2370. }
  2371. desc_limit = desc_limit_scaled(&next_tss_desc);
  2372. if (!next_tss_desc.p ||
  2373. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2374. desc_limit < 0x2b)) {
  2375. emulate_ts(ctxt, tss_selector & 0xfffc);
  2376. return X86EMUL_PROPAGATE_FAULT;
  2377. }
  2378. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2379. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2380. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2381. }
  2382. if (reason == TASK_SWITCH_IRET)
  2383. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2384. /* set back link to prev task only if NT bit is set in eflags
  2385. note that old_tss_sel is not used after this point */
  2386. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2387. old_tss_sel = 0xffff;
  2388. if (next_tss_desc.type & 8)
  2389. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2390. old_tss_base, &next_tss_desc);
  2391. else
  2392. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2393. old_tss_base, &next_tss_desc);
  2394. if (ret != X86EMUL_CONTINUE)
  2395. return ret;
  2396. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2397. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2398. if (reason != TASK_SWITCH_IRET) {
  2399. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2400. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2401. }
  2402. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2403. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2404. if (has_error_code) {
  2405. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2406. ctxt->lock_prefix = 0;
  2407. ctxt->src.val = (unsigned long) error_code;
  2408. ret = em_push(ctxt);
  2409. }
  2410. return ret;
  2411. }
  2412. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2413. u16 tss_selector, int idt_index, int reason,
  2414. bool has_error_code, u32 error_code)
  2415. {
  2416. int rc;
  2417. invalidate_registers(ctxt);
  2418. ctxt->_eip = ctxt->eip;
  2419. ctxt->dst.type = OP_NONE;
  2420. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2421. has_error_code, error_code);
  2422. if (rc == X86EMUL_CONTINUE) {
  2423. ctxt->eip = ctxt->_eip;
  2424. writeback_registers(ctxt);
  2425. }
  2426. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2427. }
  2428. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2429. struct operand *op)
  2430. {
  2431. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2432. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2433. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2434. }
  2435. static int em_das(struct x86_emulate_ctxt *ctxt)
  2436. {
  2437. u8 al, old_al;
  2438. bool af, cf, old_cf;
  2439. cf = ctxt->eflags & X86_EFLAGS_CF;
  2440. al = ctxt->dst.val;
  2441. old_al = al;
  2442. old_cf = cf;
  2443. cf = false;
  2444. af = ctxt->eflags & X86_EFLAGS_AF;
  2445. if ((al & 0x0f) > 9 || af) {
  2446. al -= 6;
  2447. cf = old_cf | (al >= 250);
  2448. af = true;
  2449. } else {
  2450. af = false;
  2451. }
  2452. if (old_al > 0x99 || old_cf) {
  2453. al -= 0x60;
  2454. cf = true;
  2455. }
  2456. ctxt->dst.val = al;
  2457. /* Set PF, ZF, SF */
  2458. ctxt->src.type = OP_IMM;
  2459. ctxt->src.val = 0;
  2460. ctxt->src.bytes = 1;
  2461. emulate_2op_SrcV(ctxt, "or");
  2462. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2463. if (cf)
  2464. ctxt->eflags |= X86_EFLAGS_CF;
  2465. if (af)
  2466. ctxt->eflags |= X86_EFLAGS_AF;
  2467. return X86EMUL_CONTINUE;
  2468. }
  2469. static int em_call(struct x86_emulate_ctxt *ctxt)
  2470. {
  2471. long rel = ctxt->src.val;
  2472. ctxt->src.val = (unsigned long)ctxt->_eip;
  2473. jmp_rel(ctxt, rel);
  2474. return em_push(ctxt);
  2475. }
  2476. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2477. {
  2478. u16 sel, old_cs;
  2479. ulong old_eip;
  2480. int rc;
  2481. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2482. old_eip = ctxt->_eip;
  2483. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2484. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2485. return X86EMUL_CONTINUE;
  2486. ctxt->_eip = 0;
  2487. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2488. ctxt->src.val = old_cs;
  2489. rc = em_push(ctxt);
  2490. if (rc != X86EMUL_CONTINUE)
  2491. return rc;
  2492. ctxt->src.val = old_eip;
  2493. return em_push(ctxt);
  2494. }
  2495. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2496. {
  2497. int rc;
  2498. ctxt->dst.type = OP_REG;
  2499. ctxt->dst.addr.reg = &ctxt->_eip;
  2500. ctxt->dst.bytes = ctxt->op_bytes;
  2501. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2502. if (rc != X86EMUL_CONTINUE)
  2503. return rc;
  2504. rsp_increment(ctxt, ctxt->src.val);
  2505. return X86EMUL_CONTINUE;
  2506. }
  2507. static int em_add(struct x86_emulate_ctxt *ctxt)
  2508. {
  2509. emulate_2op_SrcV(ctxt, "add");
  2510. return X86EMUL_CONTINUE;
  2511. }
  2512. static int em_or(struct x86_emulate_ctxt *ctxt)
  2513. {
  2514. emulate_2op_SrcV(ctxt, "or");
  2515. return X86EMUL_CONTINUE;
  2516. }
  2517. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. emulate_2op_SrcV(ctxt, "adc");
  2520. return X86EMUL_CONTINUE;
  2521. }
  2522. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2523. {
  2524. emulate_2op_SrcV(ctxt, "sbb");
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int em_and(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. emulate_2op_SrcV(ctxt, "and");
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. emulate_2op_SrcV(ctxt, "sub");
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2538. {
  2539. emulate_2op_SrcV(ctxt, "xor");
  2540. return X86EMUL_CONTINUE;
  2541. }
  2542. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2543. {
  2544. emulate_2op_SrcV(ctxt, "cmp");
  2545. /* Disable writeback. */
  2546. ctxt->dst.type = OP_NONE;
  2547. return X86EMUL_CONTINUE;
  2548. }
  2549. static int em_test(struct x86_emulate_ctxt *ctxt)
  2550. {
  2551. emulate_2op_SrcV(ctxt, "test");
  2552. /* Disable writeback. */
  2553. ctxt->dst.type = OP_NONE;
  2554. return X86EMUL_CONTINUE;
  2555. }
  2556. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. /* Write back the register source. */
  2559. ctxt->src.val = ctxt->dst.val;
  2560. write_register_operand(&ctxt->src);
  2561. /* Write back the memory destination with implicit LOCK prefix. */
  2562. ctxt->dst.val = ctxt->src.orig_val;
  2563. ctxt->lock_prefix = 1;
  2564. return X86EMUL_CONTINUE;
  2565. }
  2566. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2567. {
  2568. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2569. return X86EMUL_CONTINUE;
  2570. }
  2571. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2572. {
  2573. ctxt->dst.val = ctxt->src2.val;
  2574. return em_imul(ctxt);
  2575. }
  2576. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2577. {
  2578. ctxt->dst.type = OP_REG;
  2579. ctxt->dst.bytes = ctxt->src.bytes;
  2580. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2581. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2582. return X86EMUL_CONTINUE;
  2583. }
  2584. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2585. {
  2586. u64 tsc = 0;
  2587. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2588. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2589. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2590. return X86EMUL_CONTINUE;
  2591. }
  2592. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. u64 pmc;
  2595. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2596. return emulate_gp(ctxt, 0);
  2597. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2598. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2599. return X86EMUL_CONTINUE;
  2600. }
  2601. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2602. {
  2603. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2604. return X86EMUL_CONTINUE;
  2605. }
  2606. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2607. {
  2608. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2609. return emulate_gp(ctxt, 0);
  2610. /* Disable writeback. */
  2611. ctxt->dst.type = OP_NONE;
  2612. return X86EMUL_CONTINUE;
  2613. }
  2614. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2615. {
  2616. unsigned long val;
  2617. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2618. val = ctxt->src.val & ~0ULL;
  2619. else
  2620. val = ctxt->src.val & ~0U;
  2621. /* #UD condition is already handled. */
  2622. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2623. return emulate_gp(ctxt, 0);
  2624. /* Disable writeback. */
  2625. ctxt->dst.type = OP_NONE;
  2626. return X86EMUL_CONTINUE;
  2627. }
  2628. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2629. {
  2630. u64 msr_data;
  2631. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2632. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2633. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2634. return emulate_gp(ctxt, 0);
  2635. return X86EMUL_CONTINUE;
  2636. }
  2637. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2638. {
  2639. u64 msr_data;
  2640. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2641. return emulate_gp(ctxt, 0);
  2642. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2643. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2647. {
  2648. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2649. return emulate_ud(ctxt);
  2650. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2651. return X86EMUL_CONTINUE;
  2652. }
  2653. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2654. {
  2655. u16 sel = ctxt->src.val;
  2656. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2657. return emulate_ud(ctxt);
  2658. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2659. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2660. /* Disable writeback. */
  2661. ctxt->dst.type = OP_NONE;
  2662. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2663. }
  2664. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2665. {
  2666. u16 sel = ctxt->src.val;
  2667. /* Disable writeback. */
  2668. ctxt->dst.type = OP_NONE;
  2669. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2670. }
  2671. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2672. {
  2673. u16 sel = ctxt->src.val;
  2674. /* Disable writeback. */
  2675. ctxt->dst.type = OP_NONE;
  2676. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2677. }
  2678. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2679. {
  2680. int rc;
  2681. ulong linear;
  2682. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2683. if (rc == X86EMUL_CONTINUE)
  2684. ctxt->ops->invlpg(ctxt, linear);
  2685. /* Disable writeback. */
  2686. ctxt->dst.type = OP_NONE;
  2687. return X86EMUL_CONTINUE;
  2688. }
  2689. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2690. {
  2691. ulong cr0;
  2692. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2693. cr0 &= ~X86_CR0_TS;
  2694. ctxt->ops->set_cr(ctxt, 0, cr0);
  2695. return X86EMUL_CONTINUE;
  2696. }
  2697. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2698. {
  2699. int rc;
  2700. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2701. return X86EMUL_UNHANDLEABLE;
  2702. rc = ctxt->ops->fix_hypercall(ctxt);
  2703. if (rc != X86EMUL_CONTINUE)
  2704. return rc;
  2705. /* Let the processor re-execute the fixed hypercall */
  2706. ctxt->_eip = ctxt->eip;
  2707. /* Disable writeback. */
  2708. ctxt->dst.type = OP_NONE;
  2709. return X86EMUL_CONTINUE;
  2710. }
  2711. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2712. void (*get)(struct x86_emulate_ctxt *ctxt,
  2713. struct desc_ptr *ptr))
  2714. {
  2715. struct desc_ptr desc_ptr;
  2716. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2717. ctxt->op_bytes = 8;
  2718. get(ctxt, &desc_ptr);
  2719. if (ctxt->op_bytes == 2) {
  2720. ctxt->op_bytes = 4;
  2721. desc_ptr.address &= 0x00ffffff;
  2722. }
  2723. /* Disable writeback. */
  2724. ctxt->dst.type = OP_NONE;
  2725. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2726. &desc_ptr, 2 + ctxt->op_bytes);
  2727. }
  2728. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2729. {
  2730. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2731. }
  2732. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2733. {
  2734. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2735. }
  2736. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2737. {
  2738. struct desc_ptr desc_ptr;
  2739. int rc;
  2740. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2741. ctxt->op_bytes = 8;
  2742. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2743. &desc_ptr.size, &desc_ptr.address,
  2744. ctxt->op_bytes);
  2745. if (rc != X86EMUL_CONTINUE)
  2746. return rc;
  2747. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2748. /* Disable writeback. */
  2749. ctxt->dst.type = OP_NONE;
  2750. return X86EMUL_CONTINUE;
  2751. }
  2752. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2753. {
  2754. int rc;
  2755. rc = ctxt->ops->fix_hypercall(ctxt);
  2756. /* Disable writeback. */
  2757. ctxt->dst.type = OP_NONE;
  2758. return rc;
  2759. }
  2760. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2761. {
  2762. struct desc_ptr desc_ptr;
  2763. int rc;
  2764. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2765. ctxt->op_bytes = 8;
  2766. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2767. &desc_ptr.size, &desc_ptr.address,
  2768. ctxt->op_bytes);
  2769. if (rc != X86EMUL_CONTINUE)
  2770. return rc;
  2771. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2772. /* Disable writeback. */
  2773. ctxt->dst.type = OP_NONE;
  2774. return X86EMUL_CONTINUE;
  2775. }
  2776. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2777. {
  2778. ctxt->dst.bytes = 2;
  2779. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2785. | (ctxt->src.val & 0x0f));
  2786. ctxt->dst.type = OP_NONE;
  2787. return X86EMUL_CONTINUE;
  2788. }
  2789. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2790. {
  2791. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2792. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2793. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2794. jmp_rel(ctxt, ctxt->src.val);
  2795. return X86EMUL_CONTINUE;
  2796. }
  2797. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2798. {
  2799. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2800. jmp_rel(ctxt, ctxt->src.val);
  2801. return X86EMUL_CONTINUE;
  2802. }
  2803. static int em_in(struct x86_emulate_ctxt *ctxt)
  2804. {
  2805. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2806. &ctxt->dst.val))
  2807. return X86EMUL_IO_NEEDED;
  2808. return X86EMUL_CONTINUE;
  2809. }
  2810. static int em_out(struct x86_emulate_ctxt *ctxt)
  2811. {
  2812. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2813. &ctxt->src.val, 1);
  2814. /* Disable writeback. */
  2815. ctxt->dst.type = OP_NONE;
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. if (emulator_bad_iopl(ctxt))
  2821. return emulate_gp(ctxt, 0);
  2822. ctxt->eflags &= ~X86_EFLAGS_IF;
  2823. return X86EMUL_CONTINUE;
  2824. }
  2825. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2826. {
  2827. if (emulator_bad_iopl(ctxt))
  2828. return emulate_gp(ctxt, 0);
  2829. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2830. ctxt->eflags |= X86_EFLAGS_IF;
  2831. return X86EMUL_CONTINUE;
  2832. }
  2833. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2834. {
  2835. /* Disable writeback. */
  2836. ctxt->dst.type = OP_NONE;
  2837. /* only subword offset */
  2838. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2839. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2840. return X86EMUL_CONTINUE;
  2841. }
  2842. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2843. {
  2844. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2850. return X86EMUL_CONTINUE;
  2851. }
  2852. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2853. {
  2854. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2855. return X86EMUL_CONTINUE;
  2856. }
  2857. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2858. {
  2859. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2860. return X86EMUL_CONTINUE;
  2861. }
  2862. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2863. {
  2864. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2865. return X86EMUL_CONTINUE;
  2866. }
  2867. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2868. {
  2869. u32 eax, ebx, ecx, edx;
  2870. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2871. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2872. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2873. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2874. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2875. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2876. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2877. return X86EMUL_CONTINUE;
  2878. }
  2879. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2880. {
  2881. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2882. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2883. return X86EMUL_CONTINUE;
  2884. }
  2885. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2886. {
  2887. switch (ctxt->op_bytes) {
  2888. #ifdef CONFIG_X86_64
  2889. case 8:
  2890. asm("bswap %0" : "+r"(ctxt->dst.val));
  2891. break;
  2892. #endif
  2893. default:
  2894. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2895. break;
  2896. }
  2897. return X86EMUL_CONTINUE;
  2898. }
  2899. static bool valid_cr(int nr)
  2900. {
  2901. switch (nr) {
  2902. case 0:
  2903. case 2 ... 4:
  2904. case 8:
  2905. return true;
  2906. default:
  2907. return false;
  2908. }
  2909. }
  2910. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2911. {
  2912. if (!valid_cr(ctxt->modrm_reg))
  2913. return emulate_ud(ctxt);
  2914. return X86EMUL_CONTINUE;
  2915. }
  2916. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. u64 new_val = ctxt->src.val64;
  2919. int cr = ctxt->modrm_reg;
  2920. u64 efer = 0;
  2921. static u64 cr_reserved_bits[] = {
  2922. 0xffffffff00000000ULL,
  2923. 0, 0, 0, /* CR3 checked later */
  2924. CR4_RESERVED_BITS,
  2925. 0, 0, 0,
  2926. CR8_RESERVED_BITS,
  2927. };
  2928. if (!valid_cr(cr))
  2929. return emulate_ud(ctxt);
  2930. if (new_val & cr_reserved_bits[cr])
  2931. return emulate_gp(ctxt, 0);
  2932. switch (cr) {
  2933. case 0: {
  2934. u64 cr4;
  2935. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2936. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2937. return emulate_gp(ctxt, 0);
  2938. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2939. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2940. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2941. !(cr4 & X86_CR4_PAE))
  2942. return emulate_gp(ctxt, 0);
  2943. break;
  2944. }
  2945. case 3: {
  2946. u64 rsvd = 0;
  2947. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2948. if (efer & EFER_LMA)
  2949. rsvd = CR3_L_MODE_RESERVED_BITS;
  2950. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2951. rsvd = CR3_PAE_RESERVED_BITS;
  2952. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2953. rsvd = CR3_NONPAE_RESERVED_BITS;
  2954. if (new_val & rsvd)
  2955. return emulate_gp(ctxt, 0);
  2956. break;
  2957. }
  2958. case 4: {
  2959. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2960. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2961. return emulate_gp(ctxt, 0);
  2962. break;
  2963. }
  2964. }
  2965. return X86EMUL_CONTINUE;
  2966. }
  2967. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2968. {
  2969. unsigned long dr7;
  2970. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2971. /* Check if DR7.Global_Enable is set */
  2972. return dr7 & (1 << 13);
  2973. }
  2974. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2975. {
  2976. int dr = ctxt->modrm_reg;
  2977. u64 cr4;
  2978. if (dr > 7)
  2979. return emulate_ud(ctxt);
  2980. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2981. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2982. return emulate_ud(ctxt);
  2983. if (check_dr7_gd(ctxt))
  2984. return emulate_db(ctxt);
  2985. return X86EMUL_CONTINUE;
  2986. }
  2987. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2988. {
  2989. u64 new_val = ctxt->src.val64;
  2990. int dr = ctxt->modrm_reg;
  2991. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2992. return emulate_gp(ctxt, 0);
  2993. return check_dr_read(ctxt);
  2994. }
  2995. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2996. {
  2997. u64 efer;
  2998. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2999. if (!(efer & EFER_SVME))
  3000. return emulate_ud(ctxt);
  3001. return X86EMUL_CONTINUE;
  3002. }
  3003. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3004. {
  3005. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3006. /* Valid physical address? */
  3007. if (rax & 0xffff000000000000ULL)
  3008. return emulate_gp(ctxt, 0);
  3009. return check_svme(ctxt);
  3010. }
  3011. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3012. {
  3013. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3014. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3015. return emulate_ud(ctxt);
  3016. return X86EMUL_CONTINUE;
  3017. }
  3018. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3019. {
  3020. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3021. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3022. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3023. (rcx > 3))
  3024. return emulate_gp(ctxt, 0);
  3025. return X86EMUL_CONTINUE;
  3026. }
  3027. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3028. {
  3029. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3030. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3031. return emulate_gp(ctxt, 0);
  3032. return X86EMUL_CONTINUE;
  3033. }
  3034. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3035. {
  3036. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3037. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3038. return emulate_gp(ctxt, 0);
  3039. return X86EMUL_CONTINUE;
  3040. }
  3041. #define D(_y) { .flags = (_y) }
  3042. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3043. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3044. .check_perm = (_p) }
  3045. #define N D(0)
  3046. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3047. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3048. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3049. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3050. #define II(_f, _e, _i) \
  3051. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3052. #define IIP(_f, _e, _i, _p) \
  3053. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3054. .check_perm = (_p) }
  3055. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3056. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3057. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3058. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3059. #define I2bvIP(_f, _e, _i, _p) \
  3060. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3061. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3062. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3063. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3064. static const struct opcode group7_rm1[] = {
  3065. DI(SrcNone | Priv, monitor),
  3066. DI(SrcNone | Priv, mwait),
  3067. N, N, N, N, N, N,
  3068. };
  3069. static const struct opcode group7_rm3[] = {
  3070. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3071. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3072. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3073. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3074. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3075. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3076. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3077. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3078. };
  3079. static const struct opcode group7_rm7[] = {
  3080. N,
  3081. DIP(SrcNone, rdtscp, check_rdtsc),
  3082. N, N, N, N, N, N,
  3083. };
  3084. static const struct opcode group1[] = {
  3085. I(Lock, em_add),
  3086. I(Lock | PageTable, em_or),
  3087. I(Lock, em_adc),
  3088. I(Lock, em_sbb),
  3089. I(Lock | PageTable, em_and),
  3090. I(Lock, em_sub),
  3091. I(Lock, em_xor),
  3092. I(0, em_cmp),
  3093. };
  3094. static const struct opcode group1A[] = {
  3095. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3096. };
  3097. static const struct opcode group3[] = {
  3098. I(DstMem | SrcImm, em_test),
  3099. I(DstMem | SrcImm, em_test),
  3100. I(DstMem | SrcNone | Lock, em_not),
  3101. I(DstMem | SrcNone | Lock, em_neg),
  3102. I(SrcMem, em_mul_ex),
  3103. I(SrcMem, em_imul_ex),
  3104. I(SrcMem, em_div_ex),
  3105. I(SrcMem, em_idiv_ex),
  3106. };
  3107. static const struct opcode group4[] = {
  3108. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3109. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3110. N, N, N, N, N, N,
  3111. };
  3112. static const struct opcode group5[] = {
  3113. I(DstMem | SrcNone | Lock, em_grp45),
  3114. I(DstMem | SrcNone | Lock, em_grp45),
  3115. I(SrcMem | Stack, em_grp45),
  3116. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3117. I(SrcMem | Stack, em_grp45),
  3118. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3119. I(SrcMem | Stack, em_grp45), N,
  3120. };
  3121. static const struct opcode group6[] = {
  3122. DI(Prot, sldt),
  3123. DI(Prot, str),
  3124. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3125. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3126. N, N, N, N,
  3127. };
  3128. static const struct group_dual group7 = { {
  3129. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3130. II(Mov | DstMem | Priv, em_sidt, sidt),
  3131. II(SrcMem | Priv, em_lgdt, lgdt),
  3132. II(SrcMem | Priv, em_lidt, lidt),
  3133. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3134. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3135. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3136. }, {
  3137. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3138. EXT(0, group7_rm1),
  3139. N, EXT(0, group7_rm3),
  3140. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3141. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3142. EXT(0, group7_rm7),
  3143. } };
  3144. static const struct opcode group8[] = {
  3145. N, N, N, N,
  3146. I(DstMem | SrcImmByte, em_bt),
  3147. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3148. I(DstMem | SrcImmByte | Lock, em_btr),
  3149. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3150. };
  3151. static const struct group_dual group9 = { {
  3152. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3153. }, {
  3154. N, N, N, N, N, N, N, N,
  3155. } };
  3156. static const struct opcode group11[] = {
  3157. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3158. X7(D(Undefined)),
  3159. };
  3160. static const struct gprefix pfx_0f_6f_0f_7f = {
  3161. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3162. };
  3163. static const struct gprefix pfx_vmovntpx = {
  3164. I(0, em_mov), N, N, N,
  3165. };
  3166. static const struct opcode opcode_table[256] = {
  3167. /* 0x00 - 0x07 */
  3168. I6ALU(Lock, em_add),
  3169. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3170. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3171. /* 0x08 - 0x0F */
  3172. I6ALU(Lock | PageTable, em_or),
  3173. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3174. N,
  3175. /* 0x10 - 0x17 */
  3176. I6ALU(Lock, em_adc),
  3177. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3178. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3179. /* 0x18 - 0x1F */
  3180. I6ALU(Lock, em_sbb),
  3181. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3182. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3183. /* 0x20 - 0x27 */
  3184. I6ALU(Lock | PageTable, em_and), N, N,
  3185. /* 0x28 - 0x2F */
  3186. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3187. /* 0x30 - 0x37 */
  3188. I6ALU(Lock, em_xor), N, N,
  3189. /* 0x38 - 0x3F */
  3190. I6ALU(0, em_cmp), N, N,
  3191. /* 0x40 - 0x4F */
  3192. X16(D(DstReg)),
  3193. /* 0x50 - 0x57 */
  3194. X8(I(SrcReg | Stack, em_push)),
  3195. /* 0x58 - 0x5F */
  3196. X8(I(DstReg | Stack, em_pop)),
  3197. /* 0x60 - 0x67 */
  3198. I(ImplicitOps | Stack | No64, em_pusha),
  3199. I(ImplicitOps | Stack | No64, em_popa),
  3200. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3201. N, N, N, N,
  3202. /* 0x68 - 0x6F */
  3203. I(SrcImm | Mov | Stack, em_push),
  3204. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3205. I(SrcImmByte | Mov | Stack, em_push),
  3206. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3207. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3208. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3209. /* 0x70 - 0x7F */
  3210. X16(D(SrcImmByte)),
  3211. /* 0x80 - 0x87 */
  3212. G(ByteOp | DstMem | SrcImm, group1),
  3213. G(DstMem | SrcImm, group1),
  3214. G(ByteOp | DstMem | SrcImm | No64, group1),
  3215. G(DstMem | SrcImmByte, group1),
  3216. I2bv(DstMem | SrcReg | ModRM, em_test),
  3217. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3218. /* 0x88 - 0x8F */
  3219. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3220. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3221. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3222. D(ModRM | SrcMem | NoAccess | DstReg),
  3223. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3224. G(0, group1A),
  3225. /* 0x90 - 0x97 */
  3226. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3227. /* 0x98 - 0x9F */
  3228. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3229. I(SrcImmFAddr | No64, em_call_far), N,
  3230. II(ImplicitOps | Stack, em_pushf, pushf),
  3231. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3232. /* 0xA0 - 0xA7 */
  3233. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3234. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3235. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3236. I2bv(SrcSI | DstDI | String, em_cmp),
  3237. /* 0xA8 - 0xAF */
  3238. I2bv(DstAcc | SrcImm, em_test),
  3239. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3240. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3241. I2bv(SrcAcc | DstDI | String, em_cmp),
  3242. /* 0xB0 - 0xB7 */
  3243. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3244. /* 0xB8 - 0xBF */
  3245. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3246. /* 0xC0 - 0xC7 */
  3247. D2bv(DstMem | SrcImmByte | ModRM),
  3248. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3249. I(ImplicitOps | Stack, em_ret),
  3250. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3251. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3252. G(ByteOp, group11), G(0, group11),
  3253. /* 0xC8 - 0xCF */
  3254. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3255. N, I(ImplicitOps | Stack, em_ret_far),
  3256. D(ImplicitOps), DI(SrcImmByte, intn),
  3257. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3258. /* 0xD0 - 0xD7 */
  3259. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3260. N, N, N, N,
  3261. /* 0xD8 - 0xDF */
  3262. N, N, N, N, N, N, N, N,
  3263. /* 0xE0 - 0xE7 */
  3264. X3(I(SrcImmByte, em_loop)),
  3265. I(SrcImmByte, em_jcxz),
  3266. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3267. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3268. /* 0xE8 - 0xEF */
  3269. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3270. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3271. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3272. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3273. /* 0xF0 - 0xF7 */
  3274. N, DI(ImplicitOps, icebp), N, N,
  3275. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3276. G(ByteOp, group3), G(0, group3),
  3277. /* 0xF8 - 0xFF */
  3278. D(ImplicitOps), D(ImplicitOps),
  3279. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3280. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3281. };
  3282. static const struct opcode twobyte_table[256] = {
  3283. /* 0x00 - 0x0F */
  3284. G(0, group6), GD(0, &group7), N, N,
  3285. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3286. II(ImplicitOps | Priv, em_clts, clts), N,
  3287. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3288. N, D(ImplicitOps | ModRM), N, N,
  3289. /* 0x10 - 0x1F */
  3290. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3291. /* 0x20 - 0x2F */
  3292. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3293. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3294. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3295. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3296. N, N, N, N,
  3297. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3298. N, N, N, N,
  3299. /* 0x30 - 0x3F */
  3300. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3301. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3302. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3303. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3304. I(ImplicitOps | VendorSpecific, em_sysenter),
  3305. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3306. N, N,
  3307. N, N, N, N, N, N, N, N,
  3308. /* 0x40 - 0x4F */
  3309. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3310. /* 0x50 - 0x5F */
  3311. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3312. /* 0x60 - 0x6F */
  3313. N, N, N, N,
  3314. N, N, N, N,
  3315. N, N, N, N,
  3316. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3317. /* 0x70 - 0x7F */
  3318. N, N, N, N,
  3319. N, N, N, N,
  3320. N, N, N, N,
  3321. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3322. /* 0x80 - 0x8F */
  3323. X16(D(SrcImm)),
  3324. /* 0x90 - 0x9F */
  3325. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3326. /* 0xA0 - 0xA7 */
  3327. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3328. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3329. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3330. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3331. /* 0xA8 - 0xAF */
  3332. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3333. DI(ImplicitOps, rsm),
  3334. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3335. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3336. D(DstMem | SrcReg | Src2CL | ModRM),
  3337. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3338. /* 0xB0 - 0xB7 */
  3339. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3340. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3341. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3342. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3343. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3344. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3345. /* 0xB8 - 0xBF */
  3346. N, N,
  3347. G(BitOp, group8),
  3348. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3349. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3350. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3351. /* 0xC0 - 0xC7 */
  3352. D2bv(DstMem | SrcReg | ModRM | Lock),
  3353. N, D(DstMem | SrcReg | ModRM | Mov),
  3354. N, N, N, GD(0, &group9),
  3355. /* 0xC8 - 0xCF */
  3356. X8(I(DstReg, em_bswap)),
  3357. /* 0xD0 - 0xDF */
  3358. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3359. /* 0xE0 - 0xEF */
  3360. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3361. /* 0xF0 - 0xFF */
  3362. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3363. };
  3364. #undef D
  3365. #undef N
  3366. #undef G
  3367. #undef GD
  3368. #undef I
  3369. #undef GP
  3370. #undef EXT
  3371. #undef D2bv
  3372. #undef D2bvIP
  3373. #undef I2bv
  3374. #undef I2bvIP
  3375. #undef I6ALU
  3376. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3377. {
  3378. unsigned size;
  3379. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3380. if (size == 8)
  3381. size = 4;
  3382. return size;
  3383. }
  3384. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3385. unsigned size, bool sign_extension)
  3386. {
  3387. int rc = X86EMUL_CONTINUE;
  3388. op->type = OP_IMM;
  3389. op->bytes = size;
  3390. op->addr.mem.ea = ctxt->_eip;
  3391. /* NB. Immediates are sign-extended as necessary. */
  3392. switch (op->bytes) {
  3393. case 1:
  3394. op->val = insn_fetch(s8, ctxt);
  3395. break;
  3396. case 2:
  3397. op->val = insn_fetch(s16, ctxt);
  3398. break;
  3399. case 4:
  3400. op->val = insn_fetch(s32, ctxt);
  3401. break;
  3402. }
  3403. if (!sign_extension) {
  3404. switch (op->bytes) {
  3405. case 1:
  3406. op->val &= 0xff;
  3407. break;
  3408. case 2:
  3409. op->val &= 0xffff;
  3410. break;
  3411. case 4:
  3412. op->val &= 0xffffffff;
  3413. break;
  3414. }
  3415. }
  3416. done:
  3417. return rc;
  3418. }
  3419. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3420. unsigned d)
  3421. {
  3422. int rc = X86EMUL_CONTINUE;
  3423. switch (d) {
  3424. case OpReg:
  3425. decode_register_operand(ctxt, op);
  3426. break;
  3427. case OpImmUByte:
  3428. rc = decode_imm(ctxt, op, 1, false);
  3429. break;
  3430. case OpMem:
  3431. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3432. mem_common:
  3433. *op = ctxt->memop;
  3434. ctxt->memopp = op;
  3435. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3436. fetch_bit_operand(ctxt);
  3437. op->orig_val = op->val;
  3438. break;
  3439. case OpMem64:
  3440. ctxt->memop.bytes = 8;
  3441. goto mem_common;
  3442. case OpAcc:
  3443. op->type = OP_REG;
  3444. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3445. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3446. fetch_register_operand(op);
  3447. op->orig_val = op->val;
  3448. break;
  3449. case OpDI:
  3450. op->type = OP_MEM;
  3451. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3452. op->addr.mem.ea =
  3453. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3454. op->addr.mem.seg = VCPU_SREG_ES;
  3455. op->val = 0;
  3456. break;
  3457. case OpDX:
  3458. op->type = OP_REG;
  3459. op->bytes = 2;
  3460. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3461. fetch_register_operand(op);
  3462. break;
  3463. case OpCL:
  3464. op->bytes = 1;
  3465. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3466. break;
  3467. case OpImmByte:
  3468. rc = decode_imm(ctxt, op, 1, true);
  3469. break;
  3470. case OpOne:
  3471. op->bytes = 1;
  3472. op->val = 1;
  3473. break;
  3474. case OpImm:
  3475. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3476. break;
  3477. case OpMem8:
  3478. ctxt->memop.bytes = 1;
  3479. goto mem_common;
  3480. case OpMem16:
  3481. ctxt->memop.bytes = 2;
  3482. goto mem_common;
  3483. case OpMem32:
  3484. ctxt->memop.bytes = 4;
  3485. goto mem_common;
  3486. case OpImmU16:
  3487. rc = decode_imm(ctxt, op, 2, false);
  3488. break;
  3489. case OpImmU:
  3490. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3491. break;
  3492. case OpSI:
  3493. op->type = OP_MEM;
  3494. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3495. op->addr.mem.ea =
  3496. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3497. op->addr.mem.seg = seg_override(ctxt);
  3498. op->val = 0;
  3499. break;
  3500. case OpImmFAddr:
  3501. op->type = OP_IMM;
  3502. op->addr.mem.ea = ctxt->_eip;
  3503. op->bytes = ctxt->op_bytes + 2;
  3504. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3505. break;
  3506. case OpMemFAddr:
  3507. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3508. goto mem_common;
  3509. case OpES:
  3510. op->val = VCPU_SREG_ES;
  3511. break;
  3512. case OpCS:
  3513. op->val = VCPU_SREG_CS;
  3514. break;
  3515. case OpSS:
  3516. op->val = VCPU_SREG_SS;
  3517. break;
  3518. case OpDS:
  3519. op->val = VCPU_SREG_DS;
  3520. break;
  3521. case OpFS:
  3522. op->val = VCPU_SREG_FS;
  3523. break;
  3524. case OpGS:
  3525. op->val = VCPU_SREG_GS;
  3526. break;
  3527. case OpImplicit:
  3528. /* Special instructions do their own operand decoding. */
  3529. default:
  3530. op->type = OP_NONE; /* Disable writeback. */
  3531. break;
  3532. }
  3533. done:
  3534. return rc;
  3535. }
  3536. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3537. {
  3538. int rc = X86EMUL_CONTINUE;
  3539. int mode = ctxt->mode;
  3540. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3541. bool op_prefix = false;
  3542. struct opcode opcode;
  3543. ctxt->memop.type = OP_NONE;
  3544. ctxt->memopp = NULL;
  3545. ctxt->_eip = ctxt->eip;
  3546. ctxt->fetch.start = ctxt->_eip;
  3547. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3548. if (insn_len > 0)
  3549. memcpy(ctxt->fetch.data, insn, insn_len);
  3550. switch (mode) {
  3551. case X86EMUL_MODE_REAL:
  3552. case X86EMUL_MODE_VM86:
  3553. case X86EMUL_MODE_PROT16:
  3554. def_op_bytes = def_ad_bytes = 2;
  3555. break;
  3556. case X86EMUL_MODE_PROT32:
  3557. def_op_bytes = def_ad_bytes = 4;
  3558. break;
  3559. #ifdef CONFIG_X86_64
  3560. case X86EMUL_MODE_PROT64:
  3561. def_op_bytes = 4;
  3562. def_ad_bytes = 8;
  3563. break;
  3564. #endif
  3565. default:
  3566. return EMULATION_FAILED;
  3567. }
  3568. ctxt->op_bytes = def_op_bytes;
  3569. ctxt->ad_bytes = def_ad_bytes;
  3570. /* Legacy prefixes. */
  3571. for (;;) {
  3572. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3573. case 0x66: /* operand-size override */
  3574. op_prefix = true;
  3575. /* switch between 2/4 bytes */
  3576. ctxt->op_bytes = def_op_bytes ^ 6;
  3577. break;
  3578. case 0x67: /* address-size override */
  3579. if (mode == X86EMUL_MODE_PROT64)
  3580. /* switch between 4/8 bytes */
  3581. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3582. else
  3583. /* switch between 2/4 bytes */
  3584. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3585. break;
  3586. case 0x26: /* ES override */
  3587. case 0x2e: /* CS override */
  3588. case 0x36: /* SS override */
  3589. case 0x3e: /* DS override */
  3590. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3591. break;
  3592. case 0x64: /* FS override */
  3593. case 0x65: /* GS override */
  3594. set_seg_override(ctxt, ctxt->b & 7);
  3595. break;
  3596. case 0x40 ... 0x4f: /* REX */
  3597. if (mode != X86EMUL_MODE_PROT64)
  3598. goto done_prefixes;
  3599. ctxt->rex_prefix = ctxt->b;
  3600. continue;
  3601. case 0xf0: /* LOCK */
  3602. ctxt->lock_prefix = 1;
  3603. break;
  3604. case 0xf2: /* REPNE/REPNZ */
  3605. case 0xf3: /* REP/REPE/REPZ */
  3606. ctxt->rep_prefix = ctxt->b;
  3607. break;
  3608. default:
  3609. goto done_prefixes;
  3610. }
  3611. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3612. ctxt->rex_prefix = 0;
  3613. }
  3614. done_prefixes:
  3615. /* REX prefix. */
  3616. if (ctxt->rex_prefix & 8)
  3617. ctxt->op_bytes = 8; /* REX.W */
  3618. /* Opcode byte(s). */
  3619. opcode = opcode_table[ctxt->b];
  3620. /* Two-byte opcode? */
  3621. if (ctxt->b == 0x0f) {
  3622. ctxt->twobyte = 1;
  3623. ctxt->b = insn_fetch(u8, ctxt);
  3624. opcode = twobyte_table[ctxt->b];
  3625. }
  3626. ctxt->d = opcode.flags;
  3627. if (ctxt->d & ModRM)
  3628. ctxt->modrm = insn_fetch(u8, ctxt);
  3629. while (ctxt->d & GroupMask) {
  3630. switch (ctxt->d & GroupMask) {
  3631. case Group:
  3632. goffset = (ctxt->modrm >> 3) & 7;
  3633. opcode = opcode.u.group[goffset];
  3634. break;
  3635. case GroupDual:
  3636. goffset = (ctxt->modrm >> 3) & 7;
  3637. if ((ctxt->modrm >> 6) == 3)
  3638. opcode = opcode.u.gdual->mod3[goffset];
  3639. else
  3640. opcode = opcode.u.gdual->mod012[goffset];
  3641. break;
  3642. case RMExt:
  3643. goffset = ctxt->modrm & 7;
  3644. opcode = opcode.u.group[goffset];
  3645. break;
  3646. case Prefix:
  3647. if (ctxt->rep_prefix && op_prefix)
  3648. return EMULATION_FAILED;
  3649. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3650. switch (simd_prefix) {
  3651. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3652. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3653. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3654. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3655. }
  3656. break;
  3657. default:
  3658. return EMULATION_FAILED;
  3659. }
  3660. ctxt->d &= ~(u64)GroupMask;
  3661. ctxt->d |= opcode.flags;
  3662. }
  3663. ctxt->execute = opcode.u.execute;
  3664. ctxt->check_perm = opcode.check_perm;
  3665. ctxt->intercept = opcode.intercept;
  3666. /* Unrecognised? */
  3667. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3668. return EMULATION_FAILED;
  3669. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3670. return EMULATION_FAILED;
  3671. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3672. ctxt->op_bytes = 8;
  3673. if (ctxt->d & Op3264) {
  3674. if (mode == X86EMUL_MODE_PROT64)
  3675. ctxt->op_bytes = 8;
  3676. else
  3677. ctxt->op_bytes = 4;
  3678. }
  3679. if (ctxt->d & Sse)
  3680. ctxt->op_bytes = 16;
  3681. else if (ctxt->d & Mmx)
  3682. ctxt->op_bytes = 8;
  3683. /* ModRM and SIB bytes. */
  3684. if (ctxt->d & ModRM) {
  3685. rc = decode_modrm(ctxt, &ctxt->memop);
  3686. if (!ctxt->has_seg_override)
  3687. set_seg_override(ctxt, ctxt->modrm_seg);
  3688. } else if (ctxt->d & MemAbs)
  3689. rc = decode_abs(ctxt, &ctxt->memop);
  3690. if (rc != X86EMUL_CONTINUE)
  3691. goto done;
  3692. if (!ctxt->has_seg_override)
  3693. set_seg_override(ctxt, VCPU_SREG_DS);
  3694. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3695. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3696. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3697. /*
  3698. * Decode and fetch the source operand: register, memory
  3699. * or immediate.
  3700. */
  3701. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3702. if (rc != X86EMUL_CONTINUE)
  3703. goto done;
  3704. /*
  3705. * Decode and fetch the second source operand: register, memory
  3706. * or immediate.
  3707. */
  3708. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3709. if (rc != X86EMUL_CONTINUE)
  3710. goto done;
  3711. /* Decode and fetch the destination operand: register or memory. */
  3712. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3713. done:
  3714. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3715. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3716. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3717. }
  3718. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3719. {
  3720. return ctxt->d & PageTable;
  3721. }
  3722. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3723. {
  3724. /* The second termination condition only applies for REPE
  3725. * and REPNE. Test if the repeat string operation prefix is
  3726. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3727. * corresponding termination condition according to:
  3728. * - if REPE/REPZ and ZF = 0 then done
  3729. * - if REPNE/REPNZ and ZF = 1 then done
  3730. */
  3731. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3732. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3733. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3734. ((ctxt->eflags & EFLG_ZF) == 0))
  3735. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3736. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3737. return true;
  3738. return false;
  3739. }
  3740. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3741. {
  3742. bool fault = false;
  3743. ctxt->ops->get_fpu(ctxt);
  3744. asm volatile("1: fwait \n\t"
  3745. "2: \n\t"
  3746. ".pushsection .fixup,\"ax\" \n\t"
  3747. "3: \n\t"
  3748. "movb $1, %[fault] \n\t"
  3749. "jmp 2b \n\t"
  3750. ".popsection \n\t"
  3751. _ASM_EXTABLE(1b, 3b)
  3752. : [fault]"+qm"(fault));
  3753. ctxt->ops->put_fpu(ctxt);
  3754. if (unlikely(fault))
  3755. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3756. return X86EMUL_CONTINUE;
  3757. }
  3758. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3759. struct operand *op)
  3760. {
  3761. if (op->type == OP_MM)
  3762. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3763. }
  3764. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3765. {
  3766. const struct x86_emulate_ops *ops = ctxt->ops;
  3767. int rc = X86EMUL_CONTINUE;
  3768. int saved_dst_type = ctxt->dst.type;
  3769. ctxt->mem_read.pos = 0;
  3770. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3771. rc = emulate_ud(ctxt);
  3772. goto done;
  3773. }
  3774. /* LOCK prefix is allowed only with some instructions */
  3775. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3776. rc = emulate_ud(ctxt);
  3777. goto done;
  3778. }
  3779. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3780. rc = emulate_ud(ctxt);
  3781. goto done;
  3782. }
  3783. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3784. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3785. rc = emulate_ud(ctxt);
  3786. goto done;
  3787. }
  3788. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3789. rc = emulate_nm(ctxt);
  3790. goto done;
  3791. }
  3792. if (ctxt->d & Mmx) {
  3793. rc = flush_pending_x87_faults(ctxt);
  3794. if (rc != X86EMUL_CONTINUE)
  3795. goto done;
  3796. /*
  3797. * Now that we know the fpu is exception safe, we can fetch
  3798. * operands from it.
  3799. */
  3800. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3801. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3802. if (!(ctxt->d & Mov))
  3803. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3804. }
  3805. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3806. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3807. X86_ICPT_PRE_EXCEPT);
  3808. if (rc != X86EMUL_CONTINUE)
  3809. goto done;
  3810. }
  3811. /* Privileged instruction can be executed only in CPL=0 */
  3812. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3813. rc = emulate_gp(ctxt, 0);
  3814. goto done;
  3815. }
  3816. /* Instruction can only be executed in protected mode */
  3817. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3818. rc = emulate_ud(ctxt);
  3819. goto done;
  3820. }
  3821. /* Do instruction specific permission checks */
  3822. if (ctxt->check_perm) {
  3823. rc = ctxt->check_perm(ctxt);
  3824. if (rc != X86EMUL_CONTINUE)
  3825. goto done;
  3826. }
  3827. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3828. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3829. X86_ICPT_POST_EXCEPT);
  3830. if (rc != X86EMUL_CONTINUE)
  3831. goto done;
  3832. }
  3833. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3834. /* All REP prefixes have the same first termination condition */
  3835. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3836. ctxt->eip = ctxt->_eip;
  3837. goto done;
  3838. }
  3839. }
  3840. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3841. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3842. ctxt->src.valptr, ctxt->src.bytes);
  3843. if (rc != X86EMUL_CONTINUE)
  3844. goto done;
  3845. ctxt->src.orig_val64 = ctxt->src.val64;
  3846. }
  3847. if (ctxt->src2.type == OP_MEM) {
  3848. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3849. &ctxt->src2.val, ctxt->src2.bytes);
  3850. if (rc != X86EMUL_CONTINUE)
  3851. goto done;
  3852. }
  3853. if ((ctxt->d & DstMask) == ImplicitOps)
  3854. goto special_insn;
  3855. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3856. /* optimisation - avoid slow emulated read if Mov */
  3857. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3858. &ctxt->dst.val, ctxt->dst.bytes);
  3859. if (rc != X86EMUL_CONTINUE)
  3860. goto done;
  3861. }
  3862. ctxt->dst.orig_val = ctxt->dst.val;
  3863. special_insn:
  3864. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3865. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3866. X86_ICPT_POST_MEMACCESS);
  3867. if (rc != X86EMUL_CONTINUE)
  3868. goto done;
  3869. }
  3870. if (ctxt->execute) {
  3871. rc = ctxt->execute(ctxt);
  3872. if (rc != X86EMUL_CONTINUE)
  3873. goto done;
  3874. goto writeback;
  3875. }
  3876. if (ctxt->twobyte)
  3877. goto twobyte_insn;
  3878. switch (ctxt->b) {
  3879. case 0x40 ... 0x47: /* inc r16/r32 */
  3880. emulate_1op(ctxt, "inc");
  3881. break;
  3882. case 0x48 ... 0x4f: /* dec r16/r32 */
  3883. emulate_1op(ctxt, "dec");
  3884. break;
  3885. case 0x63: /* movsxd */
  3886. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3887. goto cannot_emulate;
  3888. ctxt->dst.val = (s32) ctxt->src.val;
  3889. break;
  3890. case 0x70 ... 0x7f: /* jcc (short) */
  3891. if (test_cc(ctxt->b, ctxt->eflags))
  3892. jmp_rel(ctxt, ctxt->src.val);
  3893. break;
  3894. case 0x8d: /* lea r16/r32, m */
  3895. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3896. break;
  3897. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3898. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  3899. break;
  3900. rc = em_xchg(ctxt);
  3901. break;
  3902. case 0x98: /* cbw/cwde/cdqe */
  3903. switch (ctxt->op_bytes) {
  3904. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3905. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3906. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3907. }
  3908. break;
  3909. case 0xc0 ... 0xc1:
  3910. rc = em_grp2(ctxt);
  3911. break;
  3912. case 0xcc: /* int3 */
  3913. rc = emulate_int(ctxt, 3);
  3914. break;
  3915. case 0xcd: /* int n */
  3916. rc = emulate_int(ctxt, ctxt->src.val);
  3917. break;
  3918. case 0xce: /* into */
  3919. if (ctxt->eflags & EFLG_OF)
  3920. rc = emulate_int(ctxt, 4);
  3921. break;
  3922. case 0xd0 ... 0xd1: /* Grp2 */
  3923. rc = em_grp2(ctxt);
  3924. break;
  3925. case 0xd2 ... 0xd3: /* Grp2 */
  3926. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
  3927. rc = em_grp2(ctxt);
  3928. break;
  3929. case 0xe9: /* jmp rel */
  3930. case 0xeb: /* jmp rel short */
  3931. jmp_rel(ctxt, ctxt->src.val);
  3932. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3933. break;
  3934. case 0xf4: /* hlt */
  3935. ctxt->ops->halt(ctxt);
  3936. break;
  3937. case 0xf5: /* cmc */
  3938. /* complement carry flag from eflags reg */
  3939. ctxt->eflags ^= EFLG_CF;
  3940. break;
  3941. case 0xf8: /* clc */
  3942. ctxt->eflags &= ~EFLG_CF;
  3943. break;
  3944. case 0xf9: /* stc */
  3945. ctxt->eflags |= EFLG_CF;
  3946. break;
  3947. case 0xfc: /* cld */
  3948. ctxt->eflags &= ~EFLG_DF;
  3949. break;
  3950. case 0xfd: /* std */
  3951. ctxt->eflags |= EFLG_DF;
  3952. break;
  3953. default:
  3954. goto cannot_emulate;
  3955. }
  3956. if (rc != X86EMUL_CONTINUE)
  3957. goto done;
  3958. writeback:
  3959. rc = writeback(ctxt);
  3960. if (rc != X86EMUL_CONTINUE)
  3961. goto done;
  3962. /*
  3963. * restore dst type in case the decoding will be reused
  3964. * (happens for string instruction )
  3965. */
  3966. ctxt->dst.type = saved_dst_type;
  3967. if ((ctxt->d & SrcMask) == SrcSI)
  3968. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  3969. if ((ctxt->d & DstMask) == DstDI)
  3970. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  3971. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3972. struct read_cache *r = &ctxt->io_read;
  3973. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  3974. if (!string_insn_completed(ctxt)) {
  3975. /*
  3976. * Re-enter guest when pio read ahead buffer is empty
  3977. * or, if it is not used, after each 1024 iteration.
  3978. */
  3979. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  3980. (r->end == 0 || r->end != r->pos)) {
  3981. /*
  3982. * Reset read cache. Usually happens before
  3983. * decode, but since instruction is restarted
  3984. * we have to do it here.
  3985. */
  3986. ctxt->mem_read.end = 0;
  3987. writeback_registers(ctxt);
  3988. return EMULATION_RESTART;
  3989. }
  3990. goto done; /* skip rip writeback */
  3991. }
  3992. }
  3993. ctxt->eip = ctxt->_eip;
  3994. done:
  3995. if (rc == X86EMUL_PROPAGATE_FAULT)
  3996. ctxt->have_exception = true;
  3997. if (rc == X86EMUL_INTERCEPTED)
  3998. return EMULATION_INTERCEPTED;
  3999. if (rc == X86EMUL_CONTINUE)
  4000. writeback_registers(ctxt);
  4001. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4002. twobyte_insn:
  4003. switch (ctxt->b) {
  4004. case 0x09: /* wbinvd */
  4005. (ctxt->ops->wbinvd)(ctxt);
  4006. break;
  4007. case 0x08: /* invd */
  4008. case 0x0d: /* GrpP (prefetch) */
  4009. case 0x18: /* Grp16 (prefetch/nop) */
  4010. break;
  4011. case 0x20: /* mov cr, reg */
  4012. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4013. break;
  4014. case 0x21: /* mov from dr to reg */
  4015. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4016. break;
  4017. case 0x40 ... 0x4f: /* cmov */
  4018. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4019. if (!test_cc(ctxt->b, ctxt->eflags))
  4020. ctxt->dst.type = OP_NONE; /* no writeback */
  4021. break;
  4022. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4023. if (test_cc(ctxt->b, ctxt->eflags))
  4024. jmp_rel(ctxt, ctxt->src.val);
  4025. break;
  4026. case 0x90 ... 0x9f: /* setcc r/m8 */
  4027. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4028. break;
  4029. case 0xa4: /* shld imm8, r, r/m */
  4030. case 0xa5: /* shld cl, r, r/m */
  4031. emulate_2op_cl(ctxt, "shld");
  4032. break;
  4033. case 0xac: /* shrd imm8, r, r/m */
  4034. case 0xad: /* shrd cl, r, r/m */
  4035. emulate_2op_cl(ctxt, "shrd");
  4036. break;
  4037. case 0xae: /* clflush */
  4038. break;
  4039. case 0xb6 ... 0xb7: /* movzx */
  4040. ctxt->dst.bytes = ctxt->op_bytes;
  4041. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4042. : (u16) ctxt->src.val;
  4043. break;
  4044. case 0xbe ... 0xbf: /* movsx */
  4045. ctxt->dst.bytes = ctxt->op_bytes;
  4046. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4047. (s16) ctxt->src.val;
  4048. break;
  4049. case 0xc0 ... 0xc1: /* xadd */
  4050. emulate_2op_SrcV(ctxt, "add");
  4051. /* Write back the register source. */
  4052. ctxt->src.val = ctxt->dst.orig_val;
  4053. write_register_operand(&ctxt->src);
  4054. break;
  4055. case 0xc3: /* movnti */
  4056. ctxt->dst.bytes = ctxt->op_bytes;
  4057. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4058. (u64) ctxt->src.val;
  4059. break;
  4060. default:
  4061. goto cannot_emulate;
  4062. }
  4063. if (rc != X86EMUL_CONTINUE)
  4064. goto done;
  4065. goto writeback;
  4066. cannot_emulate:
  4067. return EMULATION_FAILED;
  4068. }
  4069. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4070. {
  4071. invalidate_registers(ctxt);
  4072. }
  4073. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4074. {
  4075. writeback_registers(ctxt);
  4076. }