forcedeth.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4,5 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
  91. * per-packet flags.
  92. * 0.39: 18 Jul 2005: Add 64bit descriptor support.
  93. * 0.40: 19 Jul 2005: Add support for mac address change.
  94. * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
  95. * of nv_remove
  96. * 0.42: 06 Aug 2005: Fix lack of link speed initialization
  97. * in the second (and later) nv_open call
  98. * 0.43: 10 Aug 2005: Add support for tx checksum.
  99. * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
  100. * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
  101. * 0.46: 20 Oct 2005: Add irq optimization modes.
  102. * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
  103. * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single
  104. * 0.49: 10 Dec 2005: Fix tso for large buffers.
  105. * 0.50: 20 Jan 2006: Add 8021pq tagging support.
  106. * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings.
  107. * 0.52: 20 Jan 2006: Add MSI/MSIX support.
  108. * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset.
  109. * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup.
  110. * 0.55: 22 Mar 2006: Add flow control (pause frame).
  111. *
  112. * Known bugs:
  113. * We suspect that on some hardware no TX done interrupts are generated.
  114. * This means recovery from netif_stop_queue only happens if the hw timer
  115. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  116. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  117. * If your hardware reliably generates tx done interrupts, then you can remove
  118. * DEV_NEED_TIMERIRQ from the driver_data flags.
  119. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  120. * superfluous timer interrupts from the nic.
  121. */
  122. #define FORCEDETH_VERSION "0.55"
  123. #define DRV_NAME "forcedeth"
  124. #include <linux/module.h>
  125. #include <linux/types.h>
  126. #include <linux/pci.h>
  127. #include <linux/interrupt.h>
  128. #include <linux/netdevice.h>
  129. #include <linux/etherdevice.h>
  130. #include <linux/delay.h>
  131. #include <linux/spinlock.h>
  132. #include <linux/ethtool.h>
  133. #include <linux/timer.h>
  134. #include <linux/skbuff.h>
  135. #include <linux/mii.h>
  136. #include <linux/random.h>
  137. #include <linux/init.h>
  138. #include <linux/if_vlan.h>
  139. #include <linux/dma-mapping.h>
  140. #include <asm/irq.h>
  141. #include <asm/io.h>
  142. #include <asm/uaccess.h>
  143. #include <asm/system.h>
  144. #if 0
  145. #define dprintk printk
  146. #else
  147. #define dprintk(x...) do { } while (0)
  148. #endif
  149. /*
  150. * Hardware access:
  151. */
  152. #define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
  153. #define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
  154. #define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
  155. #define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
  156. #define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
  157. #define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */
  158. #define DEV_HAS_MSI 0x0040 /* device supports MSI */
  159. #define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */
  160. #define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */
  161. #define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */
  162. enum {
  163. NvRegIrqStatus = 0x000,
  164. #define NVREG_IRQSTAT_MIIEVENT 0x040
  165. #define NVREG_IRQSTAT_MASK 0x1ff
  166. NvRegIrqMask = 0x004,
  167. #define NVREG_IRQ_RX_ERROR 0x0001
  168. #define NVREG_IRQ_RX 0x0002
  169. #define NVREG_IRQ_RX_NOBUF 0x0004
  170. #define NVREG_IRQ_TX_ERR 0x0008
  171. #define NVREG_IRQ_TX_OK 0x0010
  172. #define NVREG_IRQ_TIMER 0x0020
  173. #define NVREG_IRQ_LINK 0x0040
  174. #define NVREG_IRQ_RX_FORCED 0x0080
  175. #define NVREG_IRQ_TX_FORCED 0x0100
  176. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  177. #define NVREG_IRQMASK_CPU 0x0040
  178. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  179. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  180. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK)
  181. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
  182. NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
  183. NVREG_IRQ_TX_FORCED))
  184. NvRegUnknownSetupReg6 = 0x008,
  185. #define NVREG_UNKSETUP6_VAL 3
  186. /*
  187. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  188. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  189. */
  190. NvRegPollingInterval = 0x00c,
  191. #define NVREG_POLL_DEFAULT_THROUGHPUT 970
  192. #define NVREG_POLL_DEFAULT_CPU 13
  193. NvRegMSIMap0 = 0x020,
  194. NvRegMSIMap1 = 0x024,
  195. NvRegMSIIrqMask = 0x030,
  196. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  197. NvRegMisc1 = 0x080,
  198. #define NVREG_MISC1_PAUSE_TX 0x01
  199. #define NVREG_MISC1_HD 0x02
  200. #define NVREG_MISC1_FORCE 0x3b0f3c
  201. NvRegMacReset = 0x3c,
  202. #define NVREG_MAC_RESET_ASSERT 0x0F3
  203. NvRegTransmitterControl = 0x084,
  204. #define NVREG_XMITCTL_START 0x01
  205. NvRegTransmitterStatus = 0x088,
  206. #define NVREG_XMITSTAT_BUSY 0x01
  207. NvRegPacketFilterFlags = 0x8c,
  208. #define NVREG_PFF_PAUSE_RX 0x08
  209. #define NVREG_PFF_ALWAYS 0x7F0000
  210. #define NVREG_PFF_PROMISC 0x80
  211. #define NVREG_PFF_MYADDR 0x20
  212. NvRegOffloadConfig = 0x90,
  213. #define NVREG_OFFLOAD_HOMEPHY 0x601
  214. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  215. NvRegReceiverControl = 0x094,
  216. #define NVREG_RCVCTL_START 0x01
  217. NvRegReceiverStatus = 0x98,
  218. #define NVREG_RCVSTAT_BUSY 0x01
  219. NvRegRandomSeed = 0x9c,
  220. #define NVREG_RNDSEED_MASK 0x00ff
  221. #define NVREG_RNDSEED_FORCE 0x7f00
  222. #define NVREG_RNDSEED_FORCE2 0x2d00
  223. #define NVREG_RNDSEED_FORCE3 0x7400
  224. NvRegUnknownSetupReg1 = 0xA0,
  225. #define NVREG_UNKSETUP1_VAL 0x16070f
  226. NvRegUnknownSetupReg2 = 0xA4,
  227. #define NVREG_UNKSETUP2_VAL 0x16
  228. NvRegMacAddrA = 0xA8,
  229. NvRegMacAddrB = 0xAC,
  230. NvRegMulticastAddrA = 0xB0,
  231. #define NVREG_MCASTADDRA_FORCE 0x01
  232. NvRegMulticastAddrB = 0xB4,
  233. NvRegMulticastMaskA = 0xB8,
  234. NvRegMulticastMaskB = 0xBC,
  235. NvRegPhyInterface = 0xC0,
  236. #define PHY_RGMII 0x10000000
  237. NvRegTxRingPhysAddr = 0x100,
  238. NvRegRxRingPhysAddr = 0x104,
  239. NvRegRingSizes = 0x108,
  240. #define NVREG_RINGSZ_TXSHIFT 0
  241. #define NVREG_RINGSZ_RXSHIFT 16
  242. NvRegUnknownTransmitterReg = 0x10c,
  243. NvRegLinkSpeed = 0x110,
  244. #define NVREG_LINKSPEED_FORCE 0x10000
  245. #define NVREG_LINKSPEED_10 1000
  246. #define NVREG_LINKSPEED_100 100
  247. #define NVREG_LINKSPEED_1000 50
  248. #define NVREG_LINKSPEED_MASK (0xFFF)
  249. NvRegUnknownSetupReg5 = 0x130,
  250. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  251. NvRegUnknownSetupReg3 = 0x13c,
  252. #define NVREG_UNKSETUP3_VAL1 0x200010
  253. NvRegTxRxControl = 0x144,
  254. #define NVREG_TXRXCTL_KICK 0x0001
  255. #define NVREG_TXRXCTL_BIT1 0x0002
  256. #define NVREG_TXRXCTL_BIT2 0x0004
  257. #define NVREG_TXRXCTL_IDLE 0x0008
  258. #define NVREG_TXRXCTL_RESET 0x0010
  259. #define NVREG_TXRXCTL_RXCHECK 0x0400
  260. #define NVREG_TXRXCTL_DESC_1 0
  261. #define NVREG_TXRXCTL_DESC_2 0x02100
  262. #define NVREG_TXRXCTL_DESC_3 0x02200
  263. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  264. #define NVREG_TXRXCTL_VLANINS 0x00080
  265. NvRegTxRingPhysAddrHigh = 0x148,
  266. NvRegRxRingPhysAddrHigh = 0x14C,
  267. NvRegTxPauseFrame = 0x170,
  268. #define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080
  269. #define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030
  270. NvRegMIIStatus = 0x180,
  271. #define NVREG_MIISTAT_ERROR 0x0001
  272. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  273. #define NVREG_MIISTAT_MASK 0x000f
  274. #define NVREG_MIISTAT_MASK2 0x000f
  275. NvRegUnknownSetupReg4 = 0x184,
  276. #define NVREG_UNKSETUP4_VAL 8
  277. NvRegAdapterControl = 0x188,
  278. #define NVREG_ADAPTCTL_START 0x02
  279. #define NVREG_ADAPTCTL_LINKUP 0x04
  280. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  281. #define NVREG_ADAPTCTL_RUNNING 0x100000
  282. #define NVREG_ADAPTCTL_PHYSHIFT 24
  283. NvRegMIISpeed = 0x18c,
  284. #define NVREG_MIISPEED_BIT8 (1<<8)
  285. #define NVREG_MIIDELAY 5
  286. NvRegMIIControl = 0x190,
  287. #define NVREG_MIICTL_INUSE 0x08000
  288. #define NVREG_MIICTL_WRITE 0x00400
  289. #define NVREG_MIICTL_ADDRSHIFT 5
  290. NvRegMIIData = 0x194,
  291. NvRegWakeUpFlags = 0x200,
  292. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  293. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  294. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  295. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  296. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  297. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  298. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  299. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  300. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  301. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  302. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  303. NvRegPatternCRC = 0x204,
  304. NvRegPatternMask = 0x208,
  305. NvRegPowerCap = 0x268,
  306. #define NVREG_POWERCAP_D3SUPP (1<<30)
  307. #define NVREG_POWERCAP_D2SUPP (1<<26)
  308. #define NVREG_POWERCAP_D1SUPP (1<<25)
  309. NvRegPowerState = 0x26c,
  310. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  311. #define NVREG_POWERSTATE_VALID 0x0100
  312. #define NVREG_POWERSTATE_MASK 0x0003
  313. #define NVREG_POWERSTATE_D0 0x0000
  314. #define NVREG_POWERSTATE_D1 0x0001
  315. #define NVREG_POWERSTATE_D2 0x0002
  316. #define NVREG_POWERSTATE_D3 0x0003
  317. NvRegVlanControl = 0x300,
  318. #define NVREG_VLANCONTROL_ENABLE 0x2000
  319. NvRegMSIXMap0 = 0x3e0,
  320. NvRegMSIXMap1 = 0x3e4,
  321. NvRegMSIXIrqStatus = 0x3f0,
  322. NvRegPowerState2 = 0x600,
  323. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
  324. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  325. };
  326. /* Big endian: should work, but is untested */
  327. struct ring_desc {
  328. u32 PacketBuffer;
  329. u32 FlagLen;
  330. };
  331. struct ring_desc_ex {
  332. u32 PacketBufferHigh;
  333. u32 PacketBufferLow;
  334. u32 TxVlan;
  335. u32 FlagLen;
  336. };
  337. typedef union _ring_type {
  338. struct ring_desc* orig;
  339. struct ring_desc_ex* ex;
  340. } ring_type;
  341. #define FLAG_MASK_V1 0xffff0000
  342. #define FLAG_MASK_V2 0xffffc000
  343. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  344. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  345. #define NV_TX_LASTPACKET (1<<16)
  346. #define NV_TX_RETRYERROR (1<<19)
  347. #define NV_TX_FORCED_INTERRUPT (1<<24)
  348. #define NV_TX_DEFERRED (1<<26)
  349. #define NV_TX_CARRIERLOST (1<<27)
  350. #define NV_TX_LATECOLLISION (1<<28)
  351. #define NV_TX_UNDERFLOW (1<<29)
  352. #define NV_TX_ERROR (1<<30)
  353. #define NV_TX_VALID (1<<31)
  354. #define NV_TX2_LASTPACKET (1<<29)
  355. #define NV_TX2_RETRYERROR (1<<18)
  356. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  357. #define NV_TX2_DEFERRED (1<<25)
  358. #define NV_TX2_CARRIERLOST (1<<26)
  359. #define NV_TX2_LATECOLLISION (1<<27)
  360. #define NV_TX2_UNDERFLOW (1<<28)
  361. /* error and valid are the same for both */
  362. #define NV_TX2_ERROR (1<<30)
  363. #define NV_TX2_VALID (1<<31)
  364. #define NV_TX2_TSO (1<<28)
  365. #define NV_TX2_TSO_SHIFT 14
  366. #define NV_TX2_TSO_MAX_SHIFT 14
  367. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  368. #define NV_TX2_CHECKSUM_L3 (1<<27)
  369. #define NV_TX2_CHECKSUM_L4 (1<<26)
  370. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  371. #define NV_RX_DESCRIPTORVALID (1<<16)
  372. #define NV_RX_MISSEDFRAME (1<<17)
  373. #define NV_RX_SUBSTRACT1 (1<<18)
  374. #define NV_RX_ERROR1 (1<<23)
  375. #define NV_RX_ERROR2 (1<<24)
  376. #define NV_RX_ERROR3 (1<<25)
  377. #define NV_RX_ERROR4 (1<<26)
  378. #define NV_RX_CRCERR (1<<27)
  379. #define NV_RX_OVERFLOW (1<<28)
  380. #define NV_RX_FRAMINGERR (1<<29)
  381. #define NV_RX_ERROR (1<<30)
  382. #define NV_RX_AVAIL (1<<31)
  383. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  384. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  385. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  386. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  387. #define NV_RX2_DESCRIPTORVALID (1<<29)
  388. #define NV_RX2_SUBSTRACT1 (1<<25)
  389. #define NV_RX2_ERROR1 (1<<18)
  390. #define NV_RX2_ERROR2 (1<<19)
  391. #define NV_RX2_ERROR3 (1<<20)
  392. #define NV_RX2_ERROR4 (1<<21)
  393. #define NV_RX2_CRCERR (1<<22)
  394. #define NV_RX2_OVERFLOW (1<<23)
  395. #define NV_RX2_FRAMINGERR (1<<24)
  396. /* error and avail are the same for both */
  397. #define NV_RX2_ERROR (1<<30)
  398. #define NV_RX2_AVAIL (1<<31)
  399. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  400. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  401. /* Miscelaneous hardware related defines: */
  402. #define NV_PCI_REGSZ_VER1 0x270
  403. #define NV_PCI_REGSZ_VER2 0x604
  404. /* various timeout delays: all in usec */
  405. #define NV_TXRX_RESET_DELAY 4
  406. #define NV_TXSTOP_DELAY1 10
  407. #define NV_TXSTOP_DELAY1MAX 500000
  408. #define NV_TXSTOP_DELAY2 100
  409. #define NV_RXSTOP_DELAY1 10
  410. #define NV_RXSTOP_DELAY1MAX 500000
  411. #define NV_RXSTOP_DELAY2 100
  412. #define NV_SETUP5_DELAY 5
  413. #define NV_SETUP5_DELAYMAX 50000
  414. #define NV_POWERUP_DELAY 5
  415. #define NV_POWERUP_DELAYMAX 5000
  416. #define NV_MIIBUSY_DELAY 50
  417. #define NV_MIIPHY_DELAY 10
  418. #define NV_MIIPHY_DELAYMAX 10000
  419. #define NV_MAC_RESET_DELAY 64
  420. #define NV_WAKEUPPATTERNS 5
  421. #define NV_WAKEUPMASKENTRIES 4
  422. /* General driver defaults */
  423. #define NV_WATCHDOG_TIMEO (5*HZ)
  424. #define RX_RING 128
  425. #define TX_RING 256
  426. /*
  427. * If your nic mysteriously hangs then try to reduce the limits
  428. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  429. * last valid ring entry. But this would be impossible to
  430. * implement - probably a disassembly error.
  431. */
  432. #define TX_LIMIT_STOP 255
  433. #define TX_LIMIT_START 254
  434. /* rx/tx mac addr + type + vlan + align + slack*/
  435. #define NV_RX_HEADERS (64)
  436. /* even more slack. */
  437. #define NV_RX_ALLOC_PAD (64)
  438. /* maximum mtu size */
  439. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  440. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  441. #define OOM_REFILL (1+HZ/20)
  442. #define POLL_WAIT (1+HZ/100)
  443. #define LINK_TIMEOUT (3*HZ)
  444. /*
  445. * desc_ver values:
  446. * The nic supports three different descriptor types:
  447. * - DESC_VER_1: Original
  448. * - DESC_VER_2: support for jumbo frames.
  449. * - DESC_VER_3: 64-bit format.
  450. */
  451. #define DESC_VER_1 1
  452. #define DESC_VER_2 2
  453. #define DESC_VER_3 3
  454. /* PHY defines */
  455. #define PHY_OUI_MARVELL 0x5043
  456. #define PHY_OUI_CICADA 0x03f1
  457. #define PHYID1_OUI_MASK 0x03ff
  458. #define PHYID1_OUI_SHFT 6
  459. #define PHYID2_OUI_MASK 0xfc00
  460. #define PHYID2_OUI_SHFT 10
  461. #define PHY_INIT1 0x0f000
  462. #define PHY_INIT2 0x0e00
  463. #define PHY_INIT3 0x01000
  464. #define PHY_INIT4 0x0200
  465. #define PHY_INIT5 0x0004
  466. #define PHY_INIT6 0x02000
  467. #define PHY_GIGABIT 0x0100
  468. #define PHY_TIMEOUT 0x1
  469. #define PHY_ERROR 0x2
  470. #define PHY_100 0x1
  471. #define PHY_1000 0x2
  472. #define PHY_HALF 0x100
  473. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  474. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  475. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  476. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  477. /* MSI/MSI-X defines */
  478. #define NV_MSI_X_MAX_VECTORS 8
  479. #define NV_MSI_X_VECTORS_MASK 0x000f
  480. #define NV_MSI_CAPABLE 0x0010
  481. #define NV_MSI_X_CAPABLE 0x0020
  482. #define NV_MSI_ENABLED 0x0040
  483. #define NV_MSI_X_ENABLED 0x0080
  484. #define NV_MSI_X_VECTOR_ALL 0x0
  485. #define NV_MSI_X_VECTOR_RX 0x0
  486. #define NV_MSI_X_VECTOR_TX 0x1
  487. #define NV_MSI_X_VECTOR_OTHER 0x2
  488. /*
  489. * SMP locking:
  490. * All hardware access under dev->priv->lock, except the performance
  491. * critical parts:
  492. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  493. * by the arch code for interrupts.
  494. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  495. * needs dev->priv->lock :-(
  496. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  497. */
  498. /* in dev: base, irq */
  499. struct fe_priv {
  500. spinlock_t lock;
  501. /* General data:
  502. * Locking: spin_lock(&np->lock); */
  503. struct net_device_stats stats;
  504. int in_shutdown;
  505. u32 linkspeed;
  506. int duplex;
  507. int autoneg;
  508. int fixed_mode;
  509. int phyaddr;
  510. int wolenabled;
  511. unsigned int phy_oui;
  512. u16 gigabit;
  513. /* General data: RO fields */
  514. dma_addr_t ring_addr;
  515. struct pci_dev *pci_dev;
  516. u32 orig_mac[2];
  517. u32 irqmask;
  518. u32 desc_ver;
  519. u32 txrxctl_bits;
  520. u32 vlanctl_bits;
  521. u32 driver_data;
  522. u32 register_size;
  523. void __iomem *base;
  524. /* rx specific fields.
  525. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  526. */
  527. ring_type rx_ring;
  528. unsigned int cur_rx, refill_rx;
  529. struct sk_buff *rx_skbuff[RX_RING];
  530. dma_addr_t rx_dma[RX_RING];
  531. unsigned int rx_buf_sz;
  532. unsigned int pkt_limit;
  533. struct timer_list oom_kick;
  534. struct timer_list nic_poll;
  535. u32 nic_poll_irq;
  536. /* media detection workaround.
  537. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  538. */
  539. int need_linktimer;
  540. unsigned long link_timeout;
  541. /*
  542. * tx specific fields.
  543. */
  544. ring_type tx_ring;
  545. unsigned int next_tx, nic_tx;
  546. struct sk_buff *tx_skbuff[TX_RING];
  547. dma_addr_t tx_dma[TX_RING];
  548. unsigned int tx_dma_len[TX_RING];
  549. u32 tx_flags;
  550. /* vlan fields */
  551. struct vlan_group *vlangrp;
  552. /* msi/msi-x fields */
  553. u32 msi_flags;
  554. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  555. /* flow control */
  556. u32 pause_flags;
  557. };
  558. /*
  559. * Maximum number of loops until we assume that a bit in the irq mask
  560. * is stuck. Overridable with module param.
  561. */
  562. static int max_interrupt_work = 5;
  563. /*
  564. * Optimization can be either throuput mode or cpu mode
  565. *
  566. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  567. * CPU Mode: Interrupts are controlled by a timer.
  568. */
  569. #define NV_OPTIMIZATION_MODE_THROUGHPUT 0
  570. #define NV_OPTIMIZATION_MODE_CPU 1
  571. static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  572. /*
  573. * Poll interval for timer irq
  574. *
  575. * This interval determines how frequent an interrupt is generated.
  576. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  577. * Min = 0, and Max = 65535
  578. */
  579. static int poll_interval = -1;
  580. /*
  581. * Disable MSI interrupts
  582. */
  583. static int disable_msi = 0;
  584. /*
  585. * Disable MSIX interrupts
  586. */
  587. static int disable_msix = 0;
  588. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  589. {
  590. return netdev_priv(dev);
  591. }
  592. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  593. {
  594. return ((struct fe_priv *)netdev_priv(dev))->base;
  595. }
  596. static inline void pci_push(u8 __iomem *base)
  597. {
  598. /* force out pending posted writes */
  599. readl(base);
  600. }
  601. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  602. {
  603. return le32_to_cpu(prd->FlagLen)
  604. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  605. }
  606. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  607. {
  608. return le32_to_cpu(prd->FlagLen) & LEN_MASK_V2;
  609. }
  610. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  611. int delay, int delaymax, const char *msg)
  612. {
  613. u8 __iomem *base = get_hwbase(dev);
  614. pci_push(base);
  615. do {
  616. udelay(delay);
  617. delaymax -= delay;
  618. if (delaymax < 0) {
  619. if (msg)
  620. printk(msg);
  621. return 1;
  622. }
  623. } while ((readl(base + offset) & mask) != target);
  624. return 0;
  625. }
  626. #define NV_SETUP_RX_RING 0x01
  627. #define NV_SETUP_TX_RING 0x02
  628. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  629. {
  630. struct fe_priv *np = get_nvpriv(dev);
  631. u8 __iomem *base = get_hwbase(dev);
  632. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  633. if (rxtx_flags & NV_SETUP_RX_RING) {
  634. writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
  635. }
  636. if (rxtx_flags & NV_SETUP_TX_RING) {
  637. writel((u32) cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  638. }
  639. } else {
  640. if (rxtx_flags & NV_SETUP_RX_RING) {
  641. writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
  642. writel((u32) (cpu_to_le64(np->ring_addr) >> 32), base + NvRegRxRingPhysAddrHigh);
  643. }
  644. if (rxtx_flags & NV_SETUP_TX_RING) {
  645. writel((u32) cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  646. writel((u32) (cpu_to_le64(np->ring_addr + RX_RING*sizeof(struct ring_desc_ex)) >> 32), base + NvRegTxRingPhysAddrHigh);
  647. }
  648. }
  649. }
  650. static int using_multi_irqs(struct net_device *dev)
  651. {
  652. struct fe_priv *np = get_nvpriv(dev);
  653. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  654. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  655. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  656. return 0;
  657. else
  658. return 1;
  659. }
  660. static void nv_enable_irq(struct net_device *dev)
  661. {
  662. struct fe_priv *np = get_nvpriv(dev);
  663. if (!using_multi_irqs(dev)) {
  664. if (np->msi_flags & NV_MSI_X_ENABLED)
  665. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  666. else
  667. enable_irq(dev->irq);
  668. } else {
  669. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  670. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  671. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  672. }
  673. }
  674. static void nv_disable_irq(struct net_device *dev)
  675. {
  676. struct fe_priv *np = get_nvpriv(dev);
  677. if (!using_multi_irqs(dev)) {
  678. if (np->msi_flags & NV_MSI_X_ENABLED)
  679. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  680. else
  681. disable_irq(dev->irq);
  682. } else {
  683. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  684. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  685. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  686. }
  687. }
  688. /* In MSIX mode, a write to irqmask behaves as XOR */
  689. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  690. {
  691. u8 __iomem *base = get_hwbase(dev);
  692. writel(mask, base + NvRegIrqMask);
  693. }
  694. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  695. {
  696. struct fe_priv *np = get_nvpriv(dev);
  697. u8 __iomem *base = get_hwbase(dev);
  698. if (np->msi_flags & NV_MSI_X_ENABLED) {
  699. writel(mask, base + NvRegIrqMask);
  700. } else {
  701. if (np->msi_flags & NV_MSI_ENABLED)
  702. writel(0, base + NvRegMSIIrqMask);
  703. writel(0, base + NvRegIrqMask);
  704. }
  705. }
  706. #define MII_READ (-1)
  707. /* mii_rw: read/write a register on the PHY.
  708. *
  709. * Caller must guarantee serialization
  710. */
  711. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  712. {
  713. u8 __iomem *base = get_hwbase(dev);
  714. u32 reg;
  715. int retval;
  716. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  717. reg = readl(base + NvRegMIIControl);
  718. if (reg & NVREG_MIICTL_INUSE) {
  719. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  720. udelay(NV_MIIBUSY_DELAY);
  721. }
  722. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  723. if (value != MII_READ) {
  724. writel(value, base + NvRegMIIData);
  725. reg |= NVREG_MIICTL_WRITE;
  726. }
  727. writel(reg, base + NvRegMIIControl);
  728. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  729. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  730. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  731. dev->name, miireg, addr);
  732. retval = -1;
  733. } else if (value != MII_READ) {
  734. /* it was a write operation - fewer failures are detectable */
  735. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  736. dev->name, value, miireg, addr);
  737. retval = 0;
  738. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  739. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  740. dev->name, miireg, addr);
  741. retval = -1;
  742. } else {
  743. retval = readl(base + NvRegMIIData);
  744. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  745. dev->name, miireg, addr, retval);
  746. }
  747. return retval;
  748. }
  749. static int phy_reset(struct net_device *dev)
  750. {
  751. struct fe_priv *np = netdev_priv(dev);
  752. u32 miicontrol;
  753. unsigned int tries = 0;
  754. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  755. miicontrol |= BMCR_RESET;
  756. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  757. return -1;
  758. }
  759. /* wait for 500ms */
  760. msleep(500);
  761. /* must wait till reset is deasserted */
  762. while (miicontrol & BMCR_RESET) {
  763. msleep(10);
  764. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  765. /* FIXME: 100 tries seem excessive */
  766. if (tries++ > 100)
  767. return -1;
  768. }
  769. return 0;
  770. }
  771. static int phy_init(struct net_device *dev)
  772. {
  773. struct fe_priv *np = get_nvpriv(dev);
  774. u8 __iomem *base = get_hwbase(dev);
  775. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  776. /* set advertise register */
  777. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  778. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
  779. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  780. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  781. return PHY_ERROR;
  782. }
  783. /* get phy interface type */
  784. phyinterface = readl(base + NvRegPhyInterface);
  785. /* see if gigabit phy */
  786. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  787. if (mii_status & PHY_GIGABIT) {
  788. np->gigabit = PHY_GIGABIT;
  789. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  790. mii_control_1000 &= ~ADVERTISE_1000HALF;
  791. if (phyinterface & PHY_RGMII)
  792. mii_control_1000 |= ADVERTISE_1000FULL;
  793. else
  794. mii_control_1000 &= ~ADVERTISE_1000FULL;
  795. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  796. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  797. return PHY_ERROR;
  798. }
  799. }
  800. else
  801. np->gigabit = 0;
  802. /* reset the phy */
  803. if (phy_reset(dev)) {
  804. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  805. return PHY_ERROR;
  806. }
  807. /* phy vendor specific configuration */
  808. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  809. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  810. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  811. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  812. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  813. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  814. return PHY_ERROR;
  815. }
  816. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  817. phy_reserved |= PHY_INIT5;
  818. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  819. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  820. return PHY_ERROR;
  821. }
  822. }
  823. if (np->phy_oui == PHY_OUI_CICADA) {
  824. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  825. phy_reserved |= PHY_INIT6;
  826. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  827. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  828. return PHY_ERROR;
  829. }
  830. }
  831. /* some phys clear out pause advertisment on reset, set it back */
  832. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  833. /* restart auto negotiation */
  834. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  835. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  836. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  837. return PHY_ERROR;
  838. }
  839. return 0;
  840. }
  841. static void nv_start_rx(struct net_device *dev)
  842. {
  843. struct fe_priv *np = netdev_priv(dev);
  844. u8 __iomem *base = get_hwbase(dev);
  845. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  846. /* Already running? Stop it. */
  847. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  848. writel(0, base + NvRegReceiverControl);
  849. pci_push(base);
  850. }
  851. writel(np->linkspeed, base + NvRegLinkSpeed);
  852. pci_push(base);
  853. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  854. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  855. dev->name, np->duplex, np->linkspeed);
  856. pci_push(base);
  857. }
  858. static void nv_stop_rx(struct net_device *dev)
  859. {
  860. u8 __iomem *base = get_hwbase(dev);
  861. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  862. writel(0, base + NvRegReceiverControl);
  863. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  864. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  865. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  866. udelay(NV_RXSTOP_DELAY2);
  867. writel(0, base + NvRegLinkSpeed);
  868. }
  869. static void nv_start_tx(struct net_device *dev)
  870. {
  871. u8 __iomem *base = get_hwbase(dev);
  872. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  873. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  874. pci_push(base);
  875. }
  876. static void nv_stop_tx(struct net_device *dev)
  877. {
  878. u8 __iomem *base = get_hwbase(dev);
  879. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  880. writel(0, base + NvRegTransmitterControl);
  881. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  882. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  883. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  884. udelay(NV_TXSTOP_DELAY2);
  885. writel(0, base + NvRegUnknownTransmitterReg);
  886. }
  887. static void nv_txrx_reset(struct net_device *dev)
  888. {
  889. struct fe_priv *np = netdev_priv(dev);
  890. u8 __iomem *base = get_hwbase(dev);
  891. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  892. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  893. pci_push(base);
  894. udelay(NV_TXRX_RESET_DELAY);
  895. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  896. pci_push(base);
  897. }
  898. static void nv_mac_reset(struct net_device *dev)
  899. {
  900. struct fe_priv *np = netdev_priv(dev);
  901. u8 __iomem *base = get_hwbase(dev);
  902. dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
  903. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  904. pci_push(base);
  905. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  906. pci_push(base);
  907. udelay(NV_MAC_RESET_DELAY);
  908. writel(0, base + NvRegMacReset);
  909. pci_push(base);
  910. udelay(NV_MAC_RESET_DELAY);
  911. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  912. pci_push(base);
  913. }
  914. /*
  915. * nv_get_stats: dev->get_stats function
  916. * Get latest stats value from the nic.
  917. * Called with read_lock(&dev_base_lock) held for read -
  918. * only synchronized against unregister_netdevice.
  919. */
  920. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  921. {
  922. struct fe_priv *np = netdev_priv(dev);
  923. /* It seems that the nic always generates interrupts and doesn't
  924. * accumulate errors internally. Thus the current values in np->stats
  925. * are already up to date.
  926. */
  927. return &np->stats;
  928. }
  929. /*
  930. * nv_alloc_rx: fill rx ring entries.
  931. * Return 1 if the allocations for the skbs failed and the
  932. * rx engine is without Available descriptors
  933. */
  934. static int nv_alloc_rx(struct net_device *dev)
  935. {
  936. struct fe_priv *np = netdev_priv(dev);
  937. unsigned int refill_rx = np->refill_rx;
  938. int nr;
  939. while (np->cur_rx != refill_rx) {
  940. struct sk_buff *skb;
  941. nr = refill_rx % RX_RING;
  942. if (np->rx_skbuff[nr] == NULL) {
  943. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  944. if (!skb)
  945. break;
  946. skb->dev = dev;
  947. np->rx_skbuff[nr] = skb;
  948. } else {
  949. skb = np->rx_skbuff[nr];
  950. }
  951. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data,
  952. skb->end-skb->data, PCI_DMA_FROMDEVICE);
  953. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  954. np->rx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  955. wmb();
  956. np->rx_ring.orig[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  957. } else {
  958. np->rx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->rx_dma[nr]) >> 32;
  959. np->rx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->rx_dma[nr]) & 0x0FFFFFFFF;
  960. wmb();
  961. np->rx_ring.ex[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  962. }
  963. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  964. dev->name, refill_rx);
  965. refill_rx++;
  966. }
  967. np->refill_rx = refill_rx;
  968. if (np->cur_rx - refill_rx == RX_RING)
  969. return 1;
  970. return 0;
  971. }
  972. static void nv_do_rx_refill(unsigned long data)
  973. {
  974. struct net_device *dev = (struct net_device *) data;
  975. struct fe_priv *np = netdev_priv(dev);
  976. if (!using_multi_irqs(dev)) {
  977. if (np->msi_flags & NV_MSI_X_ENABLED)
  978. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  979. else
  980. disable_irq(dev->irq);
  981. } else {
  982. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  983. }
  984. if (nv_alloc_rx(dev)) {
  985. spin_lock_irq(&np->lock);
  986. if (!np->in_shutdown)
  987. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  988. spin_unlock_irq(&np->lock);
  989. }
  990. if (!using_multi_irqs(dev)) {
  991. if (np->msi_flags & NV_MSI_X_ENABLED)
  992. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  993. else
  994. enable_irq(dev->irq);
  995. } else {
  996. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  997. }
  998. }
  999. static void nv_init_rx(struct net_device *dev)
  1000. {
  1001. struct fe_priv *np = netdev_priv(dev);
  1002. int i;
  1003. np->cur_rx = RX_RING;
  1004. np->refill_rx = 0;
  1005. for (i = 0; i < RX_RING; i++)
  1006. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1007. np->rx_ring.orig[i].FlagLen = 0;
  1008. else
  1009. np->rx_ring.ex[i].FlagLen = 0;
  1010. }
  1011. static void nv_init_tx(struct net_device *dev)
  1012. {
  1013. struct fe_priv *np = netdev_priv(dev);
  1014. int i;
  1015. np->next_tx = np->nic_tx = 0;
  1016. for (i = 0; i < TX_RING; i++) {
  1017. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1018. np->tx_ring.orig[i].FlagLen = 0;
  1019. else
  1020. np->tx_ring.ex[i].FlagLen = 0;
  1021. np->tx_skbuff[i] = NULL;
  1022. np->tx_dma[i] = 0;
  1023. }
  1024. }
  1025. static int nv_init_ring(struct net_device *dev)
  1026. {
  1027. nv_init_tx(dev);
  1028. nv_init_rx(dev);
  1029. return nv_alloc_rx(dev);
  1030. }
  1031. static int nv_release_txskb(struct net_device *dev, unsigned int skbnr)
  1032. {
  1033. struct fe_priv *np = netdev_priv(dev);
  1034. dprintk(KERN_INFO "%s: nv_release_txskb for skbnr %d\n",
  1035. dev->name, skbnr);
  1036. if (np->tx_dma[skbnr]) {
  1037. pci_unmap_page(np->pci_dev, np->tx_dma[skbnr],
  1038. np->tx_dma_len[skbnr],
  1039. PCI_DMA_TODEVICE);
  1040. np->tx_dma[skbnr] = 0;
  1041. }
  1042. if (np->tx_skbuff[skbnr]) {
  1043. dev_kfree_skb_any(np->tx_skbuff[skbnr]);
  1044. np->tx_skbuff[skbnr] = NULL;
  1045. return 1;
  1046. } else {
  1047. return 0;
  1048. }
  1049. }
  1050. static void nv_drain_tx(struct net_device *dev)
  1051. {
  1052. struct fe_priv *np = netdev_priv(dev);
  1053. unsigned int i;
  1054. for (i = 0; i < TX_RING; i++) {
  1055. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1056. np->tx_ring.orig[i].FlagLen = 0;
  1057. else
  1058. np->tx_ring.ex[i].FlagLen = 0;
  1059. if (nv_release_txskb(dev, i))
  1060. np->stats.tx_dropped++;
  1061. }
  1062. }
  1063. static void nv_drain_rx(struct net_device *dev)
  1064. {
  1065. struct fe_priv *np = netdev_priv(dev);
  1066. int i;
  1067. for (i = 0; i < RX_RING; i++) {
  1068. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1069. np->rx_ring.orig[i].FlagLen = 0;
  1070. else
  1071. np->rx_ring.ex[i].FlagLen = 0;
  1072. wmb();
  1073. if (np->rx_skbuff[i]) {
  1074. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1075. np->rx_skbuff[i]->end-np->rx_skbuff[i]->data,
  1076. PCI_DMA_FROMDEVICE);
  1077. dev_kfree_skb(np->rx_skbuff[i]);
  1078. np->rx_skbuff[i] = NULL;
  1079. }
  1080. }
  1081. }
  1082. static void drain_ring(struct net_device *dev)
  1083. {
  1084. nv_drain_tx(dev);
  1085. nv_drain_rx(dev);
  1086. }
  1087. /*
  1088. * nv_start_xmit: dev->hard_start_xmit function
  1089. * Called with dev->xmit_lock held.
  1090. */
  1091. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1092. {
  1093. struct fe_priv *np = netdev_priv(dev);
  1094. u32 tx_flags = 0;
  1095. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1096. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1097. unsigned int nr = (np->next_tx - 1) % TX_RING;
  1098. unsigned int start_nr = np->next_tx % TX_RING;
  1099. unsigned int i;
  1100. u32 offset = 0;
  1101. u32 bcnt;
  1102. u32 size = skb->len-skb->data_len;
  1103. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1104. u32 tx_flags_vlan = 0;
  1105. /* add fragments to entries count */
  1106. for (i = 0; i < fragments; i++) {
  1107. entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
  1108. ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1109. }
  1110. spin_lock_irq(&np->lock);
  1111. if ((np->next_tx - np->nic_tx + entries - 1) > TX_LIMIT_STOP) {
  1112. spin_unlock_irq(&np->lock);
  1113. netif_stop_queue(dev);
  1114. return NETDEV_TX_BUSY;
  1115. }
  1116. /* setup the header buffer */
  1117. do {
  1118. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1119. nr = (nr + 1) % TX_RING;
  1120. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1121. PCI_DMA_TODEVICE);
  1122. np->tx_dma_len[nr] = bcnt;
  1123. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1124. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  1125. np->tx_ring.orig[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags);
  1126. } else {
  1127. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  1128. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  1129. np->tx_ring.ex[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags);
  1130. }
  1131. tx_flags = np->tx_flags;
  1132. offset += bcnt;
  1133. size -= bcnt;
  1134. } while(size);
  1135. /* setup the fragments */
  1136. for (i = 0; i < fragments; i++) {
  1137. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1138. u32 size = frag->size;
  1139. offset = 0;
  1140. do {
  1141. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1142. nr = (nr + 1) % TX_RING;
  1143. np->tx_dma[nr] = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
  1144. PCI_DMA_TODEVICE);
  1145. np->tx_dma_len[nr] = bcnt;
  1146. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1147. np->tx_ring.orig[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  1148. np->tx_ring.orig[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags);
  1149. } else {
  1150. np->tx_ring.ex[nr].PacketBufferHigh = cpu_to_le64(np->tx_dma[nr]) >> 32;
  1151. np->tx_ring.ex[nr].PacketBufferLow = cpu_to_le64(np->tx_dma[nr]) & 0x0FFFFFFFF;
  1152. np->tx_ring.ex[nr].FlagLen = cpu_to_le32((bcnt-1) | tx_flags);
  1153. }
  1154. offset += bcnt;
  1155. size -= bcnt;
  1156. } while (size);
  1157. }
  1158. /* set last fragment flag */
  1159. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1160. np->tx_ring.orig[nr].FlagLen |= cpu_to_le32(tx_flags_extra);
  1161. } else {
  1162. np->tx_ring.ex[nr].FlagLen |= cpu_to_le32(tx_flags_extra);
  1163. }
  1164. np->tx_skbuff[nr] = skb;
  1165. #ifdef NETIF_F_TSO
  1166. if (skb_shinfo(skb)->tso_size)
  1167. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->tso_size << NV_TX2_TSO_SHIFT);
  1168. else
  1169. #endif
  1170. tx_flags_extra = (skb->ip_summed == CHECKSUM_HW ? (NV_TX2_CHECKSUM_L3|NV_TX2_CHECKSUM_L4) : 0);
  1171. /* vlan tag */
  1172. if (np->vlangrp && vlan_tx_tag_present(skb)) {
  1173. tx_flags_vlan = NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb);
  1174. }
  1175. /* set tx flags */
  1176. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1177. np->tx_ring.orig[start_nr].FlagLen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1178. } else {
  1179. np->tx_ring.ex[start_nr].TxVlan = cpu_to_le32(tx_flags_vlan);
  1180. np->tx_ring.ex[start_nr].FlagLen |= cpu_to_le32(tx_flags | tx_flags_extra);
  1181. }
  1182. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet %d (entries %d) queued for transmission. tx_flags_extra: %x\n",
  1183. dev->name, np->next_tx, entries, tx_flags_extra);
  1184. {
  1185. int j;
  1186. for (j=0; j<64; j++) {
  1187. if ((j%16) == 0)
  1188. dprintk("\n%03x:", j);
  1189. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  1190. }
  1191. dprintk("\n");
  1192. }
  1193. np->next_tx += entries;
  1194. dev->trans_start = jiffies;
  1195. spin_unlock_irq(&np->lock);
  1196. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1197. pci_push(get_hwbase(dev));
  1198. return NETDEV_TX_OK;
  1199. }
  1200. /*
  1201. * nv_tx_done: check for completed packets, release the skbs.
  1202. *
  1203. * Caller must own np->lock.
  1204. */
  1205. static void nv_tx_done(struct net_device *dev)
  1206. {
  1207. struct fe_priv *np = netdev_priv(dev);
  1208. u32 Flags;
  1209. unsigned int i;
  1210. struct sk_buff *skb;
  1211. while (np->nic_tx != np->next_tx) {
  1212. i = np->nic_tx % TX_RING;
  1213. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  1214. Flags = le32_to_cpu(np->tx_ring.orig[i].FlagLen);
  1215. else
  1216. Flags = le32_to_cpu(np->tx_ring.ex[i].FlagLen);
  1217. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  1218. dev->name, np->nic_tx, Flags);
  1219. if (Flags & NV_TX_VALID)
  1220. break;
  1221. if (np->desc_ver == DESC_VER_1) {
  1222. if (Flags & NV_TX_LASTPACKET) {
  1223. skb = np->tx_skbuff[i];
  1224. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  1225. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  1226. if (Flags & NV_TX_UNDERFLOW)
  1227. np->stats.tx_fifo_errors++;
  1228. if (Flags & NV_TX_CARRIERLOST)
  1229. np->stats.tx_carrier_errors++;
  1230. np->stats.tx_errors++;
  1231. } else {
  1232. np->stats.tx_packets++;
  1233. np->stats.tx_bytes += skb->len;
  1234. }
  1235. }
  1236. } else {
  1237. if (Flags & NV_TX2_LASTPACKET) {
  1238. skb = np->tx_skbuff[i];
  1239. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  1240. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  1241. if (Flags & NV_TX2_UNDERFLOW)
  1242. np->stats.tx_fifo_errors++;
  1243. if (Flags & NV_TX2_CARRIERLOST)
  1244. np->stats.tx_carrier_errors++;
  1245. np->stats.tx_errors++;
  1246. } else {
  1247. np->stats.tx_packets++;
  1248. np->stats.tx_bytes += skb->len;
  1249. }
  1250. }
  1251. }
  1252. nv_release_txskb(dev, i);
  1253. np->nic_tx++;
  1254. }
  1255. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  1256. netif_wake_queue(dev);
  1257. }
  1258. /*
  1259. * nv_tx_timeout: dev->tx_timeout function
  1260. * Called with dev->xmit_lock held.
  1261. */
  1262. static void nv_tx_timeout(struct net_device *dev)
  1263. {
  1264. struct fe_priv *np = netdev_priv(dev);
  1265. u8 __iomem *base = get_hwbase(dev);
  1266. u32 status;
  1267. if (np->msi_flags & NV_MSI_X_ENABLED)
  1268. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  1269. else
  1270. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1271. printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
  1272. {
  1273. int i;
  1274. printk(KERN_INFO "%s: Ring at %lx: next %d nic %d\n",
  1275. dev->name, (unsigned long)np->ring_addr,
  1276. np->next_tx, np->nic_tx);
  1277. printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
  1278. for (i=0;i<=np->register_size;i+= 32) {
  1279. printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
  1280. i,
  1281. readl(base + i + 0), readl(base + i + 4),
  1282. readl(base + i + 8), readl(base + i + 12),
  1283. readl(base + i + 16), readl(base + i + 20),
  1284. readl(base + i + 24), readl(base + i + 28));
  1285. }
  1286. printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
  1287. for (i=0;i<TX_RING;i+= 4) {
  1288. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1289. printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
  1290. i,
  1291. le32_to_cpu(np->tx_ring.orig[i].PacketBuffer),
  1292. le32_to_cpu(np->tx_ring.orig[i].FlagLen),
  1293. le32_to_cpu(np->tx_ring.orig[i+1].PacketBuffer),
  1294. le32_to_cpu(np->tx_ring.orig[i+1].FlagLen),
  1295. le32_to_cpu(np->tx_ring.orig[i+2].PacketBuffer),
  1296. le32_to_cpu(np->tx_ring.orig[i+2].FlagLen),
  1297. le32_to_cpu(np->tx_ring.orig[i+3].PacketBuffer),
  1298. le32_to_cpu(np->tx_ring.orig[i+3].FlagLen));
  1299. } else {
  1300. printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
  1301. i,
  1302. le32_to_cpu(np->tx_ring.ex[i].PacketBufferHigh),
  1303. le32_to_cpu(np->tx_ring.ex[i].PacketBufferLow),
  1304. le32_to_cpu(np->tx_ring.ex[i].FlagLen),
  1305. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferHigh),
  1306. le32_to_cpu(np->tx_ring.ex[i+1].PacketBufferLow),
  1307. le32_to_cpu(np->tx_ring.ex[i+1].FlagLen),
  1308. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferHigh),
  1309. le32_to_cpu(np->tx_ring.ex[i+2].PacketBufferLow),
  1310. le32_to_cpu(np->tx_ring.ex[i+2].FlagLen),
  1311. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferHigh),
  1312. le32_to_cpu(np->tx_ring.ex[i+3].PacketBufferLow),
  1313. le32_to_cpu(np->tx_ring.ex[i+3].FlagLen));
  1314. }
  1315. }
  1316. }
  1317. spin_lock_irq(&np->lock);
  1318. /* 1) stop tx engine */
  1319. nv_stop_tx(dev);
  1320. /* 2) check that the packets were not sent already: */
  1321. nv_tx_done(dev);
  1322. /* 3) if there are dead entries: clear everything */
  1323. if (np->next_tx != np->nic_tx) {
  1324. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  1325. nv_drain_tx(dev);
  1326. np->next_tx = np->nic_tx = 0;
  1327. setup_hw_rings(dev, NV_SETUP_TX_RING);
  1328. netif_wake_queue(dev);
  1329. }
  1330. /* 4) restart tx engine */
  1331. nv_start_tx(dev);
  1332. spin_unlock_irq(&np->lock);
  1333. }
  1334. /*
  1335. * Called when the nic notices a mismatch between the actual data len on the
  1336. * wire and the len indicated in the 802 header
  1337. */
  1338. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  1339. {
  1340. int hdrlen; /* length of the 802 header */
  1341. int protolen; /* length as stored in the proto field */
  1342. /* 1) calculate len according to header */
  1343. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  1344. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  1345. hdrlen = VLAN_HLEN;
  1346. } else {
  1347. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  1348. hdrlen = ETH_HLEN;
  1349. }
  1350. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  1351. dev->name, datalen, protolen, hdrlen);
  1352. if (protolen > ETH_DATA_LEN)
  1353. return datalen; /* Value in proto field not a len, no checks possible */
  1354. protolen += hdrlen;
  1355. /* consistency checks: */
  1356. if (datalen > ETH_ZLEN) {
  1357. if (datalen >= protolen) {
  1358. /* more data on wire than in 802 header, trim of
  1359. * additional data.
  1360. */
  1361. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1362. dev->name, protolen);
  1363. return protolen;
  1364. } else {
  1365. /* less data on wire than mentioned in header.
  1366. * Discard the packet.
  1367. */
  1368. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  1369. dev->name);
  1370. return -1;
  1371. }
  1372. } else {
  1373. /* short packet. Accept only if 802 values are also short */
  1374. if (protolen > ETH_ZLEN) {
  1375. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  1376. dev->name);
  1377. return -1;
  1378. }
  1379. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  1380. dev->name, datalen);
  1381. return datalen;
  1382. }
  1383. }
  1384. static void nv_rx_process(struct net_device *dev)
  1385. {
  1386. struct fe_priv *np = netdev_priv(dev);
  1387. u32 Flags;
  1388. u32 vlanflags = 0;
  1389. for (;;) {
  1390. struct sk_buff *skb;
  1391. int len;
  1392. int i;
  1393. if (np->cur_rx - np->refill_rx >= RX_RING)
  1394. break; /* we scanned the whole ring - do not continue */
  1395. i = np->cur_rx % RX_RING;
  1396. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  1397. Flags = le32_to_cpu(np->rx_ring.orig[i].FlagLen);
  1398. len = nv_descr_getlength(&np->rx_ring.orig[i], np->desc_ver);
  1399. } else {
  1400. Flags = le32_to_cpu(np->rx_ring.ex[i].FlagLen);
  1401. len = nv_descr_getlength_ex(&np->rx_ring.ex[i], np->desc_ver);
  1402. vlanflags = le32_to_cpu(np->rx_ring.ex[i].PacketBufferLow);
  1403. }
  1404. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  1405. dev->name, np->cur_rx, Flags);
  1406. if (Flags & NV_RX_AVAIL)
  1407. break; /* still owned by hardware, */
  1408. /*
  1409. * the packet is for us - immediately tear down the pci mapping.
  1410. * TODO: check if a prefetch of the first cacheline improves
  1411. * the performance.
  1412. */
  1413. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  1414. np->rx_skbuff[i]->end-np->rx_skbuff[i]->data,
  1415. PCI_DMA_FROMDEVICE);
  1416. {
  1417. int j;
  1418. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1419. for (j=0; j<64; j++) {
  1420. if ((j%16) == 0)
  1421. dprintk("\n%03x:", j);
  1422. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1423. }
  1424. dprintk("\n");
  1425. }
  1426. /* look at what we actually got: */
  1427. if (np->desc_ver == DESC_VER_1) {
  1428. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1429. goto next_pkt;
  1430. if (Flags & NV_RX_ERROR) {
  1431. if (Flags & NV_RX_MISSEDFRAME) {
  1432. np->stats.rx_missed_errors++;
  1433. np->stats.rx_errors++;
  1434. goto next_pkt;
  1435. }
  1436. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1437. np->stats.rx_errors++;
  1438. goto next_pkt;
  1439. }
  1440. if (Flags & NV_RX_CRCERR) {
  1441. np->stats.rx_crc_errors++;
  1442. np->stats.rx_errors++;
  1443. goto next_pkt;
  1444. }
  1445. if (Flags & NV_RX_OVERFLOW) {
  1446. np->stats.rx_over_errors++;
  1447. np->stats.rx_errors++;
  1448. goto next_pkt;
  1449. }
  1450. if (Flags & NV_RX_ERROR4) {
  1451. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1452. if (len < 0) {
  1453. np->stats.rx_errors++;
  1454. goto next_pkt;
  1455. }
  1456. }
  1457. /* framing errors are soft errors. */
  1458. if (Flags & NV_RX_FRAMINGERR) {
  1459. if (Flags & NV_RX_SUBSTRACT1) {
  1460. len--;
  1461. }
  1462. }
  1463. }
  1464. } else {
  1465. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1466. goto next_pkt;
  1467. if (Flags & NV_RX2_ERROR) {
  1468. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1469. np->stats.rx_errors++;
  1470. goto next_pkt;
  1471. }
  1472. if (Flags & NV_RX2_CRCERR) {
  1473. np->stats.rx_crc_errors++;
  1474. np->stats.rx_errors++;
  1475. goto next_pkt;
  1476. }
  1477. if (Flags & NV_RX2_OVERFLOW) {
  1478. np->stats.rx_over_errors++;
  1479. np->stats.rx_errors++;
  1480. goto next_pkt;
  1481. }
  1482. if (Flags & NV_RX2_ERROR4) {
  1483. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1484. if (len < 0) {
  1485. np->stats.rx_errors++;
  1486. goto next_pkt;
  1487. }
  1488. }
  1489. /* framing errors are soft errors */
  1490. if (Flags & NV_RX2_FRAMINGERR) {
  1491. if (Flags & NV_RX2_SUBSTRACT1) {
  1492. len--;
  1493. }
  1494. }
  1495. }
  1496. Flags &= NV_RX2_CHECKSUMMASK;
  1497. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1498. Flags == NV_RX2_CHECKSUMOK2 ||
  1499. Flags == NV_RX2_CHECKSUMOK3) {
  1500. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1501. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1502. } else {
  1503. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1504. }
  1505. }
  1506. /* got a valid packet - forward it to the network core */
  1507. skb = np->rx_skbuff[i];
  1508. np->rx_skbuff[i] = NULL;
  1509. skb_put(skb, len);
  1510. skb->protocol = eth_type_trans(skb, dev);
  1511. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1512. dev->name, np->cur_rx, len, skb->protocol);
  1513. if (np->vlangrp && (vlanflags & NV_RX3_VLAN_TAG_PRESENT)) {
  1514. vlan_hwaccel_rx(skb, np->vlangrp, vlanflags & NV_RX3_VLAN_TAG_MASK);
  1515. } else {
  1516. netif_rx(skb);
  1517. }
  1518. dev->last_rx = jiffies;
  1519. np->stats.rx_packets++;
  1520. np->stats.rx_bytes += len;
  1521. next_pkt:
  1522. np->cur_rx++;
  1523. }
  1524. }
  1525. static void set_bufsize(struct net_device *dev)
  1526. {
  1527. struct fe_priv *np = netdev_priv(dev);
  1528. if (dev->mtu <= ETH_DATA_LEN)
  1529. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1530. else
  1531. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1532. }
  1533. /*
  1534. * nv_change_mtu: dev->change_mtu function
  1535. * Called with dev_base_lock held for read.
  1536. */
  1537. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1538. {
  1539. struct fe_priv *np = netdev_priv(dev);
  1540. int old_mtu;
  1541. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1542. return -EINVAL;
  1543. old_mtu = dev->mtu;
  1544. dev->mtu = new_mtu;
  1545. /* return early if the buffer sizes will not change */
  1546. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1547. return 0;
  1548. if (old_mtu == new_mtu)
  1549. return 0;
  1550. /* synchronized against open : rtnl_lock() held by caller */
  1551. if (netif_running(dev)) {
  1552. u8 __iomem *base = get_hwbase(dev);
  1553. /*
  1554. * It seems that the nic preloads valid ring entries into an
  1555. * internal buffer. The procedure for flushing everything is
  1556. * guessed, there is probably a simpler approach.
  1557. * Changing the MTU is a rare event, it shouldn't matter.
  1558. */
  1559. nv_disable_irq(dev);
  1560. spin_lock_bh(&dev->xmit_lock);
  1561. spin_lock(&np->lock);
  1562. /* stop engines */
  1563. nv_stop_rx(dev);
  1564. nv_stop_tx(dev);
  1565. nv_txrx_reset(dev);
  1566. /* drain rx queue */
  1567. nv_drain_rx(dev);
  1568. nv_drain_tx(dev);
  1569. /* reinit driver view of the rx queue */
  1570. nv_init_rx(dev);
  1571. nv_init_tx(dev);
  1572. /* alloc new rx buffers */
  1573. set_bufsize(dev);
  1574. if (nv_alloc_rx(dev)) {
  1575. if (!np->in_shutdown)
  1576. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1577. }
  1578. /* reinit nic view of the rx queue */
  1579. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1580. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  1581. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1582. base + NvRegRingSizes);
  1583. pci_push(base);
  1584. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  1585. pci_push(base);
  1586. /* restart rx engine */
  1587. nv_start_rx(dev);
  1588. nv_start_tx(dev);
  1589. spin_unlock(&np->lock);
  1590. spin_unlock_bh(&dev->xmit_lock);
  1591. nv_enable_irq(dev);
  1592. }
  1593. return 0;
  1594. }
  1595. static void nv_copy_mac_to_hw(struct net_device *dev)
  1596. {
  1597. u8 __iomem *base = get_hwbase(dev);
  1598. u32 mac[2];
  1599. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1600. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1601. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1602. writel(mac[0], base + NvRegMacAddrA);
  1603. writel(mac[1], base + NvRegMacAddrB);
  1604. }
  1605. /*
  1606. * nv_set_mac_address: dev->set_mac_address function
  1607. * Called with rtnl_lock() held.
  1608. */
  1609. static int nv_set_mac_address(struct net_device *dev, void *addr)
  1610. {
  1611. struct fe_priv *np = netdev_priv(dev);
  1612. struct sockaddr *macaddr = (struct sockaddr*)addr;
  1613. if(!is_valid_ether_addr(macaddr->sa_data))
  1614. return -EADDRNOTAVAIL;
  1615. /* synchronized against open : rtnl_lock() held by caller */
  1616. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  1617. if (netif_running(dev)) {
  1618. spin_lock_bh(&dev->xmit_lock);
  1619. spin_lock_irq(&np->lock);
  1620. /* stop rx engine */
  1621. nv_stop_rx(dev);
  1622. /* set mac address */
  1623. nv_copy_mac_to_hw(dev);
  1624. /* restart rx engine */
  1625. nv_start_rx(dev);
  1626. spin_unlock_irq(&np->lock);
  1627. spin_unlock_bh(&dev->xmit_lock);
  1628. } else {
  1629. nv_copy_mac_to_hw(dev);
  1630. }
  1631. return 0;
  1632. }
  1633. /*
  1634. * nv_set_multicast: dev->set_multicast function
  1635. * Called with dev->xmit_lock held.
  1636. */
  1637. static void nv_set_multicast(struct net_device *dev)
  1638. {
  1639. struct fe_priv *np = netdev_priv(dev);
  1640. u8 __iomem *base = get_hwbase(dev);
  1641. u32 addr[2];
  1642. u32 mask[2];
  1643. u32 pff;
  1644. memset(addr, 0, sizeof(addr));
  1645. memset(mask, 0, sizeof(mask));
  1646. if (dev->flags & IFF_PROMISC) {
  1647. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1648. pff = NVREG_PFF_PROMISC;
  1649. } else {
  1650. pff = NVREG_PFF_MYADDR;
  1651. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1652. u32 alwaysOff[2];
  1653. u32 alwaysOn[2];
  1654. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1655. if (dev->flags & IFF_ALLMULTI) {
  1656. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1657. } else {
  1658. struct dev_mc_list *walk;
  1659. walk = dev->mc_list;
  1660. while (walk != NULL) {
  1661. u32 a, b;
  1662. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1663. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1664. alwaysOn[0] &= a;
  1665. alwaysOff[0] &= ~a;
  1666. alwaysOn[1] &= b;
  1667. alwaysOff[1] &= ~b;
  1668. walk = walk->next;
  1669. }
  1670. }
  1671. addr[0] = alwaysOn[0];
  1672. addr[1] = alwaysOn[1];
  1673. mask[0] = alwaysOn[0] | alwaysOff[0];
  1674. mask[1] = alwaysOn[1] | alwaysOff[1];
  1675. }
  1676. }
  1677. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1678. pff |= NVREG_PFF_ALWAYS;
  1679. spin_lock_irq(&np->lock);
  1680. nv_stop_rx(dev);
  1681. writel(addr[0], base + NvRegMulticastAddrA);
  1682. writel(addr[1], base + NvRegMulticastAddrB);
  1683. writel(mask[0], base + NvRegMulticastMaskA);
  1684. writel(mask[1], base + NvRegMulticastMaskB);
  1685. writel(pff, base + NvRegPacketFilterFlags);
  1686. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1687. dev->name);
  1688. nv_start_rx(dev);
  1689. spin_unlock_irq(&np->lock);
  1690. }
  1691. /**
  1692. * nv_update_linkspeed: Setup the MAC according to the link partner
  1693. * @dev: Network device to be configured
  1694. *
  1695. * The function queries the PHY and checks if there is a link partner.
  1696. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  1697. * set to 10 MBit HD.
  1698. *
  1699. * The function returns 0 if there is no link partner and 1 if there is
  1700. * a good link partner.
  1701. */
  1702. static int nv_update_linkspeed(struct net_device *dev)
  1703. {
  1704. struct fe_priv *np = netdev_priv(dev);
  1705. u8 __iomem *base = get_hwbase(dev);
  1706. int adv = 0;
  1707. int lpa = 0;
  1708. int adv_lpa, adv_pause, lpa_pause;
  1709. int newls = np->linkspeed;
  1710. int newdup = np->duplex;
  1711. int mii_status;
  1712. int retval = 0;
  1713. u32 control_1000, status_1000, phyreg;
  1714. /* BMSR_LSTATUS is latched, read it twice:
  1715. * we want the current value.
  1716. */
  1717. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1718. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1719. if (!(mii_status & BMSR_LSTATUS)) {
  1720. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1721. dev->name);
  1722. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1723. newdup = 0;
  1724. retval = 0;
  1725. goto set_speed;
  1726. }
  1727. if (np->autoneg == 0) {
  1728. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1729. dev->name, np->fixed_mode);
  1730. if (np->fixed_mode & LPA_100FULL) {
  1731. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1732. newdup = 1;
  1733. } else if (np->fixed_mode & LPA_100HALF) {
  1734. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1735. newdup = 0;
  1736. } else if (np->fixed_mode & LPA_10FULL) {
  1737. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1738. newdup = 1;
  1739. } else {
  1740. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1741. newdup = 0;
  1742. }
  1743. retval = 1;
  1744. goto set_speed;
  1745. }
  1746. /* check auto negotiation is complete */
  1747. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1748. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1749. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1750. newdup = 0;
  1751. retval = 0;
  1752. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1753. goto set_speed;
  1754. }
  1755. retval = 1;
  1756. if (np->gigabit == PHY_GIGABIT) {
  1757. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  1758. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  1759. if ((control_1000 & ADVERTISE_1000FULL) &&
  1760. (status_1000 & LPA_1000FULL)) {
  1761. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1762. dev->name);
  1763. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1764. newdup = 1;
  1765. goto set_speed;
  1766. }
  1767. }
  1768. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1769. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1770. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1771. dev->name, adv, lpa);
  1772. /* FIXME: handle parallel detection properly */
  1773. adv_lpa = lpa & adv;
  1774. if (adv_lpa & LPA_100FULL) {
  1775. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1776. newdup = 1;
  1777. } else if (adv_lpa & LPA_100HALF) {
  1778. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1779. newdup = 0;
  1780. } else if (adv_lpa & LPA_10FULL) {
  1781. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1782. newdup = 1;
  1783. } else if (adv_lpa & LPA_10HALF) {
  1784. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1785. newdup = 0;
  1786. } else {
  1787. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
  1788. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1789. newdup = 0;
  1790. }
  1791. set_speed:
  1792. if (np->duplex == newdup && np->linkspeed == newls)
  1793. return retval;
  1794. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1795. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1796. np->duplex = newdup;
  1797. np->linkspeed = newls;
  1798. if (np->gigabit == PHY_GIGABIT) {
  1799. phyreg = readl(base + NvRegRandomSeed);
  1800. phyreg &= ~(0x3FF00);
  1801. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1802. phyreg |= NVREG_RNDSEED_FORCE3;
  1803. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1804. phyreg |= NVREG_RNDSEED_FORCE2;
  1805. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1806. phyreg |= NVREG_RNDSEED_FORCE;
  1807. writel(phyreg, base + NvRegRandomSeed);
  1808. }
  1809. phyreg = readl(base + NvRegPhyInterface);
  1810. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1811. if (np->duplex == 0)
  1812. phyreg |= PHY_HALF;
  1813. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1814. phyreg |= PHY_100;
  1815. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1816. phyreg |= PHY_1000;
  1817. writel(phyreg, base + NvRegPhyInterface);
  1818. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1819. base + NvRegMisc1);
  1820. pci_push(base);
  1821. writel(np->linkspeed, base + NvRegLinkSpeed);
  1822. pci_push(base);
  1823. /* setup pause frame based on advertisement and link partner */
  1824. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  1825. if (np->duplex != 0) {
  1826. adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
  1827. lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
  1828. switch (adv_pause) {
  1829. case (ADVERTISE_PAUSE_CAP):
  1830. if (lpa_pause & LPA_PAUSE_CAP) {
  1831. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE;
  1832. }
  1833. break;
  1834. case (ADVERTISE_PAUSE_ASYM):
  1835. if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
  1836. {
  1837. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  1838. }
  1839. break;
  1840. case (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM):
  1841. if (lpa_pause & LPA_PAUSE_CAP)
  1842. {
  1843. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE;
  1844. }
  1845. if (lpa_pause == LPA_PAUSE_ASYM)
  1846. {
  1847. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  1848. }
  1849. break;
  1850. }
  1851. }
  1852. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  1853. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  1854. if (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE)
  1855. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  1856. else
  1857. writel(pff, base + NvRegPacketFilterFlags);
  1858. }
  1859. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  1860. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  1861. if (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  1862. writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame);
  1863. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  1864. } else {
  1865. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  1866. writel(regmisc, base + NvRegMisc1);
  1867. }
  1868. }
  1869. return retval;
  1870. }
  1871. static void nv_linkchange(struct net_device *dev)
  1872. {
  1873. if (nv_update_linkspeed(dev)) {
  1874. if (!netif_carrier_ok(dev)) {
  1875. netif_carrier_on(dev);
  1876. printk(KERN_INFO "%s: link up.\n", dev->name);
  1877. nv_start_rx(dev);
  1878. }
  1879. } else {
  1880. if (netif_carrier_ok(dev)) {
  1881. netif_carrier_off(dev);
  1882. printk(KERN_INFO "%s: link down.\n", dev->name);
  1883. nv_stop_rx(dev);
  1884. }
  1885. }
  1886. }
  1887. static void nv_link_irq(struct net_device *dev)
  1888. {
  1889. u8 __iomem *base = get_hwbase(dev);
  1890. u32 miistat;
  1891. miistat = readl(base + NvRegMIIStatus);
  1892. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1893. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1894. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1895. nv_linkchange(dev);
  1896. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1897. }
  1898. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1899. {
  1900. struct net_device *dev = (struct net_device *) data;
  1901. struct fe_priv *np = netdev_priv(dev);
  1902. u8 __iomem *base = get_hwbase(dev);
  1903. u32 events;
  1904. int i;
  1905. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1906. for (i=0; ; i++) {
  1907. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  1908. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1909. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1910. } else {
  1911. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  1912. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  1913. }
  1914. pci_push(base);
  1915. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1916. if (!(events & np->irqmask))
  1917. break;
  1918. spin_lock(&np->lock);
  1919. nv_tx_done(dev);
  1920. spin_unlock(&np->lock);
  1921. nv_rx_process(dev);
  1922. if (nv_alloc_rx(dev)) {
  1923. spin_lock(&np->lock);
  1924. if (!np->in_shutdown)
  1925. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1926. spin_unlock(&np->lock);
  1927. }
  1928. if (events & NVREG_IRQ_LINK) {
  1929. spin_lock(&np->lock);
  1930. nv_link_irq(dev);
  1931. spin_unlock(&np->lock);
  1932. }
  1933. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1934. spin_lock(&np->lock);
  1935. nv_linkchange(dev);
  1936. spin_unlock(&np->lock);
  1937. np->link_timeout = jiffies + LINK_TIMEOUT;
  1938. }
  1939. if (events & (NVREG_IRQ_TX_ERR)) {
  1940. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1941. dev->name, events);
  1942. }
  1943. if (events & (NVREG_IRQ_UNKNOWN)) {
  1944. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1945. dev->name, events);
  1946. }
  1947. if (i > max_interrupt_work) {
  1948. spin_lock(&np->lock);
  1949. /* disable interrupts on the nic */
  1950. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  1951. writel(0, base + NvRegIrqMask);
  1952. else
  1953. writel(np->irqmask, base + NvRegIrqMask);
  1954. pci_push(base);
  1955. if (!np->in_shutdown) {
  1956. np->nic_poll_irq = np->irqmask;
  1957. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1958. }
  1959. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1960. spin_unlock(&np->lock);
  1961. break;
  1962. }
  1963. }
  1964. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1965. return IRQ_RETVAL(i);
  1966. }
  1967. static irqreturn_t nv_nic_irq_tx(int foo, void *data, struct pt_regs *regs)
  1968. {
  1969. struct net_device *dev = (struct net_device *) data;
  1970. struct fe_priv *np = netdev_priv(dev);
  1971. u8 __iomem *base = get_hwbase(dev);
  1972. u32 events;
  1973. int i;
  1974. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
  1975. for (i=0; ; i++) {
  1976. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  1977. writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
  1978. pci_push(base);
  1979. dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
  1980. if (!(events & np->irqmask))
  1981. break;
  1982. spin_lock_irq(&np->lock);
  1983. nv_tx_done(dev);
  1984. spin_unlock_irq(&np->lock);
  1985. if (events & (NVREG_IRQ_TX_ERR)) {
  1986. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1987. dev->name, events);
  1988. }
  1989. if (i > max_interrupt_work) {
  1990. spin_lock_irq(&np->lock);
  1991. /* disable interrupts on the nic */
  1992. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  1993. pci_push(base);
  1994. if (!np->in_shutdown) {
  1995. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  1996. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1997. }
  1998. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
  1999. spin_unlock_irq(&np->lock);
  2000. break;
  2001. }
  2002. }
  2003. dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
  2004. return IRQ_RETVAL(i);
  2005. }
  2006. static irqreturn_t nv_nic_irq_rx(int foo, void *data, struct pt_regs *regs)
  2007. {
  2008. struct net_device *dev = (struct net_device *) data;
  2009. struct fe_priv *np = netdev_priv(dev);
  2010. u8 __iomem *base = get_hwbase(dev);
  2011. u32 events;
  2012. int i;
  2013. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
  2014. for (i=0; ; i++) {
  2015. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  2016. writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
  2017. pci_push(base);
  2018. dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
  2019. if (!(events & np->irqmask))
  2020. break;
  2021. nv_rx_process(dev);
  2022. if (nv_alloc_rx(dev)) {
  2023. spin_lock_irq(&np->lock);
  2024. if (!np->in_shutdown)
  2025. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2026. spin_unlock_irq(&np->lock);
  2027. }
  2028. if (i > max_interrupt_work) {
  2029. spin_lock_irq(&np->lock);
  2030. /* disable interrupts on the nic */
  2031. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  2032. pci_push(base);
  2033. if (!np->in_shutdown) {
  2034. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  2035. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2036. }
  2037. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
  2038. spin_unlock_irq(&np->lock);
  2039. break;
  2040. }
  2041. }
  2042. dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
  2043. return IRQ_RETVAL(i);
  2044. }
  2045. static irqreturn_t nv_nic_irq_other(int foo, void *data, struct pt_regs *regs)
  2046. {
  2047. struct net_device *dev = (struct net_device *) data;
  2048. struct fe_priv *np = netdev_priv(dev);
  2049. u8 __iomem *base = get_hwbase(dev);
  2050. u32 events;
  2051. int i;
  2052. dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
  2053. for (i=0; ; i++) {
  2054. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  2055. writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
  2056. pci_push(base);
  2057. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  2058. if (!(events & np->irqmask))
  2059. break;
  2060. if (events & NVREG_IRQ_LINK) {
  2061. spin_lock_irq(&np->lock);
  2062. nv_link_irq(dev);
  2063. spin_unlock_irq(&np->lock);
  2064. }
  2065. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  2066. spin_lock_irq(&np->lock);
  2067. nv_linkchange(dev);
  2068. spin_unlock_irq(&np->lock);
  2069. np->link_timeout = jiffies + LINK_TIMEOUT;
  2070. }
  2071. if (events & (NVREG_IRQ_UNKNOWN)) {
  2072. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  2073. dev->name, events);
  2074. }
  2075. if (i > max_interrupt_work) {
  2076. spin_lock_irq(&np->lock);
  2077. /* disable interrupts on the nic */
  2078. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  2079. pci_push(base);
  2080. if (!np->in_shutdown) {
  2081. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  2082. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  2083. }
  2084. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
  2085. spin_unlock_irq(&np->lock);
  2086. break;
  2087. }
  2088. }
  2089. dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
  2090. return IRQ_RETVAL(i);
  2091. }
  2092. static void nv_do_nic_poll(unsigned long data)
  2093. {
  2094. struct net_device *dev = (struct net_device *) data;
  2095. struct fe_priv *np = netdev_priv(dev);
  2096. u8 __iomem *base = get_hwbase(dev);
  2097. u32 mask = 0;
  2098. /*
  2099. * First disable irq(s) and then
  2100. * reenable interrupts on the nic, we have to do this before calling
  2101. * nv_nic_irq because that may decide to do otherwise
  2102. */
  2103. if (!using_multi_irqs(dev)) {
  2104. if (np->msi_flags & NV_MSI_X_ENABLED)
  2105. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  2106. else
  2107. disable_irq(dev->irq);
  2108. mask = np->irqmask;
  2109. } else {
  2110. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  2111. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  2112. mask |= NVREG_IRQ_RX_ALL;
  2113. }
  2114. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  2115. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  2116. mask |= NVREG_IRQ_TX_ALL;
  2117. }
  2118. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  2119. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  2120. mask |= NVREG_IRQ_OTHER;
  2121. }
  2122. }
  2123. np->nic_poll_irq = 0;
  2124. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  2125. writel(mask, base + NvRegIrqMask);
  2126. pci_push(base);
  2127. if (!using_multi_irqs(dev)) {
  2128. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  2129. if (np->msi_flags & NV_MSI_X_ENABLED)
  2130. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  2131. else
  2132. enable_irq(dev->irq);
  2133. } else {
  2134. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  2135. nv_nic_irq_rx((int) 0, (void *) data, (struct pt_regs *) NULL);
  2136. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  2137. }
  2138. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  2139. nv_nic_irq_tx((int) 0, (void *) data, (struct pt_regs *) NULL);
  2140. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  2141. }
  2142. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  2143. nv_nic_irq_other((int) 0, (void *) data, (struct pt_regs *) NULL);
  2144. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  2145. }
  2146. }
  2147. }
  2148. #ifdef CONFIG_NET_POLL_CONTROLLER
  2149. static void nv_poll_controller(struct net_device *dev)
  2150. {
  2151. nv_do_nic_poll((unsigned long) dev);
  2152. }
  2153. #endif
  2154. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2155. {
  2156. struct fe_priv *np = netdev_priv(dev);
  2157. strcpy(info->driver, "forcedeth");
  2158. strcpy(info->version, FORCEDETH_VERSION);
  2159. strcpy(info->bus_info, pci_name(np->pci_dev));
  2160. }
  2161. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  2162. {
  2163. struct fe_priv *np = netdev_priv(dev);
  2164. wolinfo->supported = WAKE_MAGIC;
  2165. spin_lock_irq(&np->lock);
  2166. if (np->wolenabled)
  2167. wolinfo->wolopts = WAKE_MAGIC;
  2168. spin_unlock_irq(&np->lock);
  2169. }
  2170. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  2171. {
  2172. struct fe_priv *np = netdev_priv(dev);
  2173. u8 __iomem *base = get_hwbase(dev);
  2174. spin_lock_irq(&np->lock);
  2175. if (wolinfo->wolopts == 0) {
  2176. writel(0, base + NvRegWakeUpFlags);
  2177. np->wolenabled = 0;
  2178. }
  2179. if (wolinfo->wolopts & WAKE_MAGIC) {
  2180. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  2181. np->wolenabled = 1;
  2182. }
  2183. spin_unlock_irq(&np->lock);
  2184. return 0;
  2185. }
  2186. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2187. {
  2188. struct fe_priv *np = netdev_priv(dev);
  2189. int adv;
  2190. spin_lock_irq(&np->lock);
  2191. ecmd->port = PORT_MII;
  2192. if (!netif_running(dev)) {
  2193. /* We do not track link speed / duplex setting if the
  2194. * interface is disabled. Force a link check */
  2195. nv_update_linkspeed(dev);
  2196. }
  2197. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  2198. case NVREG_LINKSPEED_10:
  2199. ecmd->speed = SPEED_10;
  2200. break;
  2201. case NVREG_LINKSPEED_100:
  2202. ecmd->speed = SPEED_100;
  2203. break;
  2204. case NVREG_LINKSPEED_1000:
  2205. ecmd->speed = SPEED_1000;
  2206. break;
  2207. }
  2208. ecmd->duplex = DUPLEX_HALF;
  2209. if (np->duplex)
  2210. ecmd->duplex = DUPLEX_FULL;
  2211. ecmd->autoneg = np->autoneg;
  2212. ecmd->advertising = ADVERTISED_MII;
  2213. if (np->autoneg) {
  2214. ecmd->advertising |= ADVERTISED_Autoneg;
  2215. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2216. } else {
  2217. adv = np->fixed_mode;
  2218. }
  2219. if (adv & ADVERTISE_10HALF)
  2220. ecmd->advertising |= ADVERTISED_10baseT_Half;
  2221. if (adv & ADVERTISE_10FULL)
  2222. ecmd->advertising |= ADVERTISED_10baseT_Full;
  2223. if (adv & ADVERTISE_100HALF)
  2224. ecmd->advertising |= ADVERTISED_100baseT_Half;
  2225. if (adv & ADVERTISE_100FULL)
  2226. ecmd->advertising |= ADVERTISED_100baseT_Full;
  2227. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  2228. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2229. if (adv & ADVERTISE_1000FULL)
  2230. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  2231. }
  2232. ecmd->supported = (SUPPORTED_Autoneg |
  2233. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2234. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2235. SUPPORTED_MII);
  2236. if (np->gigabit == PHY_GIGABIT)
  2237. ecmd->supported |= SUPPORTED_1000baseT_Full;
  2238. ecmd->phy_address = np->phyaddr;
  2239. ecmd->transceiver = XCVR_EXTERNAL;
  2240. /* ignore maxtxpkt, maxrxpkt for now */
  2241. spin_unlock_irq(&np->lock);
  2242. return 0;
  2243. }
  2244. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2245. {
  2246. struct fe_priv *np = netdev_priv(dev);
  2247. if (ecmd->port != PORT_MII)
  2248. return -EINVAL;
  2249. if (ecmd->transceiver != XCVR_EXTERNAL)
  2250. return -EINVAL;
  2251. if (ecmd->phy_address != np->phyaddr) {
  2252. /* TODO: support switching between multiple phys. Should be
  2253. * trivial, but not enabled due to lack of test hardware. */
  2254. return -EINVAL;
  2255. }
  2256. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2257. u32 mask;
  2258. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  2259. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  2260. if (np->gigabit == PHY_GIGABIT)
  2261. mask |= ADVERTISED_1000baseT_Full;
  2262. if ((ecmd->advertising & mask) == 0)
  2263. return -EINVAL;
  2264. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  2265. /* Note: autonegotiation disable, speed 1000 intentionally
  2266. * forbidden - noone should need that. */
  2267. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  2268. return -EINVAL;
  2269. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  2270. return -EINVAL;
  2271. } else {
  2272. return -EINVAL;
  2273. }
  2274. spin_lock_irq(&np->lock);
  2275. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2276. int adv, bmcr;
  2277. np->autoneg = 1;
  2278. /* advertise only what has been requested */
  2279. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2280. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2281. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  2282. adv |= ADVERTISE_10HALF;
  2283. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  2284. adv |= ADVERTISE_10FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  2285. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  2286. adv |= ADVERTISE_100HALF;
  2287. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  2288. adv |= ADVERTISE_100FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  2289. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  2290. if (np->gigabit == PHY_GIGABIT) {
  2291. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2292. adv &= ~ADVERTISE_1000FULL;
  2293. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  2294. adv |= ADVERTISE_1000FULL;
  2295. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  2296. }
  2297. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2298. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  2299. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  2300. } else {
  2301. int adv, bmcr;
  2302. np->autoneg = 0;
  2303. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2304. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2305. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  2306. adv |= ADVERTISE_10HALF;
  2307. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  2308. adv |= ADVERTISE_10FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  2309. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  2310. adv |= ADVERTISE_100HALF;
  2311. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  2312. adv |= ADVERTISE_100FULL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  2313. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  2314. np->fixed_mode = adv;
  2315. if (np->gigabit == PHY_GIGABIT) {
  2316. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2317. adv &= ~ADVERTISE_1000FULL;
  2318. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  2319. }
  2320. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2321. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  2322. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  2323. bmcr |= BMCR_FULLDPLX;
  2324. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  2325. bmcr |= BMCR_SPEED100;
  2326. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  2327. if (netif_running(dev)) {
  2328. /* Wait a bit and then reconfigure the nic. */
  2329. udelay(10);
  2330. nv_linkchange(dev);
  2331. }
  2332. }
  2333. spin_unlock_irq(&np->lock);
  2334. return 0;
  2335. }
  2336. #define FORCEDETH_REGS_VER 1
  2337. static int nv_get_regs_len(struct net_device *dev)
  2338. {
  2339. struct fe_priv *np = netdev_priv(dev);
  2340. return np->register_size;
  2341. }
  2342. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  2343. {
  2344. struct fe_priv *np = netdev_priv(dev);
  2345. u8 __iomem *base = get_hwbase(dev);
  2346. u32 *rbuf = buf;
  2347. int i;
  2348. regs->version = FORCEDETH_REGS_VER;
  2349. spin_lock_irq(&np->lock);
  2350. for (i = 0;i <= np->register_size/sizeof(u32); i++)
  2351. rbuf[i] = readl(base + i*sizeof(u32));
  2352. spin_unlock_irq(&np->lock);
  2353. }
  2354. static int nv_nway_reset(struct net_device *dev)
  2355. {
  2356. struct fe_priv *np = netdev_priv(dev);
  2357. int ret;
  2358. spin_lock_irq(&np->lock);
  2359. if (np->autoneg) {
  2360. int bmcr;
  2361. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2362. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  2363. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  2364. ret = 0;
  2365. } else {
  2366. ret = -EINVAL;
  2367. }
  2368. spin_unlock_irq(&np->lock);
  2369. return ret;
  2370. }
  2371. static struct ethtool_ops ops = {
  2372. .get_drvinfo = nv_get_drvinfo,
  2373. .get_link = ethtool_op_get_link,
  2374. .get_wol = nv_get_wol,
  2375. .set_wol = nv_set_wol,
  2376. .get_settings = nv_get_settings,
  2377. .set_settings = nv_set_settings,
  2378. .get_regs_len = nv_get_regs_len,
  2379. .get_regs = nv_get_regs,
  2380. .nway_reset = nv_nway_reset,
  2381. .get_perm_addr = ethtool_op_get_perm_addr,
  2382. };
  2383. static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  2384. {
  2385. struct fe_priv *np = get_nvpriv(dev);
  2386. spin_lock_irq(&np->lock);
  2387. /* save vlan group */
  2388. np->vlangrp = grp;
  2389. if (grp) {
  2390. /* enable vlan on MAC */
  2391. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
  2392. } else {
  2393. /* disable vlan on MAC */
  2394. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  2395. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  2396. }
  2397. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2398. spin_unlock_irq(&np->lock);
  2399. };
  2400. static void nv_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  2401. {
  2402. /* nothing to do */
  2403. };
  2404. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  2405. {
  2406. u8 __iomem *base = get_hwbase(dev);
  2407. int i;
  2408. u32 msixmap = 0;
  2409. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  2410. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  2411. * the remaining 8 interrupts.
  2412. */
  2413. for (i = 0; i < 8; i++) {
  2414. if ((irqmask >> i) & 0x1) {
  2415. msixmap |= vector << (i << 2);
  2416. }
  2417. }
  2418. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  2419. msixmap = 0;
  2420. for (i = 0; i < 8; i++) {
  2421. if ((irqmask >> (i + 8)) & 0x1) {
  2422. msixmap |= vector << (i << 2);
  2423. }
  2424. }
  2425. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  2426. }
  2427. static int nv_request_irq(struct net_device *dev)
  2428. {
  2429. struct fe_priv *np = get_nvpriv(dev);
  2430. u8 __iomem *base = get_hwbase(dev);
  2431. int ret = 1;
  2432. int i;
  2433. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  2434. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  2435. np->msi_x_entry[i].entry = i;
  2436. }
  2437. if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
  2438. np->msi_flags |= NV_MSI_X_ENABLED;
  2439. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
  2440. /* Request irq for rx handling */
  2441. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, SA_SHIRQ, dev->name, dev) != 0) {
  2442. printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
  2443. pci_disable_msix(np->pci_dev);
  2444. np->msi_flags &= ~NV_MSI_X_ENABLED;
  2445. goto out_err;
  2446. }
  2447. /* Request irq for tx handling */
  2448. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, SA_SHIRQ, dev->name, dev) != 0) {
  2449. printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
  2450. pci_disable_msix(np->pci_dev);
  2451. np->msi_flags &= ~NV_MSI_X_ENABLED;
  2452. goto out_free_rx;
  2453. }
  2454. /* Request irq for link and timer handling */
  2455. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, SA_SHIRQ, dev->name, dev) != 0) {
  2456. printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
  2457. pci_disable_msix(np->pci_dev);
  2458. np->msi_flags &= ~NV_MSI_X_ENABLED;
  2459. goto out_free_tx;
  2460. }
  2461. /* map interrupts to their respective vector */
  2462. writel(0, base + NvRegMSIXMap0);
  2463. writel(0, base + NvRegMSIXMap1);
  2464. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  2465. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  2466. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  2467. } else {
  2468. /* Request irq for all interrupts */
  2469. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0) {
  2470. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  2471. pci_disable_msix(np->pci_dev);
  2472. np->msi_flags &= ~NV_MSI_X_ENABLED;
  2473. goto out_err;
  2474. }
  2475. /* map interrupts to vector 0 */
  2476. writel(0, base + NvRegMSIXMap0);
  2477. writel(0, base + NvRegMSIXMap1);
  2478. }
  2479. }
  2480. }
  2481. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  2482. if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
  2483. np->msi_flags |= NV_MSI_ENABLED;
  2484. if (request_irq(np->pci_dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0) {
  2485. printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
  2486. pci_disable_msi(np->pci_dev);
  2487. np->msi_flags &= ~NV_MSI_ENABLED;
  2488. goto out_err;
  2489. }
  2490. /* map interrupts to vector 0 */
  2491. writel(0, base + NvRegMSIMap0);
  2492. writel(0, base + NvRegMSIMap1);
  2493. /* enable msi vector 0 */
  2494. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  2495. }
  2496. }
  2497. if (ret != 0) {
  2498. if (request_irq(np->pci_dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev) != 0)
  2499. goto out_err;
  2500. }
  2501. return 0;
  2502. out_free_tx:
  2503. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  2504. out_free_rx:
  2505. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  2506. out_err:
  2507. return 1;
  2508. }
  2509. static void nv_free_irq(struct net_device *dev)
  2510. {
  2511. struct fe_priv *np = get_nvpriv(dev);
  2512. int i;
  2513. if (np->msi_flags & NV_MSI_X_ENABLED) {
  2514. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
  2515. free_irq(np->msi_x_entry[i].vector, dev);
  2516. }
  2517. pci_disable_msix(np->pci_dev);
  2518. np->msi_flags &= ~NV_MSI_X_ENABLED;
  2519. } else {
  2520. free_irq(np->pci_dev->irq, dev);
  2521. if (np->msi_flags & NV_MSI_ENABLED) {
  2522. pci_disable_msi(np->pci_dev);
  2523. np->msi_flags &= ~NV_MSI_ENABLED;
  2524. }
  2525. }
  2526. }
  2527. static int nv_open(struct net_device *dev)
  2528. {
  2529. struct fe_priv *np = netdev_priv(dev);
  2530. u8 __iomem *base = get_hwbase(dev);
  2531. int ret = 1;
  2532. int oom, i;
  2533. dprintk(KERN_DEBUG "nv_open: begin\n");
  2534. /* 1) erase previous misconfiguration */
  2535. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  2536. nv_mac_reset(dev);
  2537. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  2538. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  2539. writel(0, base + NvRegMulticastAddrB);
  2540. writel(0, base + NvRegMulticastMaskA);
  2541. writel(0, base + NvRegMulticastMaskB);
  2542. writel(0, base + NvRegPacketFilterFlags);
  2543. writel(0, base + NvRegTransmitterControl);
  2544. writel(0, base + NvRegReceiverControl);
  2545. writel(0, base + NvRegAdapterControl);
  2546. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  2547. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2548. /* 2) initialize descriptor rings */
  2549. set_bufsize(dev);
  2550. oom = nv_init_ring(dev);
  2551. writel(0, base + NvRegLinkSpeed);
  2552. writel(0, base + NvRegUnknownTransmitterReg);
  2553. nv_txrx_reset(dev);
  2554. writel(0, base + NvRegUnknownSetupReg6);
  2555. np->in_shutdown = 0;
  2556. /* 3) set mac address */
  2557. nv_copy_mac_to_hw(dev);
  2558. /* 4) give hw rings */
  2559. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2560. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  2561. base + NvRegRingSizes);
  2562. /* 5) continue setup */
  2563. writel(np->linkspeed, base + NvRegLinkSpeed);
  2564. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  2565. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  2566. writel(np->vlanctl_bits, base + NvRegVlanControl);
  2567. pci_push(base);
  2568. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  2569. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  2570. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  2571. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  2572. writel(0, base + NvRegUnknownSetupReg4);
  2573. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2574. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  2575. /* 6) continue setup */
  2576. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  2577. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  2578. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  2579. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2580. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  2581. get_random_bytes(&i, sizeof(i));
  2582. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  2583. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  2584. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  2585. if (poll_interval == -1) {
  2586. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  2587. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  2588. else
  2589. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  2590. }
  2591. else
  2592. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  2593. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  2594. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  2595. base + NvRegAdapterControl);
  2596. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  2597. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  2598. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  2599. i = readl(base + NvRegPowerState);
  2600. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  2601. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  2602. pci_push(base);
  2603. udelay(10);
  2604. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  2605. nv_disable_hw_interrupts(dev, np->irqmask);
  2606. pci_push(base);
  2607. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  2608. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  2609. pci_push(base);
  2610. if (nv_request_irq(dev)) {
  2611. goto out_drain;
  2612. }
  2613. /* ask for interrupts */
  2614. nv_enable_hw_interrupts(dev, np->irqmask);
  2615. spin_lock_irq(&np->lock);
  2616. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  2617. writel(0, base + NvRegMulticastAddrB);
  2618. writel(0, base + NvRegMulticastMaskA);
  2619. writel(0, base + NvRegMulticastMaskB);
  2620. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  2621. /* One manual link speed update: Interrupts are enabled, future link
  2622. * speed changes cause interrupts and are handled by nv_link_irq().
  2623. */
  2624. {
  2625. u32 miistat;
  2626. miistat = readl(base + NvRegMIIStatus);
  2627. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  2628. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  2629. }
  2630. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  2631. * to init hw */
  2632. np->linkspeed = 0;
  2633. ret = nv_update_linkspeed(dev);
  2634. nv_start_rx(dev);
  2635. nv_start_tx(dev);
  2636. netif_start_queue(dev);
  2637. if (ret) {
  2638. netif_carrier_on(dev);
  2639. } else {
  2640. printk("%s: no link during initialization.\n", dev->name);
  2641. netif_carrier_off(dev);
  2642. }
  2643. if (oom)
  2644. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2645. spin_unlock_irq(&np->lock);
  2646. return 0;
  2647. out_drain:
  2648. drain_ring(dev);
  2649. return ret;
  2650. }
  2651. static int nv_close(struct net_device *dev)
  2652. {
  2653. struct fe_priv *np = netdev_priv(dev);
  2654. u8 __iomem *base;
  2655. spin_lock_irq(&np->lock);
  2656. np->in_shutdown = 1;
  2657. spin_unlock_irq(&np->lock);
  2658. synchronize_irq(dev->irq);
  2659. del_timer_sync(&np->oom_kick);
  2660. del_timer_sync(&np->nic_poll);
  2661. netif_stop_queue(dev);
  2662. spin_lock_irq(&np->lock);
  2663. nv_stop_tx(dev);
  2664. nv_stop_rx(dev);
  2665. nv_txrx_reset(dev);
  2666. /* disable interrupts on the nic or we will lock up */
  2667. base = get_hwbase(dev);
  2668. nv_disable_hw_interrupts(dev, np->irqmask);
  2669. pci_push(base);
  2670. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  2671. spin_unlock_irq(&np->lock);
  2672. nv_free_irq(dev);
  2673. drain_ring(dev);
  2674. if (np->wolenabled)
  2675. nv_start_rx(dev);
  2676. /* special op: write back the misordered MAC address - otherwise
  2677. * the next nv_probe would see a wrong address.
  2678. */
  2679. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2680. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2681. /* FIXME: power down nic */
  2682. return 0;
  2683. }
  2684. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  2685. {
  2686. struct net_device *dev;
  2687. struct fe_priv *np;
  2688. unsigned long addr;
  2689. u8 __iomem *base;
  2690. int err, i;
  2691. u32 powerstate;
  2692. dev = alloc_etherdev(sizeof(struct fe_priv));
  2693. err = -ENOMEM;
  2694. if (!dev)
  2695. goto out;
  2696. np = netdev_priv(dev);
  2697. np->pci_dev = pci_dev;
  2698. spin_lock_init(&np->lock);
  2699. SET_MODULE_OWNER(dev);
  2700. SET_NETDEV_DEV(dev, &pci_dev->dev);
  2701. init_timer(&np->oom_kick);
  2702. np->oom_kick.data = (unsigned long) dev;
  2703. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  2704. init_timer(&np->nic_poll);
  2705. np->nic_poll.data = (unsigned long) dev;
  2706. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  2707. err = pci_enable_device(pci_dev);
  2708. if (err) {
  2709. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  2710. err, pci_name(pci_dev));
  2711. goto out_free;
  2712. }
  2713. pci_set_master(pci_dev);
  2714. err = pci_request_regions(pci_dev, DRV_NAME);
  2715. if (err < 0)
  2716. goto out_disable;
  2717. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL))
  2718. np->register_size = NV_PCI_REGSZ_VER2;
  2719. else
  2720. np->register_size = NV_PCI_REGSZ_VER1;
  2721. err = -EINVAL;
  2722. addr = 0;
  2723. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  2724. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  2725. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  2726. pci_resource_len(pci_dev, i),
  2727. pci_resource_flags(pci_dev, i));
  2728. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  2729. pci_resource_len(pci_dev, i) >= np->register_size) {
  2730. addr = pci_resource_start(pci_dev, i);
  2731. break;
  2732. }
  2733. }
  2734. if (i == DEVICE_COUNT_RESOURCE) {
  2735. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  2736. pci_name(pci_dev));
  2737. goto out_relreg;
  2738. }
  2739. /* copy of driver data */
  2740. np->driver_data = id->driver_data;
  2741. /* handle different descriptor versions */
  2742. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  2743. /* packet format 3: supports 40-bit addressing */
  2744. np->desc_ver = DESC_VER_3;
  2745. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  2746. if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK)) {
  2747. printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
  2748. pci_name(pci_dev));
  2749. } else {
  2750. dev->features |= NETIF_F_HIGHDMA;
  2751. printk(KERN_INFO "forcedeth: using HIGHDMA\n");
  2752. }
  2753. if (pci_set_consistent_dma_mask(pci_dev, 0x0000007fffffffffULL)) {
  2754. printk(KERN_INFO "forcedeth: 64-bit DMA (consistent) failed for device %s.\n",
  2755. pci_name(pci_dev));
  2756. }
  2757. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  2758. /* packet format 2: supports jumbo frames */
  2759. np->desc_ver = DESC_VER_2;
  2760. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  2761. } else {
  2762. /* original packet format */
  2763. np->desc_ver = DESC_VER_1;
  2764. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  2765. }
  2766. np->pkt_limit = NV_PKTLIMIT_1;
  2767. if (id->driver_data & DEV_HAS_LARGEDESC)
  2768. np->pkt_limit = NV_PKTLIMIT_2;
  2769. if (id->driver_data & DEV_HAS_CHECKSUM) {
  2770. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  2771. dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
  2772. #ifdef NETIF_F_TSO
  2773. dev->features |= NETIF_F_TSO;
  2774. #endif
  2775. }
  2776. np->vlanctl_bits = 0;
  2777. if (id->driver_data & DEV_HAS_VLAN) {
  2778. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  2779. dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  2780. dev->vlan_rx_register = nv_vlan_rx_register;
  2781. dev->vlan_rx_kill_vid = nv_vlan_rx_kill_vid;
  2782. }
  2783. np->msi_flags = 0;
  2784. if ((id->driver_data & DEV_HAS_MSI) && !disable_msi) {
  2785. np->msi_flags |= NV_MSI_CAPABLE;
  2786. }
  2787. if ((id->driver_data & DEV_HAS_MSI_X) && !disable_msix) {
  2788. np->msi_flags |= NV_MSI_X_CAPABLE;
  2789. }
  2790. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE;
  2791. if (id->driver_data & DEV_HAS_PAUSEFRAME_TX) {
  2792. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE;
  2793. }
  2794. err = -ENOMEM;
  2795. np->base = ioremap(addr, np->register_size);
  2796. if (!np->base)
  2797. goto out_relreg;
  2798. dev->base_addr = (unsigned long)np->base;
  2799. dev->irq = pci_dev->irq;
  2800. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
  2801. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  2802. sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2803. &np->ring_addr);
  2804. if (!np->rx_ring.orig)
  2805. goto out_unmap;
  2806. np->tx_ring.orig = &np->rx_ring.orig[RX_RING];
  2807. } else {
  2808. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  2809. sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2810. &np->ring_addr);
  2811. if (!np->rx_ring.ex)
  2812. goto out_unmap;
  2813. np->tx_ring.ex = &np->rx_ring.ex[RX_RING];
  2814. }
  2815. dev->open = nv_open;
  2816. dev->stop = nv_close;
  2817. dev->hard_start_xmit = nv_start_xmit;
  2818. dev->get_stats = nv_get_stats;
  2819. dev->change_mtu = nv_change_mtu;
  2820. dev->set_mac_address = nv_set_mac_address;
  2821. dev->set_multicast_list = nv_set_multicast;
  2822. #ifdef CONFIG_NET_POLL_CONTROLLER
  2823. dev->poll_controller = nv_poll_controller;
  2824. #endif
  2825. SET_ETHTOOL_OPS(dev, &ops);
  2826. dev->tx_timeout = nv_tx_timeout;
  2827. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  2828. pci_set_drvdata(pci_dev, dev);
  2829. /* read the mac address */
  2830. base = get_hwbase(dev);
  2831. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  2832. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  2833. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  2834. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  2835. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  2836. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  2837. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  2838. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  2839. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2840. if (!is_valid_ether_addr(dev->perm_addr)) {
  2841. /*
  2842. * Bad mac address. At least one bios sets the mac address
  2843. * to 01:23:45:67:89:ab
  2844. */
  2845. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  2846. pci_name(pci_dev),
  2847. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2848. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2849. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  2850. dev->dev_addr[0] = 0x00;
  2851. dev->dev_addr[1] = 0x00;
  2852. dev->dev_addr[2] = 0x6c;
  2853. get_random_bytes(&dev->dev_addr[3], 3);
  2854. }
  2855. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  2856. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2857. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2858. /* disable WOL */
  2859. writel(0, base + NvRegWakeUpFlags);
  2860. np->wolenabled = 0;
  2861. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  2862. u8 revision_id;
  2863. pci_read_config_byte(pci_dev, PCI_REVISION_ID, &revision_id);
  2864. /* take phy and nic out of low power mode */
  2865. powerstate = readl(base + NvRegPowerState2);
  2866. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  2867. if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
  2868. id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
  2869. revision_id >= 0xA3)
  2870. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  2871. writel(powerstate, base + NvRegPowerState2);
  2872. }
  2873. if (np->desc_ver == DESC_VER_1) {
  2874. np->tx_flags = NV_TX_VALID;
  2875. } else {
  2876. np->tx_flags = NV_TX2_VALID;
  2877. }
  2878. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
  2879. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  2880. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  2881. np->msi_flags |= 0x0003;
  2882. } else {
  2883. np->irqmask = NVREG_IRQMASK_CPU;
  2884. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  2885. np->msi_flags |= 0x0001;
  2886. }
  2887. if (id->driver_data & DEV_NEED_TIMERIRQ)
  2888. np->irqmask |= NVREG_IRQ_TIMER;
  2889. if (id->driver_data & DEV_NEED_LINKTIMER) {
  2890. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  2891. np->need_linktimer = 1;
  2892. np->link_timeout = jiffies + LINK_TIMEOUT;
  2893. } else {
  2894. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  2895. np->need_linktimer = 0;
  2896. }
  2897. /* find a suitable phy */
  2898. for (i = 1; i <= 32; i++) {
  2899. int id1, id2;
  2900. int phyaddr = i & 0x1F;
  2901. spin_lock_irq(&np->lock);
  2902. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  2903. spin_unlock_irq(&np->lock);
  2904. if (id1 < 0 || id1 == 0xffff)
  2905. continue;
  2906. spin_lock_irq(&np->lock);
  2907. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  2908. spin_unlock_irq(&np->lock);
  2909. if (id2 < 0 || id2 == 0xffff)
  2910. continue;
  2911. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  2912. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  2913. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  2914. pci_name(pci_dev), id1, id2, phyaddr);
  2915. np->phyaddr = phyaddr;
  2916. np->phy_oui = id1 | id2;
  2917. break;
  2918. }
  2919. if (i == 33) {
  2920. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  2921. pci_name(pci_dev));
  2922. goto out_freering;
  2923. }
  2924. /* reset it */
  2925. phy_init(dev);
  2926. /* set default link speed settings */
  2927. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2928. np->duplex = 0;
  2929. np->autoneg = 1;
  2930. err = register_netdev(dev);
  2931. if (err) {
  2932. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2933. goto out_freering;
  2934. }
  2935. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2936. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2937. pci_name(pci_dev));
  2938. return 0;
  2939. out_freering:
  2940. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2941. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2942. np->rx_ring.orig, np->ring_addr);
  2943. else
  2944. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING),
  2945. np->rx_ring.ex, np->ring_addr);
  2946. pci_set_drvdata(pci_dev, NULL);
  2947. out_unmap:
  2948. iounmap(get_hwbase(dev));
  2949. out_relreg:
  2950. pci_release_regions(pci_dev);
  2951. out_disable:
  2952. pci_disable_device(pci_dev);
  2953. out_free:
  2954. free_netdev(dev);
  2955. out:
  2956. return err;
  2957. }
  2958. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2959. {
  2960. struct net_device *dev = pci_get_drvdata(pci_dev);
  2961. struct fe_priv *np = netdev_priv(dev);
  2962. unregister_netdev(dev);
  2963. /* free all structures */
  2964. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  2965. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring.orig, np->ring_addr);
  2966. else
  2967. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (RX_RING + TX_RING), np->rx_ring.ex, np->ring_addr);
  2968. iounmap(get_hwbase(dev));
  2969. pci_release_regions(pci_dev);
  2970. pci_disable_device(pci_dev);
  2971. free_netdev(dev);
  2972. pci_set_drvdata(pci_dev, NULL);
  2973. }
  2974. static struct pci_device_id pci_tbl[] = {
  2975. { /* nForce Ethernet Controller */
  2976. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2977. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2978. },
  2979. { /* nForce2 Ethernet Controller */
  2980. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2981. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2982. },
  2983. { /* nForce3 Ethernet Controller */
  2984. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2985. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2986. },
  2987. { /* nForce3 Ethernet Controller */
  2988. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2989. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2990. },
  2991. { /* nForce3 Ethernet Controller */
  2992. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2993. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2994. },
  2995. { /* nForce3 Ethernet Controller */
  2996. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2997. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  2998. },
  2999. { /* nForce3 Ethernet Controller */
  3000. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  3001. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  3002. },
  3003. { /* CK804 Ethernet Controller */
  3004. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  3005. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  3006. },
  3007. { /* CK804 Ethernet Controller */
  3008. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  3009. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  3010. },
  3011. { /* MCP04 Ethernet Controller */
  3012. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  3013. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  3014. },
  3015. { /* MCP04 Ethernet Controller */
  3016. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  3017. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA,
  3018. },
  3019. { /* MCP51 Ethernet Controller */
  3020. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  3021. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL,
  3022. },
  3023. { /* MCP51 Ethernet Controller */
  3024. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  3025. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL,
  3026. },
  3027. { /* MCP55 Ethernet Controller */
  3028. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  3029. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX,
  3030. },
  3031. { /* MCP55 Ethernet Controller */
  3032. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  3033. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX,
  3034. },
  3035. {0,},
  3036. };
  3037. static struct pci_driver driver = {
  3038. .name = "forcedeth",
  3039. .id_table = pci_tbl,
  3040. .probe = nv_probe,
  3041. .remove = __devexit_p(nv_remove),
  3042. };
  3043. static int __init init_nic(void)
  3044. {
  3045. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  3046. return pci_module_init(&driver);
  3047. }
  3048. static void __exit exit_nic(void)
  3049. {
  3050. pci_unregister_driver(&driver);
  3051. }
  3052. module_param(max_interrupt_work, int, 0);
  3053. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  3054. module_param(optimization_mode, int, 0);
  3055. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
  3056. module_param(poll_interval, int, 0);
  3057. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  3058. module_param(disable_msi, int, 0);
  3059. MODULE_PARM_DESC(disable_msi, "Disable MSI interrupts by setting to 1.");
  3060. module_param(disable_msix, int, 0);
  3061. MODULE_PARM_DESC(disable_msix, "Disable MSIX interrupts by setting to 1.");
  3062. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  3063. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  3064. MODULE_LICENSE("GPL");
  3065. MODULE_DEVICE_TABLE(pci, pci_tbl);
  3066. module_init(init_nic);
  3067. module_exit(exit_nic);