msr.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217
  1. #ifndef __ASM_X86_MSR_H_
  2. #define __ASM_X86_MSR_H_
  3. #include <asm/msr-index.h>
  4. #ifndef __ASSEMBLY__
  5. # include <linux/types.h>
  6. #endif
  7. #ifdef __KERNEL__
  8. #ifndef __ASSEMBLY__
  9. #include <asm/asm.h>
  10. #include <asm/errno.h>
  11. static inline unsigned long long native_read_tscp(unsigned int *aux)
  12. {
  13. unsigned long low, high;
  14. asm volatile (".byte 0x0f,0x01,0xf9"
  15. : "=a" (low), "=d" (high), "=c" (*aux));
  16. return low | ((u64)high >> 32);
  17. }
  18. /*
  19. * i386 calling convention returns 64-bit value in edx:eax, while
  20. * x86_64 returns at rax. Also, the "A" constraint does not really
  21. * mean rdx:rax in x86_64, so we need specialized behaviour for each
  22. * architecture
  23. */
  24. #ifdef CONFIG_X86_64
  25. #define DECLARE_ARGS(val, low, high) unsigned low, high
  26. #define EAX_EDX_VAL(val, low, high) (low | ((u64)(high) << 32))
  27. #define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
  28. #define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
  29. #else
  30. #define DECLARE_ARGS(val, low, high) unsigned long long val
  31. #define EAX_EDX_VAL(val, low, high) (val)
  32. #define EAX_EDX_ARGS(val, low, high) "A" (val)
  33. #define EAX_EDX_RET(val, low, high) "=A" (val)
  34. #endif
  35. static inline unsigned long long native_read_msr(unsigned int msr)
  36. {
  37. DECLARE_ARGS(val, low, high);
  38. asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
  39. return EAX_EDX_VAL(val, low, high);
  40. }
  41. static inline unsigned long long native_read_msr_safe(unsigned int msr,
  42. int *err)
  43. {
  44. DECLARE_ARGS(val, low, high);
  45. asm volatile("2: rdmsr ; xor %0,%0\n"
  46. "1:\n\t"
  47. ".section .fixup,\"ax\"\n\t"
  48. "3: mov %3,%0 ; jmp 1b\n\t"
  49. ".previous\n\t"
  50. ".section __ex_table,\"a\"\n"
  51. _ASM_ALIGN "\n\t"
  52. _ASM_PTR " 2b,3b\n\t"
  53. ".previous"
  54. : "=r" (*err), EAX_EDX_RET(val, low, high)
  55. : "c" (msr), "i" (-EFAULT));
  56. return EAX_EDX_VAL(val, low, high);
  57. }
  58. static inline void native_write_msr(unsigned int msr,
  59. unsigned low, unsigned high)
  60. {
  61. asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high));
  62. }
  63. static inline int native_write_msr_safe(unsigned int msr,
  64. unsigned low, unsigned high)
  65. {
  66. int err;
  67. asm volatile("2: wrmsr ; xor %0,%0\n"
  68. "1:\n\t"
  69. ".section .fixup,\"ax\"\n\t"
  70. "3: mov %4,%0 ; jmp 1b\n\t"
  71. ".previous\n\t"
  72. ".section __ex_table,\"a\"\n"
  73. _ASM_ALIGN "\n\t"
  74. _ASM_PTR " 2b,3b\n\t"
  75. ".previous"
  76. : "=a" (err)
  77. : "c" (msr), "0" (low), "d" (high),
  78. "i" (-EFAULT));
  79. return err;
  80. }
  81. extern unsigned long long native_read_tsc(void);
  82. static __always_inline unsigned long long __native_read_tsc(void)
  83. {
  84. DECLARE_ARGS(val, low, high);
  85. rdtsc_barrier();
  86. asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
  87. rdtsc_barrier();
  88. return EAX_EDX_VAL(val, low, high);
  89. }
  90. static inline unsigned long long native_read_pmc(int counter)
  91. {
  92. DECLARE_ARGS(val, low, high);
  93. asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
  94. return EAX_EDX_VAL(val, low, high);
  95. }
  96. #ifdef CONFIG_PARAVIRT
  97. #include <asm/paravirt.h>
  98. #else
  99. #include <linux/errno.h>
  100. /*
  101. * Access to machine-specific registers (available on 586 and better only)
  102. * Note: the rd* operations modify the parameters directly (without using
  103. * pointer indirection), this allows gcc to optimize better
  104. */
  105. #define rdmsr(msr,val1,val2) \
  106. do { \
  107. u64 __val = native_read_msr(msr); \
  108. (val1) = (u32)__val; \
  109. (val2) = (u32)(__val >> 32); \
  110. } while(0)
  111. static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
  112. {
  113. native_write_msr(msr, low, high);
  114. }
  115. #define rdmsrl(msr,val) \
  116. ((val) = native_read_msr(msr))
  117. #define wrmsrl(msr, val) \
  118. native_write_msr(msr, (u32)((u64)(val)), (u32)((u64)(val) >> 32))
  119. /* wrmsr with exception handling */
  120. static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
  121. {
  122. return native_write_msr_safe(msr, low, high);
  123. }
  124. /* rdmsr with exception handling */
  125. #define rdmsr_safe(msr,p1,p2) \
  126. ({ \
  127. int __err; \
  128. u64 __val = native_read_msr_safe(msr, &__err); \
  129. (*p1) = (u32)__val; \
  130. (*p2) = (u32)(__val >> 32); \
  131. __err; \
  132. })
  133. #define rdtscl(low) \
  134. ((low) = (u32)native_read_tsc())
  135. #define rdtscll(val) \
  136. ((val) = native_read_tsc())
  137. #define rdpmc(counter,low,high) \
  138. do { \
  139. u64 _l = native_read_pmc(counter); \
  140. (low) = (u32)_l; \
  141. (high) = (u32)(_l >> 32); \
  142. } while(0)
  143. #define rdtscp(low, high, aux) \
  144. do { \
  145. unsigned long long _val = native_read_tscp(&(aux)); \
  146. (low) = (u32)_val; \
  147. (high) = (u32)(_val >> 32); \
  148. } while (0)
  149. #define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
  150. #endif /* !CONFIG_PARAVIRT */
  151. #define checking_wrmsrl(msr,val) wrmsr_safe(msr,(u32)(val),(u32)((val)>>32))
  152. #define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
  153. #define write_rdtscp_aux(val) wrmsr(0xc0000103, val, 0)
  154. #ifdef CONFIG_SMP
  155. void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  156. void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  157. int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  158. int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  159. #else /* CONFIG_SMP */
  160. static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
  161. {
  162. rdmsr(msr_no, *l, *h);
  163. }
  164. static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  165. {
  166. wrmsr(msr_no, l, h);
  167. }
  168. static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
  169. {
  170. return rdmsr_safe(msr_no, l, h);
  171. }
  172. static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  173. {
  174. return wrmsr_safe(msr_no, l, h);
  175. }
  176. #endif /* CONFIG_SMP */
  177. #endif /* __ASSEMBLY__ */
  178. #endif /* __KERNEL__ */
  179. #endif