iommu.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * IOMMU implementation for Cell Broadband Processor Architecture
  3. *
  4. * (C) Copyright IBM Corporation 2006-2008
  5. *
  6. * Author: Jeremy Kerr <jk@ozlabs.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #undef DEBUG
  23. #include <linux/kernel.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/notifier.h>
  27. #include <linux/of_platform.h>
  28. #include <asm/prom.h>
  29. #include <asm/iommu.h>
  30. #include <asm/machdep.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/udbg.h>
  33. #include <asm/lmb.h>
  34. #include <asm/firmware.h>
  35. #include <asm/cell-regs.h>
  36. #include "interrupt.h"
  37. /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages
  38. * instead of leaving them mapped to some dummy page. This can be
  39. * enabled once the appropriate workarounds for spider bugs have
  40. * been enabled
  41. */
  42. #define CELL_IOMMU_REAL_UNMAP
  43. /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of
  44. * IO PTEs based on the transfer direction. That can be enabled
  45. * once spider-net has been fixed to pass the correct direction
  46. * to the DMA mapping functions
  47. */
  48. #define CELL_IOMMU_STRICT_PROTECTION
  49. #define NR_IOMMUS 2
  50. /* IOC mmap registers */
  51. #define IOC_Reg_Size 0x2000
  52. #define IOC_IOPT_CacheInvd 0x908
  53. #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul
  54. #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul
  55. #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul
  56. #define IOC_IOST_Origin 0x918
  57. #define IOC_IOST_Origin_E 0x8000000000000000ul
  58. #define IOC_IOST_Origin_HW 0x0000000000000800ul
  59. #define IOC_IOST_Origin_HL 0x0000000000000400ul
  60. #define IOC_IO_ExcpStat 0x920
  61. #define IOC_IO_ExcpStat_V 0x8000000000000000ul
  62. #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul
  63. #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul
  64. #define IOC_IO_ExcpStat_SPF_P 0x4000000000000000ul
  65. #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul
  66. #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul
  67. #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful
  68. #define IOC_IO_ExcpMask 0x928
  69. #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul
  70. #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul
  71. #define IOC_IOCmd_Offset 0x1000
  72. #define IOC_IOCmd_Cfg 0xc00
  73. #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul
  74. /* Segment table entries */
  75. #define IOSTE_V 0x8000000000000000ul /* valid */
  76. #define IOSTE_H 0x4000000000000000ul /* cache hint */
  77. #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */
  78. #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */
  79. #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */
  80. #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */
  81. #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */
  82. #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */
  83. #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */
  84. /* Page table entries */
  85. #define IOPTE_PP_W 0x8000000000000000ul /* protection: write */
  86. #define IOPTE_PP_R 0x4000000000000000ul /* protection: read */
  87. #define IOPTE_M 0x2000000000000000ul /* coherency required */
  88. #define IOPTE_SO_R 0x1000000000000000ul /* ordering: writes */
  89. #define IOPTE_SO_RW 0x1800000000000000ul /* ordering: r & w */
  90. #define IOPTE_RPN_Mask 0x07fffffffffff000ul /* RPN */
  91. #define IOPTE_H 0x0000000000000800ul /* cache hint */
  92. #define IOPTE_IOID_Mask 0x00000000000007fful /* ioid */
  93. /* IOMMU sizing */
  94. #define IO_SEGMENT_SHIFT 28
  95. #define IO_PAGENO_BITS (IO_SEGMENT_SHIFT - IOMMU_PAGE_SHIFT)
  96. /* The high bit needs to be set on every DMA address */
  97. #define SPIDER_DMA_OFFSET 0x80000000ul
  98. struct iommu_window {
  99. struct list_head list;
  100. struct cbe_iommu *iommu;
  101. unsigned long offset;
  102. unsigned long size;
  103. unsigned long pte_offset;
  104. unsigned int ioid;
  105. struct iommu_table table;
  106. };
  107. #define NAMESIZE 8
  108. struct cbe_iommu {
  109. int nid;
  110. char name[NAMESIZE];
  111. void __iomem *xlate_regs;
  112. void __iomem *cmd_regs;
  113. unsigned long *stab;
  114. unsigned long *ptab;
  115. void *pad_page;
  116. struct list_head windows;
  117. };
  118. /* Static array of iommus, one per node
  119. * each contains a list of windows, keyed from dma_window property
  120. * - on bus setup, look for a matching window, or create one
  121. * - on dev setup, assign iommu_table ptr
  122. */
  123. static struct cbe_iommu iommus[NR_IOMMUS];
  124. static int cbe_nr_iommus;
  125. static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte,
  126. long n_ptes)
  127. {
  128. unsigned long __iomem *reg;
  129. unsigned long val;
  130. long n;
  131. reg = iommu->xlate_regs + IOC_IOPT_CacheInvd;
  132. while (n_ptes > 0) {
  133. /* we can invalidate up to 1 << 11 PTEs at once */
  134. n = min(n_ptes, 1l << 11);
  135. val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask)
  136. | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask)
  137. | IOC_IOPT_CacheInvd_Busy;
  138. out_be64(reg, val);
  139. while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy)
  140. ;
  141. n_ptes -= n;
  142. pte += n;
  143. }
  144. }
  145. static void tce_build_cell(struct iommu_table *tbl, long index, long npages,
  146. unsigned long uaddr, enum dma_data_direction direction)
  147. {
  148. int i;
  149. unsigned long *io_pte, base_pte;
  150. struct iommu_window *window =
  151. container_of(tbl, struct iommu_window, table);
  152. /* implementing proper protection causes problems with the spidernet
  153. * driver - check mapping directions later, but allow read & write by
  154. * default for now.*/
  155. #ifdef CELL_IOMMU_STRICT_PROTECTION
  156. /* to avoid referencing a global, we use a trick here to setup the
  157. * protection bit. "prot" is setup to be 3 fields of 4 bits apprended
  158. * together for each of the 3 supported direction values. It is then
  159. * shifted left so that the fields matching the desired direction
  160. * lands on the appropriate bits, and other bits are masked out.
  161. */
  162. const unsigned long prot = 0xc48;
  163. base_pte =
  164. ((prot << (52 + 4 * direction)) & (IOPTE_PP_W | IOPTE_PP_R))
  165. | IOPTE_M | IOPTE_SO_RW | (window->ioid & IOPTE_IOID_Mask);
  166. #else
  167. base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW |
  168. (window->ioid & IOPTE_IOID_Mask);
  169. #endif
  170. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  171. for (i = 0; i < npages; i++, uaddr += IOMMU_PAGE_SIZE)
  172. io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
  173. mb();
  174. invalidate_tce_cache(window->iommu, io_pte, npages);
  175. pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n",
  176. index, npages, direction, base_pte);
  177. }
  178. static void tce_free_cell(struct iommu_table *tbl, long index, long npages)
  179. {
  180. int i;
  181. unsigned long *io_pte, pte;
  182. struct iommu_window *window =
  183. container_of(tbl, struct iommu_window, table);
  184. pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages);
  185. #ifdef CELL_IOMMU_REAL_UNMAP
  186. pte = 0;
  187. #else
  188. /* spider bridge does PCI reads after freeing - insert a mapping
  189. * to a scratch page instead of an invalid entry */
  190. pte = IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW | __pa(window->iommu->pad_page)
  191. | (window->ioid & IOPTE_IOID_Mask);
  192. #endif
  193. io_pte = (unsigned long *)tbl->it_base + (index - window->pte_offset);
  194. for (i = 0; i < npages; i++)
  195. io_pte[i] = pte;
  196. mb();
  197. invalidate_tce_cache(window->iommu, io_pte, npages);
  198. }
  199. static irqreturn_t ioc_interrupt(int irq, void *data)
  200. {
  201. unsigned long stat;
  202. struct cbe_iommu *iommu = data;
  203. stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  204. /* Might want to rate limit it */
  205. printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat);
  206. printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n",
  207. !!(stat & IOC_IO_ExcpStat_V),
  208. (stat & IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ',
  209. (stat & IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ',
  210. (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write",
  211. (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask));
  212. printk(KERN_ERR " page=0x%016lx\n",
  213. stat & IOC_IO_ExcpStat_ADDR_Mask);
  214. /* clear interrupt */
  215. stat &= ~IOC_IO_ExcpStat_V;
  216. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat);
  217. return IRQ_HANDLED;
  218. }
  219. static int cell_iommu_find_ioc(int nid, unsigned long *base)
  220. {
  221. struct device_node *np;
  222. struct resource r;
  223. *base = 0;
  224. /* First look for new style /be nodes */
  225. for_each_node_by_name(np, "ioc") {
  226. if (of_node_to_nid(np) != nid)
  227. continue;
  228. if (of_address_to_resource(np, 0, &r)) {
  229. printk(KERN_ERR "iommu: can't get address for %s\n",
  230. np->full_name);
  231. continue;
  232. }
  233. *base = r.start;
  234. of_node_put(np);
  235. return 0;
  236. }
  237. /* Ok, let's try the old way */
  238. for_each_node_by_type(np, "cpu") {
  239. const unsigned int *nidp;
  240. const unsigned long *tmp;
  241. nidp = of_get_property(np, "node-id", NULL);
  242. if (nidp && *nidp == nid) {
  243. tmp = of_get_property(np, "ioc-translation", NULL);
  244. if (tmp) {
  245. *base = *tmp;
  246. of_node_put(np);
  247. return 0;
  248. }
  249. }
  250. }
  251. return -ENODEV;
  252. }
  253. static void cell_iommu_setup_page_tables(struct cbe_iommu *iommu,
  254. unsigned long dbase, unsigned long dsize,
  255. unsigned long fbase, unsigned long fsize)
  256. {
  257. struct page *page;
  258. int i;
  259. unsigned long reg, segments, pages_per_segment, ptab_size, stab_size,
  260. n_pte_pages, base;
  261. base = dbase;
  262. if (fsize != 0)
  263. base = min(fbase, dbase);
  264. segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT;
  265. pages_per_segment = 1ull << IO_PAGENO_BITS;
  266. pr_debug("%s: iommu[%d]: segments: %lu, pages per segment: %lu\n",
  267. __FUNCTION__, iommu->nid, segments, pages_per_segment);
  268. /* set up the segment table */
  269. stab_size = segments * sizeof(unsigned long);
  270. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size));
  271. BUG_ON(!page);
  272. iommu->stab = page_address(page);
  273. clear_page(iommu->stab);
  274. /* ... and the page tables. Since these are contiguous, we can treat
  275. * the page tables as one array of ptes, like pSeries does.
  276. */
  277. ptab_size = segments * pages_per_segment * sizeof(unsigned long);
  278. pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __FUNCTION__,
  279. iommu->nid, ptab_size, get_order(ptab_size));
  280. page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size));
  281. BUG_ON(!page);
  282. iommu->ptab = page_address(page);
  283. memset(iommu->ptab, 0, ptab_size);
  284. /* allocate a bogus page for the end of each mapping */
  285. page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0);
  286. BUG_ON(!page);
  287. iommu->pad_page = page_address(page);
  288. clear_page(iommu->pad_page);
  289. /* number of pages needed for a page table */
  290. n_pte_pages = (pages_per_segment *
  291. sizeof(unsigned long)) >> IOMMU_PAGE_SHIFT;
  292. pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n",
  293. __FUNCTION__, iommu->nid, iommu->stab, iommu->ptab,
  294. n_pte_pages);
  295. /* initialise the STEs */
  296. reg = IOSTE_V | ((n_pte_pages - 1) << 5);
  297. if (IOMMU_PAGE_SIZE == 0x1000)
  298. reg |= IOSTE_PS_4K;
  299. else if (IOMMU_PAGE_SIZE == 0x10000)
  300. reg |= IOSTE_PS_64K;
  301. else {
  302. extern void __unknown_page_size_error(void);
  303. __unknown_page_size_error();
  304. }
  305. pr_debug("Setting up IOMMU stab:\n");
  306. for (i = base >> IO_SEGMENT_SHIFT; i < segments; i++) {
  307. iommu->stab[i] = reg |
  308. (__pa(iommu->ptab) + n_pte_pages * IOMMU_PAGE_SIZE * i);
  309. pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]);
  310. }
  311. }
  312. static void cell_iommu_enable_hardware(struct cbe_iommu *iommu)
  313. {
  314. int ret;
  315. unsigned long reg, xlate_base;
  316. unsigned int virq;
  317. if (cell_iommu_find_ioc(iommu->nid, &xlate_base))
  318. panic("%s: missing IOC register mappings for node %d\n",
  319. __FUNCTION__, iommu->nid);
  320. iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size);
  321. iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset;
  322. /* ensure that the STEs have updated */
  323. mb();
  324. /* setup interrupts for the iommu. */
  325. reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat);
  326. out_be64(iommu->xlate_regs + IOC_IO_ExcpStat,
  327. reg & ~IOC_IO_ExcpStat_V);
  328. out_be64(iommu->xlate_regs + IOC_IO_ExcpMask,
  329. IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE);
  330. virq = irq_create_mapping(NULL,
  331. IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT));
  332. BUG_ON(virq == NO_IRQ);
  333. ret = request_irq(virq, ioc_interrupt, IRQF_DISABLED,
  334. iommu->name, iommu);
  335. BUG_ON(ret);
  336. /* set the IOC segment table origin register (and turn on the iommu) */
  337. reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW;
  338. out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg);
  339. in_be64(iommu->xlate_regs + IOC_IOST_Origin);
  340. /* turn on IO translation */
  341. reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE;
  342. out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg);
  343. }
  344. static void cell_iommu_setup_hardware(struct cbe_iommu *iommu,
  345. unsigned long base, unsigned long size)
  346. {
  347. cell_iommu_setup_page_tables(iommu, base, size, 0, 0);
  348. cell_iommu_enable_hardware(iommu);
  349. }
  350. #if 0/* Unused for now */
  351. static struct iommu_window *find_window(struct cbe_iommu *iommu,
  352. unsigned long offset, unsigned long size)
  353. {
  354. struct iommu_window *window;
  355. /* todo: check for overlapping (but not equal) windows) */
  356. list_for_each_entry(window, &(iommu->windows), list) {
  357. if (window->offset == offset && window->size == size)
  358. return window;
  359. }
  360. return NULL;
  361. }
  362. #endif
  363. static inline u32 cell_iommu_get_ioid(struct device_node *np)
  364. {
  365. const u32 *ioid;
  366. ioid = of_get_property(np, "ioid", NULL);
  367. if (ioid == NULL) {
  368. printk(KERN_WARNING "iommu: missing ioid for %s using 0\n",
  369. np->full_name);
  370. return 0;
  371. }
  372. return *ioid;
  373. }
  374. static struct iommu_window * __init
  375. cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np,
  376. unsigned long offset, unsigned long size,
  377. unsigned long pte_offset)
  378. {
  379. struct iommu_window *window;
  380. u32 ioid;
  381. ioid = cell_iommu_get_ioid(np);
  382. window = kmalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid);
  383. BUG_ON(window == NULL);
  384. window->offset = offset;
  385. window->size = size;
  386. window->ioid = ioid;
  387. window->iommu = iommu;
  388. window->pte_offset = pte_offset;
  389. window->table.it_blocksize = 16;
  390. window->table.it_base = (unsigned long)iommu->ptab;
  391. window->table.it_index = iommu->nid;
  392. window->table.it_offset = (offset >> IOMMU_PAGE_SHIFT) +
  393. window->pte_offset;
  394. window->table.it_size = size >> IOMMU_PAGE_SHIFT;
  395. iommu_init_table(&window->table, iommu->nid);
  396. pr_debug("\tioid %d\n", window->ioid);
  397. pr_debug("\tblocksize %ld\n", window->table.it_blocksize);
  398. pr_debug("\tbase 0x%016lx\n", window->table.it_base);
  399. pr_debug("\toffset 0x%lx\n", window->table.it_offset);
  400. pr_debug("\tsize %ld\n", window->table.it_size);
  401. list_add(&window->list, &iommu->windows);
  402. if (offset != 0)
  403. return window;
  404. /* We need to map and reserve the first IOMMU page since it's used
  405. * by the spider workaround. In theory, we only need to do that when
  406. * running on spider but it doesn't really matter.
  407. *
  408. * This code also assumes that we have a window that starts at 0,
  409. * which is the case on all spider based blades.
  410. */
  411. __set_bit(0, window->table.it_map);
  412. tce_build_cell(&window->table, window->table.it_offset, 1,
  413. (unsigned long)iommu->pad_page, DMA_TO_DEVICE);
  414. window->table.it_hint = window->table.it_blocksize;
  415. return window;
  416. }
  417. static struct cbe_iommu *cell_iommu_for_node(int nid)
  418. {
  419. int i;
  420. for (i = 0; i < cbe_nr_iommus; i++)
  421. if (iommus[i].nid == nid)
  422. return &iommus[i];
  423. return NULL;
  424. }
  425. static unsigned long cell_dma_direct_offset;
  426. static unsigned long dma_iommu_fixed_base;
  427. struct dma_mapping_ops dma_iommu_fixed_ops;
  428. static void cell_dma_dev_setup_iommu(struct device *dev)
  429. {
  430. struct iommu_window *window;
  431. struct cbe_iommu *iommu;
  432. struct dev_archdata *archdata = &dev->archdata;
  433. /* Current implementation uses the first window available in that
  434. * node's iommu. We -might- do something smarter later though it may
  435. * never be necessary
  436. */
  437. iommu = cell_iommu_for_node(archdata->numa_node);
  438. if (iommu == NULL || list_empty(&iommu->windows)) {
  439. printk(KERN_ERR "iommu: missing iommu for %s (node %d)\n",
  440. archdata->of_node ? archdata->of_node->full_name : "?",
  441. archdata->numa_node);
  442. return;
  443. }
  444. window = list_entry(iommu->windows.next, struct iommu_window, list);
  445. archdata->dma_data = &window->table;
  446. }
  447. static void cell_dma_dev_setup_static(struct device *dev);
  448. static void cell_dma_dev_setup(struct device *dev)
  449. {
  450. struct dev_archdata *archdata = &dev->archdata;
  451. /* Order is important here, these are not mutually exclusive */
  452. if (get_dma_ops(dev) == &dma_iommu_fixed_ops)
  453. cell_dma_dev_setup_static(dev);
  454. else if (get_pci_dma_ops() == &dma_iommu_ops)
  455. cell_dma_dev_setup_iommu(dev);
  456. else if (get_pci_dma_ops() == &dma_direct_ops)
  457. archdata->dma_data = (void *)cell_dma_direct_offset;
  458. else
  459. BUG();
  460. }
  461. static void cell_pci_dma_dev_setup(struct pci_dev *dev)
  462. {
  463. cell_dma_dev_setup(&dev->dev);
  464. }
  465. static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action,
  466. void *data)
  467. {
  468. struct device *dev = data;
  469. /* We are only intereted in device addition */
  470. if (action != BUS_NOTIFY_ADD_DEVICE)
  471. return 0;
  472. /* We use the PCI DMA ops */
  473. dev->archdata.dma_ops = get_pci_dma_ops();
  474. cell_dma_dev_setup(dev);
  475. return 0;
  476. }
  477. static struct notifier_block cell_of_bus_notifier = {
  478. .notifier_call = cell_of_bus_notify
  479. };
  480. static int __init cell_iommu_get_window(struct device_node *np,
  481. unsigned long *base,
  482. unsigned long *size)
  483. {
  484. const void *dma_window;
  485. unsigned long index;
  486. /* Use ibm,dma-window if available, else, hard code ! */
  487. dma_window = of_get_property(np, "ibm,dma-window", NULL);
  488. if (dma_window == NULL) {
  489. *base = 0;
  490. *size = 0x80000000u;
  491. return -ENODEV;
  492. }
  493. of_parse_dma_window(np, dma_window, &index, base, size);
  494. return 0;
  495. }
  496. static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np)
  497. {
  498. struct cbe_iommu *iommu;
  499. int nid, i;
  500. /* Get node ID */
  501. nid = of_node_to_nid(np);
  502. if (nid < 0) {
  503. printk(KERN_ERR "iommu: failed to get node for %s\n",
  504. np->full_name);
  505. return NULL;
  506. }
  507. pr_debug("iommu: setting up iommu for node %d (%s)\n",
  508. nid, np->full_name);
  509. /* XXX todo: If we can have multiple windows on the same IOMMU, which
  510. * isn't the case today, we probably want here to check wether the
  511. * iommu for that node is already setup.
  512. * However, there might be issue with getting the size right so let's
  513. * ignore that for now. We might want to completely get rid of the
  514. * multiple window support since the cell iommu supports per-page ioids
  515. */
  516. if (cbe_nr_iommus >= NR_IOMMUS) {
  517. printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n",
  518. np->full_name);
  519. return NULL;
  520. }
  521. /* Init base fields */
  522. i = cbe_nr_iommus++;
  523. iommu = &iommus[i];
  524. iommu->stab = NULL;
  525. iommu->nid = nid;
  526. snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i);
  527. INIT_LIST_HEAD(&iommu->windows);
  528. return iommu;
  529. }
  530. static void __init cell_iommu_init_one(struct device_node *np,
  531. unsigned long offset)
  532. {
  533. struct cbe_iommu *iommu;
  534. unsigned long base, size;
  535. iommu = cell_iommu_alloc(np);
  536. if (!iommu)
  537. return;
  538. /* Obtain a window for it */
  539. cell_iommu_get_window(np, &base, &size);
  540. pr_debug("\ttranslating window 0x%lx...0x%lx\n",
  541. base, base + size - 1);
  542. /* Initialize the hardware */
  543. cell_iommu_setup_hardware(iommu, base, size);
  544. /* Setup the iommu_table */
  545. cell_iommu_setup_window(iommu, np, base, size,
  546. offset >> IOMMU_PAGE_SHIFT);
  547. }
  548. static void __init cell_disable_iommus(void)
  549. {
  550. int node;
  551. unsigned long base, val;
  552. void __iomem *xregs, *cregs;
  553. /* Make sure IOC translation is disabled on all nodes */
  554. for_each_online_node(node) {
  555. if (cell_iommu_find_ioc(node, &base))
  556. continue;
  557. xregs = ioremap(base, IOC_Reg_Size);
  558. if (xregs == NULL)
  559. continue;
  560. cregs = xregs + IOC_IOCmd_Offset;
  561. pr_debug("iommu: cleaning up iommu on node %d\n", node);
  562. out_be64(xregs + IOC_IOST_Origin, 0);
  563. (void)in_be64(xregs + IOC_IOST_Origin);
  564. val = in_be64(cregs + IOC_IOCmd_Cfg);
  565. val &= ~IOC_IOCmd_Cfg_TE;
  566. out_be64(cregs + IOC_IOCmd_Cfg, val);
  567. (void)in_be64(cregs + IOC_IOCmd_Cfg);
  568. iounmap(xregs);
  569. }
  570. }
  571. static int __init cell_iommu_init_disabled(void)
  572. {
  573. struct device_node *np = NULL;
  574. unsigned long base = 0, size;
  575. /* When no iommu is present, we use direct DMA ops */
  576. set_pci_dma_ops(&dma_direct_ops);
  577. /* First make sure all IOC translation is turned off */
  578. cell_disable_iommus();
  579. /* If we have no Axon, we set up the spider DMA magic offset */
  580. if (of_find_node_by_name(NULL, "axon") == NULL)
  581. cell_dma_direct_offset = SPIDER_DMA_OFFSET;
  582. /* Now we need to check to see where the memory is mapped
  583. * in PCI space. We assume that all busses use the same dma
  584. * window which is always the case so far on Cell, thus we
  585. * pick up the first pci-internal node we can find and check
  586. * the DMA window from there.
  587. */
  588. for_each_node_by_name(np, "axon") {
  589. if (np->parent == NULL || np->parent->parent != NULL)
  590. continue;
  591. if (cell_iommu_get_window(np, &base, &size) == 0)
  592. break;
  593. }
  594. if (np == NULL) {
  595. for_each_node_by_name(np, "pci-internal") {
  596. if (np->parent == NULL || np->parent->parent != NULL)
  597. continue;
  598. if (cell_iommu_get_window(np, &base, &size) == 0)
  599. break;
  600. }
  601. }
  602. of_node_put(np);
  603. /* If we found a DMA window, we check if it's big enough to enclose
  604. * all of physical memory. If not, we force enable IOMMU
  605. */
  606. if (np && size < lmb_end_of_DRAM()) {
  607. printk(KERN_WARNING "iommu: force-enabled, dma window"
  608. " (%ldMB) smaller than total memory (%ldMB)\n",
  609. size >> 20, lmb_end_of_DRAM() >> 20);
  610. return -ENODEV;
  611. }
  612. cell_dma_direct_offset += base;
  613. if (cell_dma_direct_offset != 0)
  614. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  615. printk("iommu: disabled, direct DMA offset is 0x%lx\n",
  616. cell_dma_direct_offset);
  617. return 0;
  618. }
  619. /*
  620. * Fixed IOMMU mapping support
  621. *
  622. * This code adds support for setting up a fixed IOMMU mapping on certain
  623. * cell machines. For 64-bit devices this avoids the performance overhead of
  624. * mapping and unmapping pages at runtime. 32-bit devices are unable to use
  625. * the fixed mapping.
  626. *
  627. * The fixed mapping is established at boot, and maps all of physical memory
  628. * 1:1 into device space at some offset. On machines with < 30 GB of memory
  629. * we setup the fixed mapping immediately above the normal IOMMU window.
  630. *
  631. * For example a machine with 4GB of memory would end up with the normal
  632. * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In
  633. * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to
  634. * 3GB, plus any offset required by firmware. The firmware offset is encoded
  635. * in the "dma-ranges" property.
  636. *
  637. * On machines with 30GB or more of memory, we are unable to place the fixed
  638. * mapping above the normal IOMMU window as we would run out of address space.
  639. * Instead we move the normal IOMMU window to coincide with the hash page
  640. * table, this region does not need to be part of the fixed mapping as no
  641. * device should ever be DMA'ing to it. We then setup the fixed mapping
  642. * from 0 to 32GB.
  643. */
  644. static u64 cell_iommu_get_fixed_address(struct device *dev)
  645. {
  646. u64 cpu_addr, size, best_size, pci_addr = OF_BAD_ADDR;
  647. struct device_node *tmp, *np;
  648. const u32 *ranges = NULL;
  649. int i, len, best;
  650. np = dev->archdata.of_node;
  651. of_node_get(np);
  652. ranges = of_get_property(np, "dma-ranges", &len);
  653. while (!ranges && np) {
  654. tmp = of_get_parent(np);
  655. of_node_put(np);
  656. np = tmp;
  657. ranges = of_get_property(np, "dma-ranges", &len);
  658. }
  659. if (!ranges) {
  660. dev_dbg(dev, "iommu: no dma-ranges found\n");
  661. goto out;
  662. }
  663. len /= sizeof(u32);
  664. /* dma-ranges format:
  665. * 1 cell: pci space
  666. * 2 cells: pci address
  667. * 2 cells: parent address
  668. * 2 cells: size
  669. */
  670. for (i = 0, best = -1, best_size = 0; i < len; i += 7) {
  671. cpu_addr = of_translate_dma_address(np, ranges +i + 3);
  672. size = of_read_number(ranges + i + 5, 2);
  673. if (cpu_addr == 0 && size > best_size) {
  674. best = i;
  675. best_size = size;
  676. }
  677. }
  678. if (best >= 0)
  679. pci_addr = of_read_number(ranges + best + 1, 2);
  680. else
  681. dev_dbg(dev, "iommu: no suitable range found!\n");
  682. out:
  683. of_node_put(np);
  684. return pci_addr;
  685. }
  686. static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask)
  687. {
  688. if (!dev->dma_mask || !dma_supported(dev, dma_mask))
  689. return -EIO;
  690. if (dma_mask == DMA_BIT_MASK(64)) {
  691. if (cell_iommu_get_fixed_address(dev) == OF_BAD_ADDR)
  692. dev_dbg(dev, "iommu: 64-bit OK, but bad addr\n");
  693. else {
  694. dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n");
  695. set_dma_ops(dev, &dma_iommu_fixed_ops);
  696. cell_dma_dev_setup(dev);
  697. }
  698. } else {
  699. dev_dbg(dev, "iommu: not 64-bit, using default ops\n");
  700. set_dma_ops(dev, get_pci_dma_ops());
  701. }
  702. *dev->dma_mask = dma_mask;
  703. return 0;
  704. }
  705. static void cell_dma_dev_setup_static(struct device *dev)
  706. {
  707. struct dev_archdata *archdata = &dev->archdata;
  708. u64 addr;
  709. addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base;
  710. archdata->dma_data = (void *)addr;
  711. dev_dbg(dev, "iommu: fixed addr = %lx\n", addr);
  712. }
  713. static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu,
  714. struct device_node *np, unsigned long dbase, unsigned long dsize,
  715. unsigned long fbase, unsigned long fsize)
  716. {
  717. unsigned long base_pte, uaddr, *io_pte;
  718. int i;
  719. dma_iommu_fixed_base = fbase;
  720. /* convert from bytes into page table indices */
  721. dbase = dbase >> IOMMU_PAGE_SHIFT;
  722. dsize = dsize >> IOMMU_PAGE_SHIFT;
  723. fbase = fbase >> IOMMU_PAGE_SHIFT;
  724. fsize = fsize >> IOMMU_PAGE_SHIFT;
  725. pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase);
  726. io_pte = iommu->ptab;
  727. base_pte = IOPTE_PP_W | IOPTE_PP_R | IOPTE_M | IOPTE_SO_RW
  728. | (cell_iommu_get_ioid(np) & IOPTE_IOID_Mask);
  729. uaddr = 0;
  730. for (i = fbase; i < fbase + fsize; i++, uaddr += IOMMU_PAGE_SIZE) {
  731. /* Don't touch the dynamic region */
  732. if (i >= dbase && i < (dbase + dsize)) {
  733. pr_debug("iommu: static/dynamic overlap, skipping\n");
  734. continue;
  735. }
  736. io_pte[i] = base_pte | (__pa(uaddr) & IOPTE_RPN_Mask);
  737. }
  738. mb();
  739. }
  740. static int __init cell_iommu_fixed_mapping_init(void)
  741. {
  742. unsigned long dbase, dsize, fbase, fsize, hbase, hend;
  743. struct cbe_iommu *iommu;
  744. struct device_node *np;
  745. /* The fixed mapping is only supported on axon machines */
  746. np = of_find_node_by_name(NULL, "axon");
  747. if (!np) {
  748. pr_debug("iommu: fixed mapping disabled, no axons found\n");
  749. return -1;
  750. }
  751. /* The default setup is to have the fixed mapping sit after the
  752. * dynamic region, so find the top of the largest IOMMU window
  753. * on any axon, then add the size of RAM and that's our max value.
  754. * If that is > 32GB we have to do other shennanigans.
  755. */
  756. fbase = 0;
  757. for_each_node_by_name(np, "axon") {
  758. cell_iommu_get_window(np, &dbase, &dsize);
  759. fbase = max(fbase, dbase + dsize);
  760. }
  761. fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT);
  762. fsize = lmb_phys_mem_size();
  763. if ((fbase + fsize) <= 0x800000000)
  764. hbase = 0; /* use the device tree window */
  765. else {
  766. /* If we're over 32 GB we need to cheat. We can't map all of
  767. * RAM with the fixed mapping, and also fit the dynamic
  768. * region. So try to place the dynamic region where the hash
  769. * table sits, drivers never need to DMA to it, we don't
  770. * need a fixed mapping for that area.
  771. */
  772. if (!htab_address) {
  773. pr_debug("iommu: htab is NULL, on LPAR? Huh?\n");
  774. return -1;
  775. }
  776. hbase = __pa(htab_address);
  777. hend = hbase + htab_size_bytes;
  778. /* The window must start and end on a segment boundary */
  779. if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) ||
  780. (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) {
  781. pr_debug("iommu: hash window not segment aligned\n");
  782. return -1;
  783. }
  784. /* Check the hash window fits inside the real DMA window */
  785. for_each_node_by_name(np, "axon") {
  786. cell_iommu_get_window(np, &dbase, &dsize);
  787. if (hbase < dbase || (hend > (dbase + dsize))) {
  788. pr_debug("iommu: hash window doesn't fit in"
  789. "real DMA window\n");
  790. return -1;
  791. }
  792. }
  793. fbase = 0;
  794. }
  795. /* Setup the dynamic regions */
  796. for_each_node_by_name(np, "axon") {
  797. iommu = cell_iommu_alloc(np);
  798. BUG_ON(!iommu);
  799. if (hbase == 0)
  800. cell_iommu_get_window(np, &dbase, &dsize);
  801. else {
  802. dbase = hbase;
  803. dsize = htab_size_bytes;
  804. }
  805. pr_debug("iommu: setting up %d, dynamic window %lx-%lx " \
  806. "fixed window %lx-%lx\n", iommu->nid, dbase,
  807. dbase + dsize, fbase, fbase + fsize);
  808. cell_iommu_setup_page_tables(iommu, dbase, dsize, fbase, fsize);
  809. cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize,
  810. fbase, fsize);
  811. cell_iommu_enable_hardware(iommu);
  812. cell_iommu_setup_window(iommu, np, dbase, dsize, 0);
  813. }
  814. dma_iommu_fixed_ops = dma_direct_ops;
  815. dma_iommu_fixed_ops.set_dma_mask = dma_set_mask_and_switch;
  816. dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch;
  817. set_pci_dma_ops(&dma_iommu_ops);
  818. printk(KERN_DEBUG "IOMMU fixed mapping established.\n");
  819. return 0;
  820. }
  821. static int iommu_fixed_disabled;
  822. static int __init setup_iommu_fixed(char *str)
  823. {
  824. if (strcmp(str, "off") == 0)
  825. iommu_fixed_disabled = 1;
  826. return 1;
  827. }
  828. __setup("iommu_fixed=", setup_iommu_fixed);
  829. static int __init cell_iommu_init(void)
  830. {
  831. struct device_node *np;
  832. /* If IOMMU is disabled or we have little enough RAM to not need
  833. * to enable it, we setup a direct mapping.
  834. *
  835. * Note: should we make sure we have the IOMMU actually disabled ?
  836. */
  837. if (iommu_is_off ||
  838. (!iommu_force_on && lmb_end_of_DRAM() <= 0x80000000ull))
  839. if (cell_iommu_init_disabled() == 0)
  840. goto bail;
  841. /* Setup various ppc_md. callbacks */
  842. ppc_md.pci_dma_dev_setup = cell_pci_dma_dev_setup;
  843. ppc_md.tce_build = tce_build_cell;
  844. ppc_md.tce_free = tce_free_cell;
  845. if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0)
  846. goto bail;
  847. /* Create an iommu for each /axon node. */
  848. for_each_node_by_name(np, "axon") {
  849. if (np->parent == NULL || np->parent->parent != NULL)
  850. continue;
  851. cell_iommu_init_one(np, 0);
  852. }
  853. /* Create an iommu for each toplevel /pci-internal node for
  854. * old hardware/firmware
  855. */
  856. for_each_node_by_name(np, "pci-internal") {
  857. if (np->parent == NULL || np->parent->parent != NULL)
  858. continue;
  859. cell_iommu_init_one(np, SPIDER_DMA_OFFSET);
  860. }
  861. /* Setup default PCI iommu ops */
  862. set_pci_dma_ops(&dma_iommu_ops);
  863. bail:
  864. /* Register callbacks on OF platform device addition/removal
  865. * to handle linking them to the right DMA operations
  866. */
  867. bus_register_notifier(&of_platform_bus_type, &cell_of_bus_notifier);
  868. return 0;
  869. }
  870. machine_arch_initcall(cell, cell_iommu_init);
  871. machine_arch_initcall(celleb_native, cell_iommu_init);