timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <asm/mach/time.h>
  43. #include <asm/smp_twd.h>
  44. #include <asm/sched_clock.h>
  45. #include <asm/arch_timer.h>
  46. #include "omap_hwmod.h"
  47. #include "omap_device.h"
  48. #include <plat/counter-32k.h>
  49. #include <plat/dmtimer.h>
  50. #include "omap-pm.h"
  51. #include "soc.h"
  52. #include "common.h"
  53. #include "powerdomain.h"
  54. /* Parent clocks, eventually these will come from the clock framework */
  55. #define OMAP2_MPU_SOURCE "sys_ck"
  56. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  57. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  58. #define OMAP2_32K_SOURCE "func_32k_ck"
  59. #define OMAP3_32K_SOURCE "omap_32k_fck"
  60. #define OMAP4_32K_SOURCE "sys_32k_ck"
  61. #ifdef CONFIG_OMAP_32K_TIMER
  62. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  63. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  64. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  65. #define OMAP3_SECURE_TIMER 12
  66. #define TIMER_PROP_SECURE "ti,timer-secure"
  67. #else
  68. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  69. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  70. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  71. #define OMAP3_SECURE_TIMER 1
  72. #define TIMER_PROP_SECURE "ti,timer-alwon"
  73. #endif
  74. #define REALTIME_COUNTER_BASE 0x48243200
  75. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  76. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  77. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  78. /* Clockevent code */
  79. static struct omap_dm_timer clkev;
  80. static struct clock_event_device clockevent_gpt;
  81. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  82. {
  83. struct clock_event_device *evt = &clockevent_gpt;
  84. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  85. evt->event_handler(evt);
  86. return IRQ_HANDLED;
  87. }
  88. static struct irqaction omap2_gp_timer_irq = {
  89. .name = "gp_timer",
  90. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  91. .handler = omap2_gp_timer_interrupt,
  92. };
  93. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  94. struct clock_event_device *evt)
  95. {
  96. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  97. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  98. return 0;
  99. }
  100. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  101. struct clock_event_device *evt)
  102. {
  103. u32 period;
  104. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  105. switch (mode) {
  106. case CLOCK_EVT_MODE_PERIODIC:
  107. period = clkev.rate / HZ;
  108. period -= 1;
  109. /* Looks like we need to first set the load value separately */
  110. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  111. 0xffffffff - period, OMAP_TIMER_POSTED);
  112. __omap_dm_timer_load_start(&clkev,
  113. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  114. 0xffffffff - period, OMAP_TIMER_POSTED);
  115. break;
  116. case CLOCK_EVT_MODE_ONESHOT:
  117. break;
  118. case CLOCK_EVT_MODE_UNUSED:
  119. case CLOCK_EVT_MODE_SHUTDOWN:
  120. case CLOCK_EVT_MODE_RESUME:
  121. break;
  122. }
  123. }
  124. static struct clock_event_device clockevent_gpt = {
  125. .name = "gp_timer",
  126. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  127. .shift = 32,
  128. .rating = 300,
  129. .set_next_event = omap2_gp_timer_set_next_event,
  130. .set_mode = omap2_gp_timer_set_mode,
  131. };
  132. static struct property device_disabled = {
  133. .name = "status",
  134. .length = sizeof("disabled"),
  135. .value = "disabled",
  136. };
  137. static struct of_device_id omap_timer_match[] __initdata = {
  138. { .compatible = "ti,omap2-timer", },
  139. { }
  140. };
  141. static struct of_device_id omap_counter_match[] __initdata = {
  142. { .compatible = "ti,omap-counter32k", },
  143. { }
  144. };
  145. /**
  146. * omap_get_timer_dt - get a timer using device-tree
  147. * @match - device-tree match structure for matching a device type
  148. * @property - optional timer property to match
  149. *
  150. * Helper function to get a timer during early boot using device-tree for use
  151. * as kernel system timer. Optionally, the property argument can be used to
  152. * select a timer with a specific property. Once a timer is found then mark
  153. * the timer node in device-tree as disabled, to prevent the kernel from
  154. * registering this timer as a platform device and so no one else can use it.
  155. */
  156. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  157. const char *property)
  158. {
  159. struct device_node *np;
  160. for_each_matching_node(np, match) {
  161. if (!of_device_is_available(np)) {
  162. of_node_put(np);
  163. continue;
  164. }
  165. if (property && !of_get_property(np, property, NULL)) {
  166. of_node_put(np);
  167. continue;
  168. }
  169. prom_add_property(np, &device_disabled);
  170. return np;
  171. }
  172. return NULL;
  173. }
  174. /**
  175. * omap_dmtimer_init - initialisation function when device tree is used
  176. *
  177. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  178. * be used by the kernel as they are reserved. Therefore, to prevent the
  179. * kernel registering these devices remove them dynamically from the device
  180. * tree on boot.
  181. */
  182. void __init omap_dmtimer_init(void)
  183. {
  184. struct device_node *np;
  185. if (!cpu_is_omap34xx())
  186. return;
  187. /* If we are a secure device, remove any secure timer nodes */
  188. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  189. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  190. if (np)
  191. of_node_put(np);
  192. }
  193. }
  194. /**
  195. * omap_dm_timer_get_errata - get errata flags for a timer
  196. *
  197. * Get the timer errata flags that are specific to the OMAP device being used.
  198. */
  199. u32 __init omap_dm_timer_get_errata(void)
  200. {
  201. if (cpu_is_omap24xx())
  202. return 0;
  203. return OMAP_TIMER_ERRATA_I103_I767;
  204. }
  205. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  206. int gptimer_id,
  207. const char *fck_source,
  208. const char *property,
  209. int posted)
  210. {
  211. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  212. const char *oh_name;
  213. struct device_node *np;
  214. struct omap_hwmod *oh;
  215. struct resource irq_rsrc, mem_rsrc;
  216. size_t size;
  217. int res = 0;
  218. int r;
  219. if (of_have_populated_dt()) {
  220. np = omap_get_timer_dt(omap_timer_match, NULL);
  221. if (!np)
  222. return -ENODEV;
  223. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  224. if (!oh_name)
  225. return -ENODEV;
  226. timer->irq = irq_of_parse_and_map(np, 0);
  227. if (!timer->irq)
  228. return -ENXIO;
  229. timer->io_base = of_iomap(np, 0);
  230. of_node_put(np);
  231. } else {
  232. if (omap_dm_timer_reserve_systimer(gptimer_id))
  233. return -ENODEV;
  234. sprintf(name, "timer%d", gptimer_id);
  235. oh_name = name;
  236. }
  237. omap_hwmod_setup_one(oh_name);
  238. oh = omap_hwmod_lookup(oh_name);
  239. if (!oh)
  240. return -ENODEV;
  241. if (!of_have_populated_dt()) {
  242. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  243. &irq_rsrc);
  244. if (r)
  245. return -ENXIO;
  246. timer->irq = irq_rsrc.start;
  247. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  248. &mem_rsrc);
  249. if (r)
  250. return -ENXIO;
  251. timer->phys_base = mem_rsrc.start;
  252. size = mem_rsrc.end - mem_rsrc.start;
  253. /* Static mapping, never released */
  254. timer->io_base = ioremap(timer->phys_base, size);
  255. }
  256. if (!timer->io_base)
  257. return -ENXIO;
  258. /* After the dmtimer is using hwmod these clocks won't be needed */
  259. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  260. if (IS_ERR(timer->fclk))
  261. return -ENODEV;
  262. omap_hwmod_enable(oh);
  263. /* FIXME: Need to remove hard-coded test on timer ID */
  264. if (gptimer_id != 12) {
  265. struct clk *src;
  266. src = clk_get(NULL, fck_source);
  267. if (IS_ERR(src)) {
  268. res = -EINVAL;
  269. } else {
  270. res = __omap_dm_timer_set_source(timer->fclk, src);
  271. if (IS_ERR_VALUE(res))
  272. pr_warn("%s: %s cannot set source\n",
  273. __func__, oh->name);
  274. clk_put(src);
  275. }
  276. }
  277. __omap_dm_timer_init_regs(timer);
  278. __omap_dm_timer_reset(timer, 1, 1);
  279. if (posted)
  280. __omap_dm_timer_enable_posted(timer);
  281. /* Check that the intended posted configuration matches the actual */
  282. if (posted != timer->posted)
  283. return -EINVAL;
  284. timer->rate = clk_get_rate(timer->fclk);
  285. timer->reserved = 1;
  286. return res;
  287. }
  288. static void __init omap2_gp_clockevent_init(int gptimer_id,
  289. const char *fck_source,
  290. const char *property)
  291. {
  292. int res;
  293. clkev.errata = omap_dm_timer_get_errata();
  294. /*
  295. * For clock-event timers we never read the timer counter and
  296. * so we are not impacted by errata i103 and i767. Therefore,
  297. * we can safely ignore this errata for clock-event timers.
  298. */
  299. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  300. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  301. OMAP_TIMER_POSTED);
  302. BUG_ON(res);
  303. omap2_gp_timer_irq.dev_id = &clkev;
  304. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  305. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  306. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  307. clockevent_gpt.shift);
  308. clockevent_gpt.max_delta_ns =
  309. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  310. clockevent_gpt.min_delta_ns =
  311. clockevent_delta2ns(3, &clockevent_gpt);
  312. /* Timer internal resynch latency. */
  313. clockevent_gpt.cpumask = cpu_possible_mask;
  314. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  315. clockevents_register_device(&clockevent_gpt);
  316. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  317. gptimer_id, clkev.rate);
  318. }
  319. /* Clocksource code */
  320. static struct omap_dm_timer clksrc;
  321. static bool use_gptimer_clksrc;
  322. /*
  323. * clocksource
  324. */
  325. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  326. {
  327. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  328. OMAP_TIMER_NONPOSTED);
  329. }
  330. static struct clocksource clocksource_gpt = {
  331. .name = "gp_timer",
  332. .rating = 300,
  333. .read = clocksource_read_cycles,
  334. .mask = CLOCKSOURCE_MASK(32),
  335. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  336. };
  337. static u32 notrace dmtimer_read_sched_clock(void)
  338. {
  339. if (clksrc.reserved)
  340. return __omap_dm_timer_read_counter(&clksrc,
  341. OMAP_TIMER_NONPOSTED);
  342. return 0;
  343. }
  344. #ifdef CONFIG_OMAP_32K_TIMER
  345. /* Setup free-running counter for clocksource */
  346. static int __init omap2_sync32k_clocksource_init(void)
  347. {
  348. int ret;
  349. struct device_node *np = NULL;
  350. struct omap_hwmod *oh;
  351. void __iomem *vbase;
  352. const char *oh_name = "counter_32k";
  353. /*
  354. * If device-tree is present, then search the DT blob
  355. * to see if the 32kHz counter is supported.
  356. */
  357. if (of_have_populated_dt()) {
  358. np = omap_get_timer_dt(omap_counter_match, NULL);
  359. if (!np)
  360. return -ENODEV;
  361. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  362. if (!oh_name)
  363. return -ENODEV;
  364. }
  365. /*
  366. * First check hwmod data is available for sync32k counter
  367. */
  368. oh = omap_hwmod_lookup(oh_name);
  369. if (!oh || oh->slaves_cnt == 0)
  370. return -ENODEV;
  371. omap_hwmod_setup_one(oh_name);
  372. if (np) {
  373. vbase = of_iomap(np, 0);
  374. of_node_put(np);
  375. } else {
  376. vbase = omap_hwmod_get_mpu_rt_va(oh);
  377. }
  378. if (!vbase) {
  379. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  380. return -ENXIO;
  381. }
  382. ret = omap_hwmod_enable(oh);
  383. if (ret) {
  384. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  385. __func__, ret);
  386. return ret;
  387. }
  388. ret = omap_init_clocksource_32k(vbase);
  389. if (ret) {
  390. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  391. __func__, ret);
  392. omap_hwmod_idle(oh);
  393. }
  394. return ret;
  395. }
  396. #else
  397. static inline int omap2_sync32k_clocksource_init(void)
  398. {
  399. return -ENODEV;
  400. }
  401. #endif
  402. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  403. const char *fck_source)
  404. {
  405. int res;
  406. clksrc.errata = omap_dm_timer_get_errata();
  407. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  408. OMAP_TIMER_NONPOSTED);
  409. BUG_ON(res);
  410. __omap_dm_timer_load_start(&clksrc,
  411. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  412. OMAP_TIMER_NONPOSTED);
  413. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  414. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  415. pr_err("Could not register clocksource %s\n",
  416. clocksource_gpt.name);
  417. else
  418. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  419. gptimer_id, clksrc.rate);
  420. }
  421. static void __init omap2_clocksource_init(int gptimer_id,
  422. const char *fck_source)
  423. {
  424. /*
  425. * First give preference to kernel parameter configuration
  426. * by user (clocksource="gp_timer").
  427. *
  428. * In case of missing kernel parameter for clocksource,
  429. * first check for availability for 32k-sync timer, in case
  430. * of failure in finding 32k_counter module or registering
  431. * it as clocksource, execution will fallback to gp-timer.
  432. */
  433. if (use_gptimer_clksrc == true)
  434. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  435. else if (omap2_sync32k_clocksource_init())
  436. /* Fall back to gp-timer code */
  437. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  438. }
  439. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  440. /*
  441. * The realtime counter also called master counter, is a free-running
  442. * counter, which is related to real time. It produces the count used
  443. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  444. * at a rate of 6.144 MHz. Because the device operates on different clocks
  445. * in different power modes, the master counter shifts operation between
  446. * clocks, adjusting the increment per clock in hardware accordingly to
  447. * maintain a constant count rate.
  448. */
  449. static void __init realtime_counter_init(void)
  450. {
  451. void __iomem *base;
  452. static struct clk *sys_clk;
  453. unsigned long rate;
  454. unsigned int reg, num, den;
  455. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  456. if (!base) {
  457. pr_err("%s: ioremap failed\n", __func__);
  458. return;
  459. }
  460. sys_clk = clk_get(NULL, "sys_clkin_ck");
  461. if (IS_ERR(sys_clk)) {
  462. pr_err("%s: failed to get system clock handle\n", __func__);
  463. iounmap(base);
  464. return;
  465. }
  466. rate = clk_get_rate(sys_clk);
  467. /* Numerator/denumerator values refer TRM Realtime Counter section */
  468. switch (rate) {
  469. case 1200000:
  470. num = 64;
  471. den = 125;
  472. break;
  473. case 1300000:
  474. num = 768;
  475. den = 1625;
  476. break;
  477. case 19200000:
  478. num = 8;
  479. den = 25;
  480. break;
  481. case 2600000:
  482. num = 384;
  483. den = 1625;
  484. break;
  485. case 2700000:
  486. num = 256;
  487. den = 1125;
  488. break;
  489. case 38400000:
  490. default:
  491. /* Program it for 38.4 MHz */
  492. num = 4;
  493. den = 25;
  494. break;
  495. }
  496. /* Program numerator and denumerator registers */
  497. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  498. NUMERATOR_DENUMERATOR_MASK;
  499. reg |= num;
  500. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  501. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  502. NUMERATOR_DENUMERATOR_MASK;
  503. reg |= den;
  504. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  505. iounmap(base);
  506. }
  507. #else
  508. static inline void __init realtime_counter_init(void)
  509. {}
  510. #endif
  511. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  512. clksrc_nr, clksrc_src) \
  513. static void __init omap##name##_timer_init(void) \
  514. { \
  515. omap_dmtimer_init(); \
  516. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  517. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  518. }
  519. #define OMAP_SYS_TIMER(name) \
  520. struct sys_timer omap##name##_timer = { \
  521. .init = omap##name##_timer_init, \
  522. };
  523. #ifdef CONFIG_ARCH_OMAP2
  524. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, "ti,timer-alwon",
  525. 2, OMAP2_MPU_SOURCE)
  526. OMAP_SYS_TIMER(2)
  527. #endif
  528. #ifdef CONFIG_ARCH_OMAP3
  529. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, "ti,timer-alwon",
  530. 2, OMAP3_MPU_SOURCE)
  531. OMAP_SYS_TIMER(3)
  532. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  533. TIMER_PROP_SECURE, 2, OMAP3_MPU_SOURCE)
  534. OMAP_SYS_TIMER(3_secure)
  535. #endif
  536. #ifdef CONFIG_SOC_AM33XX
  537. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  538. 2, OMAP4_MPU_SOURCE)
  539. OMAP_SYS_TIMER(3_am33xx)
  540. #endif
  541. #ifdef CONFIG_ARCH_OMAP4
  542. #ifdef CONFIG_LOCAL_TIMERS
  543. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  544. OMAP44XX_LOCAL_TWD_BASE, 29);
  545. #endif
  546. static void __init omap4_timer_init(void)
  547. {
  548. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  549. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  550. #ifdef CONFIG_LOCAL_TIMERS
  551. /* Local timers are not supprted on OMAP4430 ES1.0 */
  552. if (omap_rev() != OMAP4430_REV_ES1_0) {
  553. int err;
  554. if (of_have_populated_dt()) {
  555. twd_local_timer_of_register();
  556. return;
  557. }
  558. err = twd_local_timer_register(&twd_local_timer);
  559. if (err)
  560. pr_err("twd_local_timer_register failed %d\n", err);
  561. }
  562. #endif
  563. }
  564. OMAP_SYS_TIMER(4)
  565. #endif
  566. #ifdef CONFIG_SOC_OMAP5
  567. static void __init omap5_timer_init(void)
  568. {
  569. int err;
  570. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE, "ti,timer-alwon");
  571. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  572. realtime_counter_init();
  573. err = arch_timer_of_register();
  574. if (err)
  575. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  576. }
  577. OMAP_SYS_TIMER(5)
  578. #endif
  579. /**
  580. * omap_timer_init - build and register timer device with an
  581. * associated timer hwmod
  582. * @oh: timer hwmod pointer to be used to build timer device
  583. * @user: parameter that can be passed from calling hwmod API
  584. *
  585. * Called by omap_hwmod_for_each_by_class to register each of the timer
  586. * devices present in the system. The number of timer devices is known
  587. * by parsing through the hwmod database for a given class name. At the
  588. * end of function call memory is allocated for timer device and it is
  589. * registered to the framework ready to be proved by the driver.
  590. */
  591. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  592. {
  593. int id;
  594. int ret = 0;
  595. char *name = "omap_timer";
  596. struct dmtimer_platform_data *pdata;
  597. struct platform_device *pdev;
  598. struct omap_timer_capability_dev_attr *timer_dev_attr;
  599. pr_debug("%s: %s\n", __func__, oh->name);
  600. /* on secure device, do not register secure timer */
  601. timer_dev_attr = oh->dev_attr;
  602. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  603. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  604. return ret;
  605. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  606. if (!pdata) {
  607. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  608. return -ENOMEM;
  609. }
  610. /*
  611. * Extract the IDs from name field in hwmod database
  612. * and use the same for constructing ids' for the
  613. * timer devices. In a way, we are avoiding usage of
  614. * static variable witin the function to do the same.
  615. * CAUTION: We have to be careful and make sure the
  616. * name in hwmod database does not change in which case
  617. * we might either make corresponding change here or
  618. * switch back static variable mechanism.
  619. */
  620. sscanf(oh->name, "timer%2d", &id);
  621. if (timer_dev_attr)
  622. pdata->timer_capability = timer_dev_attr->timer_capability;
  623. pdata->timer_errata = omap_dm_timer_get_errata();
  624. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  625. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  626. NULL, 0, 0);
  627. if (IS_ERR(pdev)) {
  628. pr_err("%s: Can't build omap_device for %s: %s.\n",
  629. __func__, name, oh->name);
  630. ret = -EINVAL;
  631. }
  632. kfree(pdata);
  633. return ret;
  634. }
  635. /**
  636. * omap2_dm_timer_init - top level regular device initialization
  637. *
  638. * Uses dedicated hwmod api to parse through hwmod database for
  639. * given class name and then build and register the timer device.
  640. */
  641. static int __init omap2_dm_timer_init(void)
  642. {
  643. int ret;
  644. /* If dtb is there, the devices will be created dynamically */
  645. if (of_have_populated_dt())
  646. return -ENODEV;
  647. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  648. if (unlikely(ret)) {
  649. pr_err("%s: device registration failed.\n", __func__);
  650. return -EINVAL;
  651. }
  652. return 0;
  653. }
  654. arch_initcall(omap2_dm_timer_init);
  655. /**
  656. * omap2_override_clocksource - clocksource override with user configuration
  657. *
  658. * Allows user to override default clocksource, using kernel parameter
  659. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  660. *
  661. * Note that, here we are using same standard kernel parameter "clocksource=",
  662. * and not introducing any OMAP specific interface.
  663. */
  664. static int __init omap2_override_clocksource(char *str)
  665. {
  666. if (!str)
  667. return 0;
  668. /*
  669. * For OMAP architecture, we only have two options
  670. * - sync_32k (default)
  671. * - gp_timer (sys_clk based)
  672. */
  673. if (!strcmp(str, "gp_timer"))
  674. use_gptimer_clksrc = true;
  675. return 0;
  676. }
  677. early_param("clocksource", omap2_override_clocksource);