radeon.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. /*
  91. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  92. * symbol;
  93. */
  94. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  95. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  96. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  97. #define RADEON_IB_POOL_SIZE 16
  98. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  99. #define RADEONFB_CONN_LIMIT 4
  100. #define RADEON_BIOS_NUM_SCRATCH 8
  101. /*
  102. * Errata workarounds.
  103. */
  104. enum radeon_pll_errata {
  105. CHIP_ERRATA_R300_CG = 0x00000001,
  106. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  107. CHIP_ERRATA_PLL_DELAY = 0x00000004
  108. };
  109. struct radeon_device;
  110. /*
  111. * BIOS.
  112. */
  113. #define ATRM_BIOS_PAGE 4096
  114. #if defined(CONFIG_VGA_SWITCHEROO)
  115. bool radeon_atrm_supported(struct pci_dev *pdev);
  116. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  117. #else
  118. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  119. {
  120. return false;
  121. }
  122. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  123. return -EINVAL;
  124. }
  125. #endif
  126. bool radeon_get_bios(struct radeon_device *rdev);
  127. /*
  128. * Dummy page
  129. */
  130. struct radeon_dummy_page {
  131. struct page *page;
  132. dma_addr_t addr;
  133. };
  134. int radeon_dummy_page_init(struct radeon_device *rdev);
  135. void radeon_dummy_page_fini(struct radeon_device *rdev);
  136. /*
  137. * Clocks
  138. */
  139. struct radeon_clock {
  140. struct radeon_pll p1pll;
  141. struct radeon_pll p2pll;
  142. struct radeon_pll dcpll;
  143. struct radeon_pll spll;
  144. struct radeon_pll mpll;
  145. /* 10 Khz units */
  146. uint32_t default_mclk;
  147. uint32_t default_sclk;
  148. uint32_t default_dispclk;
  149. uint32_t dp_extclk;
  150. uint32_t max_pixel_clock;
  151. };
  152. /*
  153. * Power management
  154. */
  155. int radeon_pm_init(struct radeon_device *rdev);
  156. void radeon_pm_fini(struct radeon_device *rdev);
  157. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  158. void radeon_pm_suspend(struct radeon_device *rdev);
  159. void radeon_pm_resume(struct radeon_device *rdev);
  160. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  161. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  162. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  163. void rs690_pm_info(struct radeon_device *rdev);
  164. extern int rv6xx_get_temp(struct radeon_device *rdev);
  165. extern int rv770_get_temp(struct radeon_device *rdev);
  166. extern int evergreen_get_temp(struct radeon_device *rdev);
  167. extern int sumo_get_temp(struct radeon_device *rdev);
  168. /*
  169. * Fences.
  170. */
  171. struct radeon_fence_driver {
  172. uint32_t scratch_reg;
  173. atomic_t seq;
  174. uint32_t last_seq;
  175. unsigned long last_jiffies;
  176. unsigned long last_timeout;
  177. wait_queue_head_t queue;
  178. rwlock_t lock;
  179. struct list_head created;
  180. struct list_head emited;
  181. struct list_head signaled;
  182. bool initialized;
  183. };
  184. struct radeon_fence {
  185. struct radeon_device *rdev;
  186. struct kref kref;
  187. struct list_head list;
  188. /* protected by radeon_fence.lock */
  189. uint32_t seq;
  190. bool emited;
  191. bool signaled;
  192. };
  193. int radeon_fence_driver_init(struct radeon_device *rdev);
  194. void radeon_fence_driver_fini(struct radeon_device *rdev);
  195. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  196. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  197. void radeon_fence_process(struct radeon_device *rdev);
  198. bool radeon_fence_signaled(struct radeon_fence *fence);
  199. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  200. int radeon_fence_wait_next(struct radeon_device *rdev);
  201. int radeon_fence_wait_last(struct radeon_device *rdev);
  202. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  203. void radeon_fence_unref(struct radeon_fence **fence);
  204. /*
  205. * Tiling registers
  206. */
  207. struct radeon_surface_reg {
  208. struct radeon_bo *bo;
  209. };
  210. #define RADEON_GEM_MAX_SURFACES 8
  211. /*
  212. * TTM.
  213. */
  214. struct radeon_mman {
  215. struct ttm_bo_global_ref bo_global_ref;
  216. struct drm_global_reference mem_global_ref;
  217. struct ttm_bo_device bdev;
  218. bool mem_global_referenced;
  219. bool initialized;
  220. };
  221. struct radeon_bo {
  222. /* Protected by gem.mutex */
  223. struct list_head list;
  224. /* Protected by tbo.reserved */
  225. u32 placements[3];
  226. struct ttm_placement placement;
  227. struct ttm_buffer_object tbo;
  228. struct ttm_bo_kmap_obj kmap;
  229. unsigned pin_count;
  230. void *kptr;
  231. u32 tiling_flags;
  232. u32 pitch;
  233. int surface_reg;
  234. /* Constant after initialization */
  235. struct radeon_device *rdev;
  236. struct drm_gem_object gem_base;
  237. };
  238. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  239. struct radeon_bo_list {
  240. struct ttm_validate_buffer tv;
  241. struct radeon_bo *bo;
  242. uint64_t gpu_offset;
  243. unsigned rdomain;
  244. unsigned wdomain;
  245. u32 tiling_flags;
  246. };
  247. /*
  248. * GEM objects.
  249. */
  250. struct radeon_gem {
  251. struct mutex mutex;
  252. struct list_head objects;
  253. };
  254. int radeon_gem_init(struct radeon_device *rdev);
  255. void radeon_gem_fini(struct radeon_device *rdev);
  256. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  257. int alignment, int initial_domain,
  258. bool discardable, bool kernel,
  259. struct drm_gem_object **obj);
  260. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  261. uint64_t *gpu_addr);
  262. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  263. int radeon_mode_dumb_create(struct drm_file *file_priv,
  264. struct drm_device *dev,
  265. struct drm_mode_create_dumb *args);
  266. int radeon_mode_dumb_mmap(struct drm_file *filp,
  267. struct drm_device *dev,
  268. uint32_t handle, uint64_t *offset_p);
  269. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  270. struct drm_device *dev,
  271. uint32_t handle);
  272. /*
  273. * GART structures, functions & helpers
  274. */
  275. struct radeon_mc;
  276. struct radeon_gart_table_ram {
  277. volatile uint32_t *ptr;
  278. };
  279. struct radeon_gart_table_vram {
  280. struct radeon_bo *robj;
  281. volatile uint32_t *ptr;
  282. };
  283. union radeon_gart_table {
  284. struct radeon_gart_table_ram ram;
  285. struct radeon_gart_table_vram vram;
  286. };
  287. #define RADEON_GPU_PAGE_SIZE 4096
  288. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  289. struct radeon_gart {
  290. dma_addr_t table_addr;
  291. unsigned num_gpu_pages;
  292. unsigned num_cpu_pages;
  293. unsigned table_size;
  294. union radeon_gart_table table;
  295. struct page **pages;
  296. dma_addr_t *pages_addr;
  297. bool *ttm_alloced;
  298. bool ready;
  299. };
  300. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  301. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  302. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  303. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  304. int radeon_gart_init(struct radeon_device *rdev);
  305. void radeon_gart_fini(struct radeon_device *rdev);
  306. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  307. int pages);
  308. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  309. int pages, struct page **pagelist,
  310. dma_addr_t *dma_addr);
  311. /*
  312. * GPU MC structures, functions & helpers
  313. */
  314. struct radeon_mc {
  315. resource_size_t aper_size;
  316. resource_size_t aper_base;
  317. resource_size_t agp_base;
  318. /* for some chips with <= 32MB we need to lie
  319. * about vram size near mc fb location */
  320. u64 mc_vram_size;
  321. u64 visible_vram_size;
  322. u64 gtt_size;
  323. u64 gtt_start;
  324. u64 gtt_end;
  325. u64 vram_start;
  326. u64 vram_end;
  327. unsigned vram_width;
  328. u64 real_vram_size;
  329. int vram_mtrr;
  330. bool vram_is_ddr;
  331. bool igp_sideport_enabled;
  332. u64 gtt_base_align;
  333. };
  334. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  335. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  336. /*
  337. * GPU scratch registers structures, functions & helpers
  338. */
  339. struct radeon_scratch {
  340. unsigned num_reg;
  341. uint32_t reg_base;
  342. bool free[32];
  343. uint32_t reg[32];
  344. };
  345. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  346. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  347. /*
  348. * IRQS.
  349. */
  350. struct radeon_unpin_work {
  351. struct work_struct work;
  352. struct radeon_device *rdev;
  353. int crtc_id;
  354. struct radeon_fence *fence;
  355. struct drm_pending_vblank_event *event;
  356. struct radeon_bo *old_rbo;
  357. u64 new_crtc_base;
  358. };
  359. struct r500_irq_stat_regs {
  360. u32 disp_int;
  361. };
  362. struct r600_irq_stat_regs {
  363. u32 disp_int;
  364. u32 disp_int_cont;
  365. u32 disp_int_cont2;
  366. u32 d1grph_int;
  367. u32 d2grph_int;
  368. };
  369. struct evergreen_irq_stat_regs {
  370. u32 disp_int;
  371. u32 disp_int_cont;
  372. u32 disp_int_cont2;
  373. u32 disp_int_cont3;
  374. u32 disp_int_cont4;
  375. u32 disp_int_cont5;
  376. u32 d1grph_int;
  377. u32 d2grph_int;
  378. u32 d3grph_int;
  379. u32 d4grph_int;
  380. u32 d5grph_int;
  381. u32 d6grph_int;
  382. };
  383. union radeon_irq_stat_regs {
  384. struct r500_irq_stat_regs r500;
  385. struct r600_irq_stat_regs r600;
  386. struct evergreen_irq_stat_regs evergreen;
  387. };
  388. struct radeon_irq {
  389. bool installed;
  390. bool sw_int;
  391. /* FIXME: use a define max crtc rather than hardcode it */
  392. bool crtc_vblank_int[6];
  393. bool pflip[6];
  394. wait_queue_head_t vblank_queue;
  395. /* FIXME: use defines for max hpd/dacs */
  396. bool hpd[6];
  397. bool gui_idle;
  398. bool gui_idle_acked;
  399. wait_queue_head_t idle_queue;
  400. /* FIXME: use defines for max HDMI blocks */
  401. bool hdmi[2];
  402. spinlock_t sw_lock;
  403. int sw_refcount;
  404. union radeon_irq_stat_regs stat_regs;
  405. spinlock_t pflip_lock[6];
  406. int pflip_refcount[6];
  407. };
  408. int radeon_irq_kms_init(struct radeon_device *rdev);
  409. void radeon_irq_kms_fini(struct radeon_device *rdev);
  410. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  411. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  412. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  413. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  414. /*
  415. * CP & ring.
  416. */
  417. struct radeon_ib {
  418. struct list_head list;
  419. unsigned idx;
  420. uint64_t gpu_addr;
  421. struct radeon_fence *fence;
  422. uint32_t *ptr;
  423. uint32_t length_dw;
  424. bool free;
  425. };
  426. /*
  427. * locking -
  428. * mutex protects scheduled_ibs, ready, alloc_bm
  429. */
  430. struct radeon_ib_pool {
  431. struct mutex mutex;
  432. struct radeon_bo *robj;
  433. struct list_head bogus_ib;
  434. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  435. bool ready;
  436. unsigned head_id;
  437. };
  438. struct radeon_cp {
  439. struct radeon_bo *ring_obj;
  440. volatile uint32_t *ring;
  441. unsigned rptr;
  442. unsigned wptr;
  443. unsigned wptr_old;
  444. unsigned ring_size;
  445. unsigned ring_free_dw;
  446. int count_dw;
  447. uint64_t gpu_addr;
  448. uint32_t align_mask;
  449. uint32_t ptr_mask;
  450. struct mutex mutex;
  451. bool ready;
  452. };
  453. /*
  454. * R6xx+ IH ring
  455. */
  456. struct r600_ih {
  457. struct radeon_bo *ring_obj;
  458. volatile uint32_t *ring;
  459. unsigned rptr;
  460. unsigned wptr;
  461. unsigned wptr_old;
  462. unsigned ring_size;
  463. uint64_t gpu_addr;
  464. uint32_t ptr_mask;
  465. spinlock_t lock;
  466. bool enabled;
  467. };
  468. struct r600_blit {
  469. struct mutex mutex;
  470. struct radeon_bo *shader_obj;
  471. u64 shader_gpu_addr;
  472. u32 vs_offset, ps_offset;
  473. u32 state_offset;
  474. u32 state_len;
  475. u32 vb_used, vb_total;
  476. struct radeon_ib *vb_ib;
  477. };
  478. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  479. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  480. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  481. int radeon_ib_pool_init(struct radeon_device *rdev);
  482. void radeon_ib_pool_fini(struct radeon_device *rdev);
  483. int radeon_ib_test(struct radeon_device *rdev);
  484. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  485. /* Ring access between begin & end cannot sleep */
  486. void radeon_ring_free_size(struct radeon_device *rdev);
  487. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  488. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  489. void radeon_ring_commit(struct radeon_device *rdev);
  490. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  491. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  492. int radeon_ring_test(struct radeon_device *rdev);
  493. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  494. void radeon_ring_fini(struct radeon_device *rdev);
  495. /*
  496. * CS.
  497. */
  498. struct radeon_cs_reloc {
  499. struct drm_gem_object *gobj;
  500. struct radeon_bo *robj;
  501. struct radeon_bo_list lobj;
  502. uint32_t handle;
  503. uint32_t flags;
  504. };
  505. struct radeon_cs_chunk {
  506. uint32_t chunk_id;
  507. uint32_t length_dw;
  508. int kpage_idx[2];
  509. uint32_t *kpage[2];
  510. uint32_t *kdata;
  511. void __user *user_ptr;
  512. int last_copied_page;
  513. int last_page_index;
  514. };
  515. struct radeon_cs_parser {
  516. struct device *dev;
  517. struct radeon_device *rdev;
  518. struct drm_file *filp;
  519. /* chunks */
  520. unsigned nchunks;
  521. struct radeon_cs_chunk *chunks;
  522. uint64_t *chunks_array;
  523. /* IB */
  524. unsigned idx;
  525. /* relocations */
  526. unsigned nrelocs;
  527. struct radeon_cs_reloc *relocs;
  528. struct radeon_cs_reloc **relocs_ptr;
  529. struct list_head validated;
  530. /* indices of various chunks */
  531. int chunk_ib_idx;
  532. int chunk_relocs_idx;
  533. struct radeon_ib *ib;
  534. void *track;
  535. unsigned family;
  536. int parser_error;
  537. };
  538. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  539. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  540. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  541. {
  542. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  543. u32 pg_idx, pg_offset;
  544. u32 idx_value = 0;
  545. int new_page;
  546. pg_idx = (idx * 4) / PAGE_SIZE;
  547. pg_offset = (idx * 4) % PAGE_SIZE;
  548. if (ibc->kpage_idx[0] == pg_idx)
  549. return ibc->kpage[0][pg_offset/4];
  550. if (ibc->kpage_idx[1] == pg_idx)
  551. return ibc->kpage[1][pg_offset/4];
  552. new_page = radeon_cs_update_pages(p, pg_idx);
  553. if (new_page < 0) {
  554. p->parser_error = new_page;
  555. return 0;
  556. }
  557. idx_value = ibc->kpage[new_page][pg_offset/4];
  558. return idx_value;
  559. }
  560. struct radeon_cs_packet {
  561. unsigned idx;
  562. unsigned type;
  563. unsigned reg;
  564. unsigned opcode;
  565. int count;
  566. unsigned one_reg_wr;
  567. };
  568. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  569. struct radeon_cs_packet *pkt,
  570. unsigned idx, unsigned reg);
  571. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  572. struct radeon_cs_packet *pkt);
  573. /*
  574. * AGP
  575. */
  576. int radeon_agp_init(struct radeon_device *rdev);
  577. void radeon_agp_resume(struct radeon_device *rdev);
  578. void radeon_agp_suspend(struct radeon_device *rdev);
  579. void radeon_agp_fini(struct radeon_device *rdev);
  580. /*
  581. * Writeback
  582. */
  583. struct radeon_wb {
  584. struct radeon_bo *wb_obj;
  585. volatile uint32_t *wb;
  586. uint64_t gpu_addr;
  587. bool enabled;
  588. bool use_event;
  589. };
  590. #define RADEON_WB_SCRATCH_OFFSET 0
  591. #define RADEON_WB_CP_RPTR_OFFSET 1024
  592. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  593. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  594. #define R600_WB_IH_WPTR_OFFSET 2048
  595. #define R600_WB_EVENT_OFFSET 3072
  596. /**
  597. * struct radeon_pm - power management datas
  598. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  599. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  600. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  601. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  602. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  603. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  604. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  605. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  606. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  607. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  608. * @needed_bandwidth: current bandwidth needs
  609. *
  610. * It keeps track of various data needed to take powermanagement decision.
  611. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  612. * Equation between gpu/memory clock and available bandwidth is hw dependent
  613. * (type of memory, bus size, efficiency, ...)
  614. */
  615. enum radeon_pm_method {
  616. PM_METHOD_PROFILE,
  617. PM_METHOD_DYNPM,
  618. };
  619. enum radeon_dynpm_state {
  620. DYNPM_STATE_DISABLED,
  621. DYNPM_STATE_MINIMUM,
  622. DYNPM_STATE_PAUSED,
  623. DYNPM_STATE_ACTIVE,
  624. DYNPM_STATE_SUSPENDED,
  625. };
  626. enum radeon_dynpm_action {
  627. DYNPM_ACTION_NONE,
  628. DYNPM_ACTION_MINIMUM,
  629. DYNPM_ACTION_DOWNCLOCK,
  630. DYNPM_ACTION_UPCLOCK,
  631. DYNPM_ACTION_DEFAULT
  632. };
  633. enum radeon_voltage_type {
  634. VOLTAGE_NONE = 0,
  635. VOLTAGE_GPIO,
  636. VOLTAGE_VDDC,
  637. VOLTAGE_SW
  638. };
  639. enum radeon_pm_state_type {
  640. POWER_STATE_TYPE_DEFAULT,
  641. POWER_STATE_TYPE_POWERSAVE,
  642. POWER_STATE_TYPE_BATTERY,
  643. POWER_STATE_TYPE_BALANCED,
  644. POWER_STATE_TYPE_PERFORMANCE,
  645. };
  646. enum radeon_pm_profile_type {
  647. PM_PROFILE_DEFAULT,
  648. PM_PROFILE_AUTO,
  649. PM_PROFILE_LOW,
  650. PM_PROFILE_MID,
  651. PM_PROFILE_HIGH,
  652. };
  653. #define PM_PROFILE_DEFAULT_IDX 0
  654. #define PM_PROFILE_LOW_SH_IDX 1
  655. #define PM_PROFILE_MID_SH_IDX 2
  656. #define PM_PROFILE_HIGH_SH_IDX 3
  657. #define PM_PROFILE_LOW_MH_IDX 4
  658. #define PM_PROFILE_MID_MH_IDX 5
  659. #define PM_PROFILE_HIGH_MH_IDX 6
  660. #define PM_PROFILE_MAX 7
  661. struct radeon_pm_profile {
  662. int dpms_off_ps_idx;
  663. int dpms_on_ps_idx;
  664. int dpms_off_cm_idx;
  665. int dpms_on_cm_idx;
  666. };
  667. enum radeon_int_thermal_type {
  668. THERMAL_TYPE_NONE,
  669. THERMAL_TYPE_RV6XX,
  670. THERMAL_TYPE_RV770,
  671. THERMAL_TYPE_EVERGREEN,
  672. THERMAL_TYPE_SUMO,
  673. THERMAL_TYPE_NI,
  674. };
  675. struct radeon_voltage {
  676. enum radeon_voltage_type type;
  677. /* gpio voltage */
  678. struct radeon_gpio_rec gpio;
  679. u32 delay; /* delay in usec from voltage drop to sclk change */
  680. bool active_high; /* voltage drop is active when bit is high */
  681. /* VDDC voltage */
  682. u8 vddc_id; /* index into vddc voltage table */
  683. u8 vddci_id; /* index into vddci voltage table */
  684. bool vddci_enabled;
  685. /* r6xx+ sw */
  686. u16 voltage;
  687. /* evergreen+ vddci */
  688. u16 vddci;
  689. };
  690. /* clock mode flags */
  691. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  692. struct radeon_pm_clock_info {
  693. /* memory clock */
  694. u32 mclk;
  695. /* engine clock */
  696. u32 sclk;
  697. /* voltage info */
  698. struct radeon_voltage voltage;
  699. /* standardized clock flags */
  700. u32 flags;
  701. };
  702. /* state flags */
  703. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  704. struct radeon_power_state {
  705. enum radeon_pm_state_type type;
  706. /* XXX: use a define for num clock modes */
  707. struct radeon_pm_clock_info clock_info[8];
  708. /* number of valid clock modes in this power state */
  709. int num_clock_modes;
  710. struct radeon_pm_clock_info *default_clock_mode;
  711. /* standardized state flags */
  712. u32 flags;
  713. u32 misc; /* vbios specific flags */
  714. u32 misc2; /* vbios specific flags */
  715. int pcie_lanes; /* pcie lanes */
  716. };
  717. /*
  718. * Some modes are overclocked by very low value, accept them
  719. */
  720. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  721. struct radeon_pm {
  722. struct mutex mutex;
  723. u32 active_crtcs;
  724. int active_crtc_count;
  725. int req_vblank;
  726. bool vblank_sync;
  727. bool gui_idle;
  728. fixed20_12 max_bandwidth;
  729. fixed20_12 igp_sideport_mclk;
  730. fixed20_12 igp_system_mclk;
  731. fixed20_12 igp_ht_link_clk;
  732. fixed20_12 igp_ht_link_width;
  733. fixed20_12 k8_bandwidth;
  734. fixed20_12 sideport_bandwidth;
  735. fixed20_12 ht_bandwidth;
  736. fixed20_12 core_bandwidth;
  737. fixed20_12 sclk;
  738. fixed20_12 mclk;
  739. fixed20_12 needed_bandwidth;
  740. struct radeon_power_state *power_state;
  741. /* number of valid power states */
  742. int num_power_states;
  743. int current_power_state_index;
  744. int current_clock_mode_index;
  745. int requested_power_state_index;
  746. int requested_clock_mode_index;
  747. int default_power_state_index;
  748. u32 current_sclk;
  749. u32 current_mclk;
  750. u16 current_vddc;
  751. u16 current_vddci;
  752. u32 default_sclk;
  753. u32 default_mclk;
  754. u16 default_vddc;
  755. u16 default_vddci;
  756. struct radeon_i2c_chan *i2c_bus;
  757. /* selected pm method */
  758. enum radeon_pm_method pm_method;
  759. /* dynpm power management */
  760. struct delayed_work dynpm_idle_work;
  761. enum radeon_dynpm_state dynpm_state;
  762. enum radeon_dynpm_action dynpm_planned_action;
  763. unsigned long dynpm_action_timeout;
  764. bool dynpm_can_upclock;
  765. bool dynpm_can_downclock;
  766. /* profile-based power management */
  767. enum radeon_pm_profile_type profile;
  768. int profile_index;
  769. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  770. /* internal thermal controller on rv6xx+ */
  771. enum radeon_int_thermal_type int_thermal_type;
  772. struct device *int_hwmon_dev;
  773. };
  774. /*
  775. * Benchmarking
  776. */
  777. void radeon_benchmark(struct radeon_device *rdev);
  778. /*
  779. * Testing
  780. */
  781. void radeon_test_moves(struct radeon_device *rdev);
  782. /*
  783. * Debugfs
  784. */
  785. int radeon_debugfs_add_files(struct radeon_device *rdev,
  786. struct drm_info_list *files,
  787. unsigned nfiles);
  788. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  789. /*
  790. * ASIC specific functions.
  791. */
  792. struct radeon_asic {
  793. int (*init)(struct radeon_device *rdev);
  794. void (*fini)(struct radeon_device *rdev);
  795. int (*resume)(struct radeon_device *rdev);
  796. int (*suspend)(struct radeon_device *rdev);
  797. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  798. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  799. int (*asic_reset)(struct radeon_device *rdev);
  800. void (*gart_tlb_flush)(struct radeon_device *rdev);
  801. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  802. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  803. void (*cp_fini)(struct radeon_device *rdev);
  804. void (*cp_disable)(struct radeon_device *rdev);
  805. void (*cp_commit)(struct radeon_device *rdev);
  806. void (*ring_start)(struct radeon_device *rdev);
  807. int (*ring_test)(struct radeon_device *rdev);
  808. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  809. int (*irq_set)(struct radeon_device *rdev);
  810. int (*irq_process)(struct radeon_device *rdev);
  811. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  812. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  813. int (*cs_parse)(struct radeon_cs_parser *p);
  814. int (*copy_blit)(struct radeon_device *rdev,
  815. uint64_t src_offset,
  816. uint64_t dst_offset,
  817. unsigned num_pages,
  818. struct radeon_fence *fence);
  819. int (*copy_dma)(struct radeon_device *rdev,
  820. uint64_t src_offset,
  821. uint64_t dst_offset,
  822. unsigned num_pages,
  823. struct radeon_fence *fence);
  824. int (*copy)(struct radeon_device *rdev,
  825. uint64_t src_offset,
  826. uint64_t dst_offset,
  827. unsigned num_pages,
  828. struct radeon_fence *fence);
  829. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  830. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  831. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  832. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  833. int (*get_pcie_lanes)(struct radeon_device *rdev);
  834. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  835. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  836. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  837. uint32_t tiling_flags, uint32_t pitch,
  838. uint32_t offset, uint32_t obj_size);
  839. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  840. void (*bandwidth_update)(struct radeon_device *rdev);
  841. void (*hpd_init)(struct radeon_device *rdev);
  842. void (*hpd_fini)(struct radeon_device *rdev);
  843. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  844. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  845. /* ioctl hw specific callback. Some hw might want to perform special
  846. * operation on specific ioctl. For instance on wait idle some hw
  847. * might want to perform and HDP flush through MMIO as it seems that
  848. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  849. * through ring.
  850. */
  851. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  852. bool (*gui_idle)(struct radeon_device *rdev);
  853. /* power management */
  854. void (*pm_misc)(struct radeon_device *rdev);
  855. void (*pm_prepare)(struct radeon_device *rdev);
  856. void (*pm_finish)(struct radeon_device *rdev);
  857. void (*pm_init_profile)(struct radeon_device *rdev);
  858. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  859. /* pageflipping */
  860. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  861. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  862. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  863. };
  864. /*
  865. * Asic structures
  866. */
  867. struct r100_gpu_lockup {
  868. unsigned long last_jiffies;
  869. u32 last_cp_rptr;
  870. };
  871. struct r100_asic {
  872. const unsigned *reg_safe_bm;
  873. unsigned reg_safe_bm_size;
  874. u32 hdp_cntl;
  875. struct r100_gpu_lockup lockup;
  876. };
  877. struct r300_asic {
  878. const unsigned *reg_safe_bm;
  879. unsigned reg_safe_bm_size;
  880. u32 resync_scratch;
  881. u32 hdp_cntl;
  882. struct r100_gpu_lockup lockup;
  883. };
  884. struct r600_asic {
  885. unsigned max_pipes;
  886. unsigned max_tile_pipes;
  887. unsigned max_simds;
  888. unsigned max_backends;
  889. unsigned max_gprs;
  890. unsigned max_threads;
  891. unsigned max_stack_entries;
  892. unsigned max_hw_contexts;
  893. unsigned max_gs_threads;
  894. unsigned sx_max_export_size;
  895. unsigned sx_max_export_pos_size;
  896. unsigned sx_max_export_smx_size;
  897. unsigned sq_num_cf_insts;
  898. unsigned tiling_nbanks;
  899. unsigned tiling_npipes;
  900. unsigned tiling_group_size;
  901. unsigned tile_config;
  902. struct r100_gpu_lockup lockup;
  903. };
  904. struct rv770_asic {
  905. unsigned max_pipes;
  906. unsigned max_tile_pipes;
  907. unsigned max_simds;
  908. unsigned max_backends;
  909. unsigned max_gprs;
  910. unsigned max_threads;
  911. unsigned max_stack_entries;
  912. unsigned max_hw_contexts;
  913. unsigned max_gs_threads;
  914. unsigned sx_max_export_size;
  915. unsigned sx_max_export_pos_size;
  916. unsigned sx_max_export_smx_size;
  917. unsigned sq_num_cf_insts;
  918. unsigned sx_num_of_sets;
  919. unsigned sc_prim_fifo_size;
  920. unsigned sc_hiz_tile_fifo_size;
  921. unsigned sc_earlyz_tile_fifo_fize;
  922. unsigned tiling_nbanks;
  923. unsigned tiling_npipes;
  924. unsigned tiling_group_size;
  925. unsigned tile_config;
  926. struct r100_gpu_lockup lockup;
  927. };
  928. struct evergreen_asic {
  929. unsigned num_ses;
  930. unsigned max_pipes;
  931. unsigned max_tile_pipes;
  932. unsigned max_simds;
  933. unsigned max_backends;
  934. unsigned max_gprs;
  935. unsigned max_threads;
  936. unsigned max_stack_entries;
  937. unsigned max_hw_contexts;
  938. unsigned max_gs_threads;
  939. unsigned sx_max_export_size;
  940. unsigned sx_max_export_pos_size;
  941. unsigned sx_max_export_smx_size;
  942. unsigned sq_num_cf_insts;
  943. unsigned sx_num_of_sets;
  944. unsigned sc_prim_fifo_size;
  945. unsigned sc_hiz_tile_fifo_size;
  946. unsigned sc_earlyz_tile_fifo_size;
  947. unsigned tiling_nbanks;
  948. unsigned tiling_npipes;
  949. unsigned tiling_group_size;
  950. unsigned tile_config;
  951. struct r100_gpu_lockup lockup;
  952. };
  953. struct cayman_asic {
  954. unsigned max_shader_engines;
  955. unsigned max_pipes_per_simd;
  956. unsigned max_tile_pipes;
  957. unsigned max_simds_per_se;
  958. unsigned max_backends_per_se;
  959. unsigned max_texture_channel_caches;
  960. unsigned max_gprs;
  961. unsigned max_threads;
  962. unsigned max_gs_threads;
  963. unsigned max_stack_entries;
  964. unsigned sx_num_of_sets;
  965. unsigned sx_max_export_size;
  966. unsigned sx_max_export_pos_size;
  967. unsigned sx_max_export_smx_size;
  968. unsigned max_hw_contexts;
  969. unsigned sq_num_cf_insts;
  970. unsigned sc_prim_fifo_size;
  971. unsigned sc_hiz_tile_fifo_size;
  972. unsigned sc_earlyz_tile_fifo_size;
  973. unsigned num_shader_engines;
  974. unsigned num_shader_pipes_per_simd;
  975. unsigned num_tile_pipes;
  976. unsigned num_simds_per_se;
  977. unsigned num_backends_per_se;
  978. unsigned backend_disable_mask_per_asic;
  979. unsigned backend_map;
  980. unsigned num_texture_channel_caches;
  981. unsigned mem_max_burst_length_bytes;
  982. unsigned mem_row_size_in_kb;
  983. unsigned shader_engine_tile_size;
  984. unsigned num_gpus;
  985. unsigned multi_gpu_tile_size;
  986. unsigned tile_config;
  987. struct r100_gpu_lockup lockup;
  988. };
  989. union radeon_asic_config {
  990. struct r300_asic r300;
  991. struct r100_asic r100;
  992. struct r600_asic r600;
  993. struct rv770_asic rv770;
  994. struct evergreen_asic evergreen;
  995. struct cayman_asic cayman;
  996. };
  997. /*
  998. * asic initizalization from radeon_asic.c
  999. */
  1000. void radeon_agp_disable(struct radeon_device *rdev);
  1001. int radeon_asic_init(struct radeon_device *rdev);
  1002. /*
  1003. * IOCTL.
  1004. */
  1005. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1006. struct drm_file *filp);
  1007. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1008. struct drm_file *filp);
  1009. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1010. struct drm_file *file_priv);
  1011. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1012. struct drm_file *file_priv);
  1013. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1014. struct drm_file *file_priv);
  1015. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1016. struct drm_file *file_priv);
  1017. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1018. struct drm_file *filp);
  1019. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1020. struct drm_file *filp);
  1021. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1022. struct drm_file *filp);
  1023. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1024. struct drm_file *filp);
  1025. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1026. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1027. struct drm_file *filp);
  1028. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1029. struct drm_file *filp);
  1030. /* VRAM scratch page for HDP bug */
  1031. struct r700_vram_scratch {
  1032. struct radeon_bo *robj;
  1033. volatile uint32_t *ptr;
  1034. };
  1035. /*
  1036. * Core structure, functions and helpers.
  1037. */
  1038. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1039. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1040. struct radeon_device {
  1041. struct device *dev;
  1042. struct drm_device *ddev;
  1043. struct pci_dev *pdev;
  1044. /* ASIC */
  1045. union radeon_asic_config config;
  1046. enum radeon_family family;
  1047. unsigned long flags;
  1048. int usec_timeout;
  1049. enum radeon_pll_errata pll_errata;
  1050. int num_gb_pipes;
  1051. int num_z_pipes;
  1052. int disp_priority;
  1053. /* BIOS */
  1054. uint8_t *bios;
  1055. bool is_atom_bios;
  1056. uint16_t bios_header_start;
  1057. struct radeon_bo *stollen_vga_memory;
  1058. /* Register mmio */
  1059. resource_size_t rmmio_base;
  1060. resource_size_t rmmio_size;
  1061. void *rmmio;
  1062. radeon_rreg_t mc_rreg;
  1063. radeon_wreg_t mc_wreg;
  1064. radeon_rreg_t pll_rreg;
  1065. radeon_wreg_t pll_wreg;
  1066. uint32_t pcie_reg_mask;
  1067. radeon_rreg_t pciep_rreg;
  1068. radeon_wreg_t pciep_wreg;
  1069. /* io port */
  1070. void __iomem *rio_mem;
  1071. resource_size_t rio_mem_size;
  1072. struct radeon_clock clock;
  1073. struct radeon_mc mc;
  1074. struct radeon_gart gart;
  1075. struct radeon_mode_info mode_info;
  1076. struct radeon_scratch scratch;
  1077. struct radeon_mman mman;
  1078. struct radeon_fence_driver fence_drv;
  1079. struct radeon_cp cp;
  1080. /* cayman compute rings */
  1081. struct radeon_cp cp1;
  1082. struct radeon_cp cp2;
  1083. struct radeon_ib_pool ib_pool;
  1084. struct radeon_irq irq;
  1085. struct radeon_asic *asic;
  1086. struct radeon_gem gem;
  1087. struct radeon_pm pm;
  1088. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1089. struct mutex cs_mutex;
  1090. struct radeon_wb wb;
  1091. struct radeon_dummy_page dummy_page;
  1092. bool gpu_lockup;
  1093. bool shutdown;
  1094. bool suspend;
  1095. bool need_dma32;
  1096. bool accel_working;
  1097. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1098. const struct firmware *me_fw; /* all family ME firmware */
  1099. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1100. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1101. const struct firmware *mc_fw; /* NI MC firmware */
  1102. struct r600_blit r600_blit;
  1103. struct r700_vram_scratch vram_scratch;
  1104. int msi_enabled; /* msi enabled */
  1105. struct r600_ih ih; /* r6/700 interrupt ring */
  1106. struct work_struct hotplug_work;
  1107. int num_crtc; /* number of crtcs */
  1108. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1109. struct mutex vram_mutex;
  1110. /* audio stuff */
  1111. bool audio_enabled;
  1112. struct timer_list audio_timer;
  1113. int audio_channels;
  1114. int audio_rate;
  1115. int audio_bits_per_sample;
  1116. uint8_t audio_status_bits;
  1117. uint8_t audio_category_code;
  1118. struct notifier_block acpi_nb;
  1119. /* only one userspace can use Hyperz features or CMASK at a time */
  1120. struct drm_file *hyperz_filp;
  1121. struct drm_file *cmask_filp;
  1122. /* i2c buses */
  1123. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1124. };
  1125. int radeon_device_init(struct radeon_device *rdev,
  1126. struct drm_device *ddev,
  1127. struct pci_dev *pdev,
  1128. uint32_t flags);
  1129. void radeon_device_fini(struct radeon_device *rdev);
  1130. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1131. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1132. {
  1133. if (reg < rdev->rmmio_size)
  1134. return readl(((void __iomem *)rdev->rmmio) + reg);
  1135. else {
  1136. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1137. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1138. }
  1139. }
  1140. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1141. {
  1142. if (reg < rdev->rmmio_size)
  1143. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1144. else {
  1145. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1146. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1147. }
  1148. }
  1149. static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  1150. {
  1151. if (reg < rdev->rio_mem_size)
  1152. return ioread32(rdev->rio_mem + reg);
  1153. else {
  1154. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1155. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  1156. }
  1157. }
  1158. static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1159. {
  1160. if (reg < rdev->rio_mem_size)
  1161. iowrite32(v, rdev->rio_mem + reg);
  1162. else {
  1163. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1164. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  1165. }
  1166. }
  1167. /*
  1168. * Cast helper
  1169. */
  1170. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1171. /*
  1172. * Registers read & write functions.
  1173. */
  1174. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1175. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1176. #define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
  1177. #define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
  1178. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1179. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1180. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1181. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1182. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1183. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1184. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1185. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1186. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1187. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1188. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1189. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1190. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1191. #define WREG32_P(reg, val, mask) \
  1192. do { \
  1193. uint32_t tmp_ = RREG32(reg); \
  1194. tmp_ &= (mask); \
  1195. tmp_ |= ((val) & ~(mask)); \
  1196. WREG32(reg, tmp_); \
  1197. } while (0)
  1198. #define WREG32_PLL_P(reg, val, mask) \
  1199. do { \
  1200. uint32_t tmp_ = RREG32_PLL(reg); \
  1201. tmp_ &= (mask); \
  1202. tmp_ |= ((val) & ~(mask)); \
  1203. WREG32_PLL(reg, tmp_); \
  1204. } while (0)
  1205. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1206. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1207. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1208. /*
  1209. * Indirect registers accessor
  1210. */
  1211. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1212. {
  1213. uint32_t r;
  1214. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1215. r = RREG32(RADEON_PCIE_DATA);
  1216. return r;
  1217. }
  1218. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1219. {
  1220. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1221. WREG32(RADEON_PCIE_DATA, (v));
  1222. }
  1223. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1224. /*
  1225. * ASICs helpers.
  1226. */
  1227. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1228. (rdev->pdev->device == 0x5969))
  1229. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1230. (rdev->family == CHIP_RV200) || \
  1231. (rdev->family == CHIP_RS100) || \
  1232. (rdev->family == CHIP_RS200) || \
  1233. (rdev->family == CHIP_RV250) || \
  1234. (rdev->family == CHIP_RV280) || \
  1235. (rdev->family == CHIP_RS300))
  1236. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1237. (rdev->family == CHIP_RV350) || \
  1238. (rdev->family == CHIP_R350) || \
  1239. (rdev->family == CHIP_RV380) || \
  1240. (rdev->family == CHIP_R420) || \
  1241. (rdev->family == CHIP_R423) || \
  1242. (rdev->family == CHIP_RV410) || \
  1243. (rdev->family == CHIP_RS400) || \
  1244. (rdev->family == CHIP_RS480))
  1245. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1246. (rdev->ddev->pdev->device == 0x9443) || \
  1247. (rdev->ddev->pdev->device == 0x944B) || \
  1248. (rdev->ddev->pdev->device == 0x9506) || \
  1249. (rdev->ddev->pdev->device == 0x9509) || \
  1250. (rdev->ddev->pdev->device == 0x950F) || \
  1251. (rdev->ddev->pdev->device == 0x689C) || \
  1252. (rdev->ddev->pdev->device == 0x689D))
  1253. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1254. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1255. (rdev->family == CHIP_RS690) || \
  1256. (rdev->family == CHIP_RS740) || \
  1257. (rdev->family >= CHIP_R600))
  1258. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1259. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1260. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1261. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1262. (rdev->flags & RADEON_IS_IGP))
  1263. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1264. /*
  1265. * BIOS helpers.
  1266. */
  1267. #define RBIOS8(i) (rdev->bios[i])
  1268. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1269. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1270. int radeon_combios_init(struct radeon_device *rdev);
  1271. void radeon_combios_fini(struct radeon_device *rdev);
  1272. int radeon_atombios_init(struct radeon_device *rdev);
  1273. void radeon_atombios_fini(struct radeon_device *rdev);
  1274. /*
  1275. * RING helpers.
  1276. */
  1277. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1278. {
  1279. #if DRM_DEBUG_CODE
  1280. if (rdev->cp.count_dw <= 0) {
  1281. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1282. }
  1283. #endif
  1284. rdev->cp.ring[rdev->cp.wptr++] = v;
  1285. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1286. rdev->cp.count_dw--;
  1287. rdev->cp.ring_free_dw--;
  1288. }
  1289. /*
  1290. * ASICs macro.
  1291. */
  1292. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1293. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1294. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1295. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1296. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1297. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1298. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1299. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1300. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1301. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1302. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1303. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1304. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1305. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1306. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1307. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1308. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1309. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1310. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1311. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1312. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1313. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1314. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1315. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1316. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1317. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1318. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1319. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1320. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1321. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1322. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1323. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1324. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1325. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1326. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1327. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1328. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1329. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1330. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1331. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1332. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1333. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
  1334. #define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
  1335. #define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
  1336. /* Common functions */
  1337. /* AGP */
  1338. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1339. extern void radeon_agp_disable(struct radeon_device *rdev);
  1340. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1341. extern void radeon_gart_restore(struct radeon_device *rdev);
  1342. extern int radeon_modeset_init(struct radeon_device *rdev);
  1343. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1344. extern bool radeon_card_posted(struct radeon_device *rdev);
  1345. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1346. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1347. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1348. extern void radeon_scratch_init(struct radeon_device *rdev);
  1349. extern void radeon_wb_fini(struct radeon_device *rdev);
  1350. extern int radeon_wb_init(struct radeon_device *rdev);
  1351. extern void radeon_wb_disable(struct radeon_device *rdev);
  1352. extern void radeon_surface_init(struct radeon_device *rdev);
  1353. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1354. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1355. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1356. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1357. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1358. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1359. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1360. extern int radeon_resume_kms(struct drm_device *dev);
  1361. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1362. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1363. /*
  1364. * r600 functions used by radeon_encoder.c
  1365. */
  1366. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1367. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1368. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1369. extern int ni_init_microcode(struct radeon_device *rdev);
  1370. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1371. /* radeon_acpi.c */
  1372. #if defined(CONFIG_ACPI)
  1373. extern int radeon_acpi_init(struct radeon_device *rdev);
  1374. #else
  1375. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1376. #endif
  1377. #include "radeon_object.h"
  1378. #endif