bcm43xx_dma.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005 Michael Buesch <mbuesch@freenet.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "bcm43xx.h"
  22. #include "bcm43xx_dma.h"
  23. #include "bcm43xx_main.h"
  24. #include "bcm43xx_debugfs.h"
  25. #include "bcm43xx_power.h"
  26. #include "bcm43xx_xmit.h"
  27. #include <linux/dmapool.h>
  28. #include <linux/pci.h>
  29. #include <linux/delay.h>
  30. #include <linux/skbuff.h>
  31. #include <asm/semaphore.h>
  32. static inline int free_slots(struct bcm43xx_dmaring *ring)
  33. {
  34. return (ring->nr_slots - ring->used_slots);
  35. }
  36. static inline int next_slot(struct bcm43xx_dmaring *ring, int slot)
  37. {
  38. assert(slot >= -1 && slot <= ring->nr_slots - 1);
  39. if (slot == ring->nr_slots - 1)
  40. return 0;
  41. return slot + 1;
  42. }
  43. static inline int prev_slot(struct bcm43xx_dmaring *ring, int slot)
  44. {
  45. assert(slot >= 0 && slot <= ring->nr_slots - 1);
  46. if (slot == 0)
  47. return ring->nr_slots - 1;
  48. return slot - 1;
  49. }
  50. /* Request a slot for usage. */
  51. static inline
  52. int request_slot(struct bcm43xx_dmaring *ring)
  53. {
  54. int slot;
  55. assert(ring->tx);
  56. assert(!ring->suspended);
  57. assert(free_slots(ring) != 0);
  58. slot = next_slot(ring, ring->current_slot);
  59. ring->current_slot = slot;
  60. ring->used_slots++;
  61. /* Check the number of available slots and suspend TX,
  62. * if we are running low on free slots.
  63. */
  64. if (unlikely(free_slots(ring) < ring->suspend_mark)) {
  65. netif_stop_queue(ring->bcm->net_dev);
  66. ring->suspended = 1;
  67. }
  68. #ifdef CONFIG_BCM43XX_DEBUG
  69. if (ring->used_slots > ring->max_used_slots)
  70. ring->max_used_slots = ring->used_slots;
  71. #endif /* CONFIG_BCM43XX_DEBUG*/
  72. return slot;
  73. }
  74. /* Return a slot to the free slots. */
  75. static inline
  76. void return_slot(struct bcm43xx_dmaring *ring, int slot)
  77. {
  78. assert(ring->tx);
  79. ring->used_slots--;
  80. /* Check if TX is suspended and check if we have
  81. * enough free slots to resume it again.
  82. */
  83. if (unlikely(ring->suspended)) {
  84. if (free_slots(ring) >= ring->resume_mark) {
  85. ring->suspended = 0;
  86. netif_wake_queue(ring->bcm->net_dev);
  87. }
  88. }
  89. }
  90. static inline
  91. dma_addr_t map_descbuffer(struct bcm43xx_dmaring *ring,
  92. unsigned char *buf,
  93. size_t len,
  94. int tx)
  95. {
  96. dma_addr_t dmaaddr;
  97. if (tx) {
  98. dmaaddr = dma_map_single(&ring->bcm->pci_dev->dev,
  99. buf, len,
  100. DMA_TO_DEVICE);
  101. } else {
  102. dmaaddr = dma_map_single(&ring->bcm->pci_dev->dev,
  103. buf, len,
  104. DMA_FROM_DEVICE);
  105. }
  106. return dmaaddr;
  107. }
  108. static inline
  109. void unmap_descbuffer(struct bcm43xx_dmaring *ring,
  110. dma_addr_t addr,
  111. size_t len,
  112. int tx)
  113. {
  114. if (tx) {
  115. dma_unmap_single(&ring->bcm->pci_dev->dev,
  116. addr, len,
  117. DMA_TO_DEVICE);
  118. } else {
  119. dma_unmap_single(&ring->bcm->pci_dev->dev,
  120. addr, len,
  121. DMA_FROM_DEVICE);
  122. }
  123. }
  124. static inline
  125. void sync_descbuffer_for_cpu(struct bcm43xx_dmaring *ring,
  126. dma_addr_t addr,
  127. size_t len)
  128. {
  129. assert(!ring->tx);
  130. dma_sync_single_for_cpu(&ring->bcm->pci_dev->dev,
  131. addr, len, DMA_FROM_DEVICE);
  132. }
  133. static inline
  134. void sync_descbuffer_for_device(struct bcm43xx_dmaring *ring,
  135. dma_addr_t addr,
  136. size_t len)
  137. {
  138. assert(!ring->tx);
  139. dma_sync_single_for_device(&ring->bcm->pci_dev->dev,
  140. addr, len, DMA_FROM_DEVICE);
  141. }
  142. static inline
  143. void mark_skb_mustfree(struct sk_buff *skb,
  144. char mustfree)
  145. {
  146. skb->cb[0] = mustfree;
  147. }
  148. static inline
  149. int skb_mustfree(struct sk_buff *skb)
  150. {
  151. return (skb->cb[0] != 0);
  152. }
  153. /* Unmap and free a descriptor buffer. */
  154. static inline
  155. void free_descriptor_buffer(struct bcm43xx_dmaring *ring,
  156. struct bcm43xx_dmadesc *desc,
  157. struct bcm43xx_dmadesc_meta *meta,
  158. int irq_context)
  159. {
  160. assert(meta->skb);
  161. if (skb_mustfree(meta->skb)) {
  162. if (irq_context)
  163. dev_kfree_skb_irq(meta->skb);
  164. else
  165. dev_kfree_skb(meta->skb);
  166. }
  167. meta->skb = NULL;
  168. if (meta->txb) {
  169. ieee80211_txb_free(meta->txb);
  170. meta->txb = NULL;
  171. }
  172. }
  173. static int alloc_ringmemory(struct bcm43xx_dmaring *ring)
  174. {
  175. struct device *dev = &(ring->bcm->pci_dev->dev);
  176. ring->vbase = dma_alloc_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  177. &(ring->dmabase), GFP_KERNEL);
  178. if (!ring->vbase) {
  179. printk(KERN_ERR PFX "DMA ringmemory allocation failed\n");
  180. return -ENOMEM;
  181. }
  182. if (ring->dmabase + BCM43xx_DMA_RINGMEMSIZE > BCM43xx_DMA_BUSADDRMAX) {
  183. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA RINGMEMORY >1G "
  184. "(0x%08x, len: %lu)\n",
  185. ring->dmabase, BCM43xx_DMA_RINGMEMSIZE);
  186. dma_free_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  187. ring->vbase, ring->dmabase);
  188. return -ENOMEM;
  189. }
  190. assert(!(ring->dmabase & 0x000003FF));
  191. memset(ring->vbase, 0, BCM43xx_DMA_RINGMEMSIZE);
  192. return 0;
  193. }
  194. static void free_ringmemory(struct bcm43xx_dmaring *ring)
  195. {
  196. struct device *dev = &(ring->bcm->pci_dev->dev);
  197. dma_free_coherent(dev, BCM43xx_DMA_RINGMEMSIZE,
  198. ring->vbase, ring->dmabase);
  199. }
  200. /* Reset the RX DMA channel */
  201. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  202. u16 mmio_base)
  203. {
  204. int i;
  205. u32 value;
  206. bcm43xx_write32(bcm,
  207. mmio_base + BCM43xx_DMA_RX_CONTROL,
  208. 0x00000000);
  209. for (i = 0; i < 1000; i++) {
  210. value = bcm43xx_read32(bcm,
  211. mmio_base + BCM43xx_DMA_RX_STATUS);
  212. value &= BCM43xx_DMA_RXSTAT_STAT_MASK;
  213. if (value == BCM43xx_DMA_RXSTAT_STAT_DISABLED) {
  214. i = -1;
  215. break;
  216. }
  217. udelay(10);
  218. }
  219. if (i != -1) {
  220. printk(KERN_ERR PFX "Error: Wait on DMA RX status timed out.\n");
  221. return -ENODEV;
  222. }
  223. return 0;
  224. }
  225. /* Reset the RX DMA channel */
  226. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  227. u16 mmio_base)
  228. {
  229. int i;
  230. u32 value;
  231. for (i = 0; i < 1000; i++) {
  232. value = bcm43xx_read32(bcm,
  233. mmio_base + BCM43xx_DMA_TX_STATUS);
  234. value &= BCM43xx_DMA_TXSTAT_STAT_MASK;
  235. if (value == BCM43xx_DMA_TXSTAT_STAT_DISABLED ||
  236. value == BCM43xx_DMA_TXSTAT_STAT_IDLEWAIT ||
  237. value == BCM43xx_DMA_TXSTAT_STAT_STOPPED)
  238. break;
  239. udelay(10);
  240. }
  241. bcm43xx_write32(bcm,
  242. mmio_base + BCM43xx_DMA_TX_CONTROL,
  243. 0x00000000);
  244. for (i = 0; i < 1000; i++) {
  245. value = bcm43xx_read32(bcm,
  246. mmio_base + BCM43xx_DMA_TX_STATUS);
  247. value &= BCM43xx_DMA_TXSTAT_STAT_MASK;
  248. if (value == BCM43xx_DMA_TXSTAT_STAT_DISABLED) {
  249. i = -1;
  250. break;
  251. }
  252. udelay(10);
  253. }
  254. if (i != -1) {
  255. printk(KERN_ERR PFX "Error: Wait on DMA TX status timed out.\n");
  256. return -ENODEV;
  257. }
  258. /* ensure the reset is completed. */
  259. udelay(300);
  260. return 0;
  261. }
  262. static int setup_rx_descbuffer(struct bcm43xx_dmaring *ring,
  263. struct bcm43xx_dmadesc *desc,
  264. struct bcm43xx_dmadesc_meta *meta,
  265. gfp_t gfp_flags)
  266. {
  267. struct bcm43xx_rxhdr *rxhdr;
  268. dma_addr_t dmaaddr;
  269. u32 desc_addr;
  270. u32 desc_ctl;
  271. const int slot = (int)(desc - ring->vbase);
  272. struct sk_buff *skb;
  273. assert(slot >= 0 && slot < ring->nr_slots);
  274. assert(!ring->tx);
  275. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  276. if (unlikely(!skb))
  277. return -ENOMEM;
  278. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  279. if (unlikely(dmaaddr + ring->rx_buffersize > BCM43xx_DMA_BUSADDRMAX)) {
  280. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  281. dev_kfree_skb_any(skb);
  282. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA RX SKB >1G "
  283. "(0x%08x, len: %u)\n",
  284. dmaaddr, ring->rx_buffersize);
  285. return -ENOMEM;
  286. }
  287. meta->skb = skb;
  288. meta->dmaaddr = dmaaddr;
  289. skb->dev = ring->bcm->net_dev;
  290. mark_skb_mustfree(skb, 1);
  291. desc_addr = (u32)(dmaaddr + ring->memoffset);
  292. desc_ctl = (BCM43xx_DMADTOR_BYTECNT_MASK &
  293. (u32)(ring->rx_buffersize - ring->frameoffset));
  294. if (slot == ring->nr_slots - 1)
  295. desc_ctl |= BCM43xx_DMADTOR_DTABLEEND;
  296. set_desc_addr(desc, desc_addr);
  297. set_desc_ctl(desc, desc_ctl);
  298. rxhdr = (struct bcm43xx_rxhdr *)(skb->data);
  299. rxhdr->frame_length = 0;
  300. rxhdr->flags1 = 0;
  301. return 0;
  302. }
  303. /* Allocate the initial descbuffers.
  304. * This is used for an RX ring only.
  305. */
  306. static int alloc_initial_descbuffers(struct bcm43xx_dmaring *ring)
  307. {
  308. int i, err = -ENOMEM;
  309. struct bcm43xx_dmadesc *desc;
  310. struct bcm43xx_dmadesc_meta *meta;
  311. for (i = 0; i < ring->nr_slots; i++) {
  312. desc = ring->vbase + i;
  313. meta = ring->meta + i;
  314. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  315. if (err)
  316. goto err_unwind;
  317. }
  318. ring->used_slots = ring->nr_slots;
  319. err = 0;
  320. out:
  321. return err;
  322. err_unwind:
  323. for (i--; i >= 0; i--) {
  324. desc = ring->vbase + i;
  325. meta = ring->meta + i;
  326. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  327. dev_kfree_skb(meta->skb);
  328. }
  329. goto out;
  330. }
  331. /* Do initial setup of the DMA controller.
  332. * Reset the controller, write the ring busaddress
  333. * and switch the "enable" bit on.
  334. */
  335. static int dmacontroller_setup(struct bcm43xx_dmaring *ring)
  336. {
  337. int err = 0;
  338. u32 value;
  339. if (ring->tx) {
  340. /* Set Transmit Control register to "transmit enable" */
  341. bcm43xx_write32(ring->bcm,
  342. ring->mmio_base + BCM43xx_DMA_TX_CONTROL,
  343. BCM43xx_DMA_TXCTRL_ENABLE);
  344. /* Set Transmit Descriptor ring address. */
  345. bcm43xx_write32(ring->bcm,
  346. ring->mmio_base + BCM43xx_DMA_TX_DESC_RING,
  347. ring->dmabase + ring->memoffset);
  348. } else {
  349. err = alloc_initial_descbuffers(ring);
  350. if (err)
  351. goto out;
  352. /* Set Receive Control "receive enable" and frame offset */
  353. value = (ring->frameoffset << BCM43xx_DMA_RXCTRL_FRAMEOFF_SHIFT);
  354. value |= BCM43xx_DMA_RXCTRL_ENABLE;
  355. bcm43xx_write32(ring->bcm,
  356. ring->mmio_base + BCM43xx_DMA_RX_CONTROL,
  357. value);
  358. /* Set Receive Descriptor ring address. */
  359. bcm43xx_write32(ring->bcm,
  360. ring->mmio_base + BCM43xx_DMA_RX_DESC_RING,
  361. ring->dmabase + ring->memoffset);
  362. /* Init the descriptor pointer. */
  363. bcm43xx_write32(ring->bcm,
  364. ring->mmio_base + BCM43xx_DMA_RX_DESC_INDEX,
  365. 200);
  366. }
  367. out:
  368. return err;
  369. }
  370. /* Shutdown the DMA controller. */
  371. static void dmacontroller_cleanup(struct bcm43xx_dmaring *ring)
  372. {
  373. if (ring->tx) {
  374. bcm43xx_dmacontroller_tx_reset(ring->bcm, ring->mmio_base);
  375. /* Zero out Transmit Descriptor ring address. */
  376. bcm43xx_write32(ring->bcm,
  377. ring->mmio_base + BCM43xx_DMA_TX_DESC_RING,
  378. 0x00000000);
  379. } else {
  380. bcm43xx_dmacontroller_rx_reset(ring->bcm, ring->mmio_base);
  381. /* Zero out Receive Descriptor ring address. */
  382. bcm43xx_write32(ring->bcm,
  383. ring->mmio_base + BCM43xx_DMA_RX_DESC_RING,
  384. 0x00000000);
  385. }
  386. }
  387. static void free_all_descbuffers(struct bcm43xx_dmaring *ring)
  388. {
  389. struct bcm43xx_dmadesc *desc;
  390. struct bcm43xx_dmadesc_meta *meta;
  391. int i;
  392. if (!ring->used_slots)
  393. return;
  394. for (i = 0; i < ring->nr_slots; i++) {
  395. desc = ring->vbase + i;
  396. meta = ring->meta + i;
  397. if (!meta->skb) {
  398. assert(ring->tx);
  399. assert(!meta->txb);
  400. continue;
  401. }
  402. if (ring->tx) {
  403. unmap_descbuffer(ring, meta->dmaaddr,
  404. meta->skb->len, 1);
  405. } else {
  406. unmap_descbuffer(ring, meta->dmaaddr,
  407. ring->rx_buffersize, 0);
  408. }
  409. free_descriptor_buffer(ring, desc, meta, 0);
  410. }
  411. }
  412. /* Main initialization function. */
  413. static
  414. struct bcm43xx_dmaring * bcm43xx_setup_dmaring(struct bcm43xx_private *bcm,
  415. u16 dma_controller_base,
  416. int nr_descriptor_slots,
  417. int tx)
  418. {
  419. struct bcm43xx_dmaring *ring;
  420. int err;
  421. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  422. if (!ring)
  423. goto out;
  424. ring->meta = kzalloc(sizeof(*ring->meta) * nr_descriptor_slots,
  425. GFP_KERNEL);
  426. if (!ring->meta)
  427. goto err_kfree_ring;
  428. ring->memoffset = BCM43xx_DMA_DMABUSADDROFFSET;
  429. #ifdef CONFIG_BCM947XX
  430. if (bcm->pci_dev->bus->number == 0)
  431. ring->memoffset = 0;
  432. #endif
  433. ring->bcm = bcm;
  434. ring->nr_slots = nr_descriptor_slots;
  435. ring->suspend_mark = ring->nr_slots * BCM43xx_TXSUSPEND_PERCENT / 100;
  436. ring->resume_mark = ring->nr_slots * BCM43xx_TXRESUME_PERCENT / 100;
  437. assert(ring->suspend_mark < ring->resume_mark);
  438. ring->mmio_base = dma_controller_base;
  439. if (tx) {
  440. ring->tx = 1;
  441. ring->current_slot = -1;
  442. } else {
  443. switch (dma_controller_base) {
  444. case BCM43xx_MMIO_DMA1_BASE:
  445. ring->rx_buffersize = BCM43xx_DMA1_RXBUFFERSIZE;
  446. ring->frameoffset = BCM43xx_DMA1_RX_FRAMEOFFSET;
  447. break;
  448. case BCM43xx_MMIO_DMA4_BASE:
  449. ring->rx_buffersize = BCM43xx_DMA4_RXBUFFERSIZE;
  450. ring->frameoffset = BCM43xx_DMA4_RX_FRAMEOFFSET;
  451. break;
  452. default:
  453. assert(0);
  454. }
  455. }
  456. err = alloc_ringmemory(ring);
  457. if (err)
  458. goto err_kfree_meta;
  459. err = dmacontroller_setup(ring);
  460. if (err)
  461. goto err_free_ringmemory;
  462. out:
  463. return ring;
  464. err_free_ringmemory:
  465. free_ringmemory(ring);
  466. err_kfree_meta:
  467. kfree(ring->meta);
  468. err_kfree_ring:
  469. kfree(ring);
  470. ring = NULL;
  471. goto out;
  472. }
  473. /* Main cleanup function. */
  474. static void bcm43xx_destroy_dmaring(struct bcm43xx_dmaring *ring)
  475. {
  476. if (!ring)
  477. return;
  478. dprintk(KERN_INFO PFX "DMA 0x%04x (%s) max used slots: %d/%d\n",
  479. ring->mmio_base,
  480. (ring->tx) ? "TX" : "RX",
  481. ring->max_used_slots, ring->nr_slots);
  482. /* Device IRQs are disabled prior entering this function,
  483. * so no need to take care of concurrency with rx handler stuff.
  484. */
  485. dmacontroller_cleanup(ring);
  486. free_all_descbuffers(ring);
  487. free_ringmemory(ring);
  488. kfree(ring->meta);
  489. kfree(ring);
  490. }
  491. void bcm43xx_dma_free(struct bcm43xx_private *bcm)
  492. {
  493. struct bcm43xx_dma *dma = bcm->current_core->dma;
  494. bcm43xx_destroy_dmaring(dma->rx_ring1);
  495. dma->rx_ring1 = NULL;
  496. bcm43xx_destroy_dmaring(dma->rx_ring0);
  497. dma->rx_ring0 = NULL;
  498. bcm43xx_destroy_dmaring(dma->tx_ring3);
  499. dma->tx_ring3 = NULL;
  500. bcm43xx_destroy_dmaring(dma->tx_ring2);
  501. dma->tx_ring2 = NULL;
  502. bcm43xx_destroy_dmaring(dma->tx_ring1);
  503. dma->tx_ring1 = NULL;
  504. bcm43xx_destroy_dmaring(dma->tx_ring0);
  505. dma->tx_ring0 = NULL;
  506. }
  507. int bcm43xx_dma_init(struct bcm43xx_private *bcm)
  508. {
  509. struct bcm43xx_dma *dma = bcm->current_core->dma;
  510. struct bcm43xx_dmaring *ring;
  511. int err = -ENOMEM;
  512. /* setup TX DMA channels. */
  513. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA1_BASE,
  514. BCM43xx_TXRING_SLOTS, 1);
  515. if (!ring)
  516. goto out;
  517. dma->tx_ring0 = ring;
  518. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA2_BASE,
  519. BCM43xx_TXRING_SLOTS, 1);
  520. if (!ring)
  521. goto err_destroy_tx0;
  522. dma->tx_ring1 = ring;
  523. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA3_BASE,
  524. BCM43xx_TXRING_SLOTS, 1);
  525. if (!ring)
  526. goto err_destroy_tx1;
  527. dma->tx_ring2 = ring;
  528. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA4_BASE,
  529. BCM43xx_TXRING_SLOTS, 1);
  530. if (!ring)
  531. goto err_destroy_tx2;
  532. dma->tx_ring3 = ring;
  533. /* setup RX DMA channels. */
  534. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA1_BASE,
  535. BCM43xx_RXRING_SLOTS, 0);
  536. if (!ring)
  537. goto err_destroy_tx3;
  538. dma->rx_ring0 = ring;
  539. if (bcm->current_core->rev < 5) {
  540. ring = bcm43xx_setup_dmaring(bcm, BCM43xx_MMIO_DMA4_BASE,
  541. BCM43xx_RXRING_SLOTS, 0);
  542. if (!ring)
  543. goto err_destroy_rx0;
  544. dma->rx_ring1 = ring;
  545. }
  546. dprintk(KERN_INFO PFX "DMA initialized\n");
  547. err = 0;
  548. out:
  549. return err;
  550. err_destroy_rx0:
  551. bcm43xx_destroy_dmaring(dma->rx_ring0);
  552. dma->rx_ring0 = NULL;
  553. err_destroy_tx3:
  554. bcm43xx_destroy_dmaring(dma->tx_ring3);
  555. dma->tx_ring3 = NULL;
  556. err_destroy_tx2:
  557. bcm43xx_destroy_dmaring(dma->tx_ring2);
  558. dma->tx_ring2 = NULL;
  559. err_destroy_tx1:
  560. bcm43xx_destroy_dmaring(dma->tx_ring1);
  561. dma->tx_ring1 = NULL;
  562. err_destroy_tx0:
  563. bcm43xx_destroy_dmaring(dma->tx_ring0);
  564. dma->tx_ring0 = NULL;
  565. goto out;
  566. }
  567. /* Generate a cookie for the TX header. */
  568. static u16 generate_cookie(struct bcm43xx_dmaring *ring,
  569. int slot)
  570. {
  571. u16 cookie = 0x0000;
  572. /* Use the upper 4 bits of the cookie as
  573. * DMA controller ID and store the slot number
  574. * in the lower 12 bits
  575. */
  576. switch (ring->mmio_base) {
  577. default:
  578. assert(0);
  579. case BCM43xx_MMIO_DMA1_BASE:
  580. break;
  581. case BCM43xx_MMIO_DMA2_BASE:
  582. cookie = 0x1000;
  583. break;
  584. case BCM43xx_MMIO_DMA3_BASE:
  585. cookie = 0x2000;
  586. break;
  587. case BCM43xx_MMIO_DMA4_BASE:
  588. cookie = 0x3000;
  589. break;
  590. }
  591. assert(((u16)slot & 0xF000) == 0x0000);
  592. cookie |= (u16)slot;
  593. return cookie;
  594. }
  595. /* Inspect a cookie and find out to which controller/slot it belongs. */
  596. static
  597. struct bcm43xx_dmaring * parse_cookie(struct bcm43xx_private *bcm,
  598. u16 cookie, int *slot)
  599. {
  600. struct bcm43xx_dma *dma = bcm->current_core->dma;
  601. struct bcm43xx_dmaring *ring = NULL;
  602. switch (cookie & 0xF000) {
  603. case 0x0000:
  604. ring = dma->tx_ring0;
  605. break;
  606. case 0x1000:
  607. ring = dma->tx_ring1;
  608. break;
  609. case 0x2000:
  610. ring = dma->tx_ring2;
  611. break;
  612. case 0x3000:
  613. ring = dma->tx_ring3;
  614. break;
  615. default:
  616. assert(0);
  617. }
  618. *slot = (cookie & 0x0FFF);
  619. assert(*slot >= 0 && *slot < ring->nr_slots);
  620. return ring;
  621. }
  622. static void dmacontroller_poke_tx(struct bcm43xx_dmaring *ring,
  623. int slot)
  624. {
  625. /* Everything is ready to start. Buffers are DMA mapped and
  626. * associated with slots.
  627. * "slot" is the last slot of the new frame we want to transmit.
  628. * Close your seat belts now, please.
  629. */
  630. wmb();
  631. slot = next_slot(ring, slot);
  632. bcm43xx_write32(ring->bcm,
  633. ring->mmio_base + BCM43xx_DMA_TX_DESC_INDEX,
  634. (u32)(slot * sizeof(struct bcm43xx_dmadesc)));
  635. }
  636. static int dma_tx_fragment(struct bcm43xx_dmaring *ring,
  637. struct sk_buff *skb,
  638. struct ieee80211_txb *txb,
  639. u8 cur_frag)
  640. {
  641. int slot;
  642. struct bcm43xx_dmadesc *desc;
  643. struct bcm43xx_dmadesc_meta *meta;
  644. u32 desc_ctl;
  645. u32 desc_addr;
  646. assert(skb_shinfo(skb)->nr_frags == 0);
  647. slot = request_slot(ring);
  648. desc = ring->vbase + slot;
  649. meta = ring->meta + slot;
  650. if (cur_frag == 0) {
  651. /* Save the txb pointer for freeing in xmitstatus IRQ */
  652. meta->txb = txb;
  653. }
  654. /* Add a device specific TX header. */
  655. assert(skb_headroom(skb) >= sizeof(struct bcm43xx_txhdr));
  656. /* Reserve enough headroom for the device tx header. */
  657. __skb_push(skb, sizeof(struct bcm43xx_txhdr));
  658. /* Now calculate and add the tx header.
  659. * The tx header includes the PLCP header.
  660. */
  661. bcm43xx_generate_txhdr(ring->bcm,
  662. (struct bcm43xx_txhdr *)skb->data,
  663. skb->data + sizeof(struct bcm43xx_txhdr),
  664. skb->len - sizeof(struct bcm43xx_txhdr),
  665. (cur_frag == 0),
  666. generate_cookie(ring, slot));
  667. meta->skb = skb;
  668. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  669. if (unlikely(meta->dmaaddr + skb->len > BCM43xx_DMA_BUSADDRMAX)) {
  670. return_slot(ring, slot);
  671. printk(KERN_ERR PFX ">>>FATAL ERROR<<< DMA TX SKB >1G "
  672. "(0x%08x, len: %u)\n",
  673. meta->dmaaddr, skb->len);
  674. return -ENOMEM;
  675. }
  676. desc_addr = (u32)(meta->dmaaddr + ring->memoffset);
  677. desc_ctl = BCM43xx_DMADTOR_FRAMESTART | BCM43xx_DMADTOR_FRAMEEND;
  678. desc_ctl |= BCM43xx_DMADTOR_COMPIRQ;
  679. desc_ctl |= (BCM43xx_DMADTOR_BYTECNT_MASK &
  680. (u32)(meta->skb->len - ring->frameoffset));
  681. if (slot == ring->nr_slots - 1)
  682. desc_ctl |= BCM43xx_DMADTOR_DTABLEEND;
  683. set_desc_ctl(desc, desc_ctl);
  684. set_desc_addr(desc, desc_addr);
  685. /* Now transfer the whole frame. */
  686. dmacontroller_poke_tx(ring, slot);
  687. return 0;
  688. }
  689. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  690. struct ieee80211_txb *txb)
  691. {
  692. /* We just received a packet from the kernel network subsystem.
  693. * Add headers and DMA map the memory. Poke
  694. * the device to send the stuff.
  695. * Note that this is called from atomic context.
  696. */
  697. struct bcm43xx_dmaring *ring = bcm->current_core->dma->tx_ring1;
  698. u8 i;
  699. struct sk_buff *skb;
  700. assert(ring->tx);
  701. if (unlikely(free_slots(ring) < txb->nr_frags)) {
  702. /* The queue should be stopped,
  703. * if we are low on free slots.
  704. * If this ever triggers, we have to lower the suspend_mark.
  705. */
  706. dprintkl(KERN_ERR PFX "Out of DMA descriptor slots!\n");
  707. return -ENOMEM;
  708. }
  709. for (i = 0; i < txb->nr_frags; i++) {
  710. skb = txb->fragments[i];
  711. /* We do not free the skb, as it is freed as
  712. * part of the txb freeing.
  713. */
  714. mark_skb_mustfree(skb, 0);
  715. dma_tx_fragment(ring, skb, txb, i);
  716. //TODO: handle failure of dma_tx_fragment
  717. }
  718. return 0;
  719. }
  720. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  721. struct bcm43xx_xmitstatus *status)
  722. {
  723. struct bcm43xx_dmaring *ring;
  724. struct bcm43xx_dmadesc *desc;
  725. struct bcm43xx_dmadesc_meta *meta;
  726. int is_last_fragment;
  727. int slot;
  728. ring = parse_cookie(bcm, status->cookie, &slot);
  729. assert(ring);
  730. assert(ring->tx);
  731. assert(get_desc_ctl(ring->vbase + slot) & BCM43xx_DMADTOR_FRAMESTART);
  732. while (1) {
  733. assert(slot >= 0 && slot < ring->nr_slots);
  734. desc = ring->vbase + slot;
  735. meta = ring->meta + slot;
  736. is_last_fragment = !!(get_desc_ctl(desc) & BCM43xx_DMADTOR_FRAMEEND);
  737. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  738. free_descriptor_buffer(ring, desc, meta, 1);
  739. /* Everything belonging to the slot is unmapped
  740. * and freed, so we can return it.
  741. */
  742. return_slot(ring, slot);
  743. if (is_last_fragment)
  744. break;
  745. slot = next_slot(ring, slot);
  746. }
  747. bcm->stats.last_tx = jiffies;
  748. }
  749. static void dma_rx(struct bcm43xx_dmaring *ring,
  750. int *slot)
  751. {
  752. struct bcm43xx_dmadesc *desc;
  753. struct bcm43xx_dmadesc_meta *meta;
  754. struct bcm43xx_rxhdr *rxhdr;
  755. struct sk_buff *skb;
  756. u16 len;
  757. int err;
  758. dma_addr_t dmaaddr;
  759. desc = ring->vbase + *slot;
  760. meta = ring->meta + *slot;
  761. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  762. skb = meta->skb;
  763. if (ring->mmio_base == BCM43xx_MMIO_DMA4_BASE) {
  764. /* We received an xmit status. */
  765. struct bcm43xx_hwxmitstatus *hw = (struct bcm43xx_hwxmitstatus *)skb->data;
  766. struct bcm43xx_xmitstatus stat;
  767. stat.cookie = le16_to_cpu(hw->cookie);
  768. stat.flags = hw->flags;
  769. stat.cnt1 = hw->cnt1;
  770. stat.cnt2 = hw->cnt2;
  771. stat.seq = le16_to_cpu(hw->seq);
  772. stat.unknown = le16_to_cpu(hw->unknown);
  773. bcm43xx_debugfs_log_txstat(ring->bcm, &stat);
  774. bcm43xx_dma_handle_xmitstatus(ring->bcm, &stat);
  775. /* recycle the descriptor buffer. */
  776. sync_descbuffer_for_device(ring, meta->dmaaddr, ring->rx_buffersize);
  777. return;
  778. }
  779. rxhdr = (struct bcm43xx_rxhdr *)skb->data;
  780. len = le16_to_cpu(rxhdr->frame_length);
  781. if (len == 0) {
  782. int i = 0;
  783. do {
  784. udelay(2);
  785. barrier();
  786. len = le16_to_cpu(rxhdr->frame_length);
  787. } while (len == 0 && i++ < 5);
  788. if (unlikely(len == 0)) {
  789. /* recycle the descriptor buffer. */
  790. sync_descbuffer_for_device(ring, meta->dmaaddr,
  791. ring->rx_buffersize);
  792. goto drop;
  793. }
  794. }
  795. if (unlikely(len > ring->rx_buffersize)) {
  796. /* The data did not fit into one descriptor buffer
  797. * and is split over multiple buffers.
  798. * This should never happen, as we try to allocate buffers
  799. * big enough. So simply ignore this packet.
  800. */
  801. int cnt = 0;
  802. s32 tmp = len;
  803. while (1) {
  804. desc = ring->vbase + *slot;
  805. meta = ring->meta + *slot;
  806. /* recycle the descriptor buffer. */
  807. sync_descbuffer_for_device(ring, meta->dmaaddr,
  808. ring->rx_buffersize);
  809. *slot = next_slot(ring, *slot);
  810. cnt++;
  811. tmp -= ring->rx_buffersize;
  812. if (tmp <= 0)
  813. break;
  814. }
  815. printkl(KERN_ERR PFX "DMA RX buffer too small "
  816. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  817. len, ring->rx_buffersize, cnt);
  818. goto drop;
  819. }
  820. len -= IEEE80211_FCS_LEN;
  821. dmaaddr = meta->dmaaddr;
  822. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  823. if (unlikely(err)) {
  824. dprintkl(KERN_ERR PFX "DMA RX: setup_rx_descbuffer() failed\n");
  825. sync_descbuffer_for_device(ring, dmaaddr,
  826. ring->rx_buffersize);
  827. goto drop;
  828. }
  829. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  830. skb_put(skb, len + ring->frameoffset);
  831. skb_pull(skb, ring->frameoffset);
  832. err = bcm43xx_rx(ring->bcm, skb, rxhdr);
  833. if (err) {
  834. dev_kfree_skb_irq(skb);
  835. goto drop;
  836. }
  837. drop:
  838. return;
  839. }
  840. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring)
  841. {
  842. u32 status;
  843. u16 descptr;
  844. int slot, current_slot;
  845. #ifdef CONFIG_BCM43XX_DEBUG
  846. int used_slots = 0;
  847. #endif
  848. assert(!ring->tx);
  849. status = bcm43xx_read32(ring->bcm, ring->mmio_base + BCM43xx_DMA_RX_STATUS);
  850. descptr = (status & BCM43xx_DMA_RXSTAT_DPTR_MASK);
  851. current_slot = descptr / sizeof(struct bcm43xx_dmadesc);
  852. assert(current_slot >= 0 && current_slot < ring->nr_slots);
  853. slot = ring->current_slot;
  854. for ( ; slot != current_slot; slot = next_slot(ring, slot)) {
  855. dma_rx(ring, &slot);
  856. #ifdef CONFIG_BCM43XX_DEBUG
  857. if (++used_slots > ring->max_used_slots)
  858. ring->max_used_slots = used_slots;
  859. #endif
  860. }
  861. bcm43xx_write32(ring->bcm,
  862. ring->mmio_base + BCM43xx_DMA_RX_DESC_INDEX,
  863. (u32)(slot * sizeof(struct bcm43xx_dmadesc)));
  864. ring->current_slot = slot;
  865. }
  866. /* vim: set ts=8 sw=8 sts=8: */