wm_adsp.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/arizona/registers.h>
  31. #include "wm_adsp.h"
  32. #define adsp_crit(_dsp, fmt, ...) \
  33. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  34. #define adsp_err(_dsp, fmt, ...) \
  35. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  36. #define adsp_warn(_dsp, fmt, ...) \
  37. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  38. #define adsp_info(_dsp, fmt, ...) \
  39. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  40. #define adsp_dbg(_dsp, fmt, ...) \
  41. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  42. #define ADSP1_CONTROL_1 0x00
  43. #define ADSP1_CONTROL_2 0x02
  44. #define ADSP1_CONTROL_3 0x03
  45. #define ADSP1_CONTROL_4 0x04
  46. #define ADSP1_CONTROL_5 0x06
  47. #define ADSP1_CONTROL_6 0x07
  48. #define ADSP1_CONTROL_7 0x08
  49. #define ADSP1_CONTROL_8 0x09
  50. #define ADSP1_CONTROL_9 0x0A
  51. #define ADSP1_CONTROL_10 0x0B
  52. #define ADSP1_CONTROL_11 0x0C
  53. #define ADSP1_CONTROL_12 0x0D
  54. #define ADSP1_CONTROL_13 0x0F
  55. #define ADSP1_CONTROL_14 0x10
  56. #define ADSP1_CONTROL_15 0x11
  57. #define ADSP1_CONTROL_16 0x12
  58. #define ADSP1_CONTROL_17 0x13
  59. #define ADSP1_CONTROL_18 0x14
  60. #define ADSP1_CONTROL_19 0x16
  61. #define ADSP1_CONTROL_20 0x17
  62. #define ADSP1_CONTROL_21 0x18
  63. #define ADSP1_CONTROL_22 0x1A
  64. #define ADSP1_CONTROL_23 0x1B
  65. #define ADSP1_CONTROL_24 0x1C
  66. #define ADSP1_CONTROL_25 0x1E
  67. #define ADSP1_CONTROL_26 0x20
  68. #define ADSP1_CONTROL_27 0x21
  69. #define ADSP1_CONTROL_28 0x22
  70. #define ADSP1_CONTROL_29 0x23
  71. #define ADSP1_CONTROL_30 0x24
  72. #define ADSP1_CONTROL_31 0x26
  73. /*
  74. * ADSP1 Control 19
  75. */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. /*
  80. * ADSP1 Control 30
  81. */
  82. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  90. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  94. #define ADSP1_START 0x0001 /* DSP1_START */
  95. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  96. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  97. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  98. /*
  99. * ADSP1 Control 31
  100. */
  101. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  102. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  103. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  104. #define ADSP2_CONTROL 0x0
  105. #define ADSP2_CLOCKING 0x1
  106. #define ADSP2_STATUS1 0x4
  107. #define ADSP2_WDMA_CONFIG_1 0x30
  108. #define ADSP2_WDMA_CONFIG_2 0x31
  109. #define ADSP2_RDMA_CONFIG_1 0x34
  110. /*
  111. * ADSP2 Control
  112. */
  113. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  114. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  115. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  117. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  118. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  119. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  121. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  122. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  123. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  125. #define ADSP2_START 0x0001 /* DSP1_START */
  126. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  127. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  128. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  129. /*
  130. * ADSP2 clocking
  131. */
  132. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  133. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  134. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  135. /*
  136. * ADSP2 Status 1
  137. */
  138. #define ADSP2_RAM_RDY 0x0001
  139. #define ADSP2_RAM_RDY_MASK 0x0001
  140. #define ADSP2_RAM_RDY_SHIFT 0
  141. #define ADSP2_RAM_RDY_WIDTH 1
  142. struct wm_adsp_buf {
  143. struct list_head list;
  144. void *buf;
  145. };
  146. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  147. struct list_head *list)
  148. {
  149. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  150. if (buf == NULL)
  151. return NULL;
  152. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  153. if (!buf->buf) {
  154. kfree(buf);
  155. return NULL;
  156. }
  157. if (list)
  158. list_add_tail(&buf->list, list);
  159. return buf;
  160. }
  161. static void wm_adsp_buf_free(struct list_head *list)
  162. {
  163. while (!list_empty(list)) {
  164. struct wm_adsp_buf *buf = list_first_entry(list,
  165. struct wm_adsp_buf,
  166. list);
  167. list_del(&buf->list);
  168. kfree(buf->buf);
  169. kfree(buf);
  170. }
  171. }
  172. #define WM_ADSP_NUM_FW 4
  173. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  174. "MBC/VSS", "Tx", "Tx Speaker", "Rx ANC"
  175. };
  176. static struct {
  177. const char *file;
  178. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  179. { .file = "mbc-vss" },
  180. { .file = "tx" },
  181. { .file = "tx-spk" },
  182. { .file = "rx-anc" },
  183. };
  184. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  185. struct snd_ctl_elem_value *ucontrol)
  186. {
  187. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  188. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  189. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  190. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  191. return 0;
  192. }
  193. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  194. struct snd_ctl_elem_value *ucontrol)
  195. {
  196. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  197. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  198. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  199. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  200. return 0;
  201. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  202. return -EINVAL;
  203. if (adsp[e->shift_l].running)
  204. return -EBUSY;
  205. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  206. return 0;
  207. }
  208. static const struct soc_enum wm_adsp_fw_enum[] = {
  209. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  210. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  211. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  212. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  213. };
  214. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  215. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  216. wm_adsp_fw_get, wm_adsp_fw_put),
  217. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  218. wm_adsp_fw_get, wm_adsp_fw_put),
  219. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  220. wm_adsp_fw_get, wm_adsp_fw_put),
  221. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  222. wm_adsp_fw_get, wm_adsp_fw_put),
  223. };
  224. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  225. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  226. int type)
  227. {
  228. int i;
  229. for (i = 0; i < dsp->num_mems; i++)
  230. if (dsp->mem[i].type == type)
  231. return &dsp->mem[i];
  232. return NULL;
  233. }
  234. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  235. unsigned int offset)
  236. {
  237. switch (region->type) {
  238. case WMFW_ADSP1_PM:
  239. return region->base + (offset * 3);
  240. case WMFW_ADSP1_DM:
  241. return region->base + (offset * 2);
  242. case WMFW_ADSP2_XM:
  243. return region->base + (offset * 2);
  244. case WMFW_ADSP2_YM:
  245. return region->base + (offset * 2);
  246. case WMFW_ADSP1_ZM:
  247. return region->base + (offset * 2);
  248. default:
  249. WARN_ON(NULL != "Unknown memory region type");
  250. return offset;
  251. }
  252. }
  253. static int wm_adsp_load(struct wm_adsp *dsp)
  254. {
  255. LIST_HEAD(buf_list);
  256. const struct firmware *firmware;
  257. struct regmap *regmap = dsp->regmap;
  258. unsigned int pos = 0;
  259. const struct wmfw_header *header;
  260. const struct wmfw_adsp1_sizes *adsp1_sizes;
  261. const struct wmfw_adsp2_sizes *adsp2_sizes;
  262. const struct wmfw_footer *footer;
  263. const struct wmfw_region *region;
  264. const struct wm_adsp_region *mem;
  265. const char *region_name;
  266. char *file, *text;
  267. struct wm_adsp_buf *buf;
  268. unsigned int reg;
  269. int regions = 0;
  270. int ret, offset, type, sizes;
  271. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  272. if (file == NULL)
  273. return -ENOMEM;
  274. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  275. wm_adsp_fw[dsp->fw].file);
  276. file[PAGE_SIZE - 1] = '\0';
  277. ret = request_firmware(&firmware, file, dsp->dev);
  278. if (ret != 0) {
  279. adsp_err(dsp, "Failed to request '%s'\n", file);
  280. goto out;
  281. }
  282. ret = -EINVAL;
  283. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  284. if (pos >= firmware->size) {
  285. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  286. file, firmware->size);
  287. goto out_fw;
  288. }
  289. header = (void*)&firmware->data[0];
  290. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  291. adsp_err(dsp, "%s: invalid magic\n", file);
  292. goto out_fw;
  293. }
  294. if (header->ver != 0) {
  295. adsp_err(dsp, "%s: unknown file format %d\n",
  296. file, header->ver);
  297. goto out_fw;
  298. }
  299. if (header->core != dsp->type) {
  300. adsp_err(dsp, "%s: invalid core %d != %d\n",
  301. file, header->core, dsp->type);
  302. goto out_fw;
  303. }
  304. switch (dsp->type) {
  305. case WMFW_ADSP1:
  306. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  307. adsp1_sizes = (void *)&(header[1]);
  308. footer = (void *)&(adsp1_sizes[1]);
  309. sizes = sizeof(*adsp1_sizes);
  310. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  311. file, le32_to_cpu(adsp1_sizes->dm),
  312. le32_to_cpu(adsp1_sizes->pm),
  313. le32_to_cpu(adsp1_sizes->zm));
  314. break;
  315. case WMFW_ADSP2:
  316. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  317. adsp2_sizes = (void *)&(header[1]);
  318. footer = (void *)&(adsp2_sizes[1]);
  319. sizes = sizeof(*adsp2_sizes);
  320. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  321. file, le32_to_cpu(adsp2_sizes->xm),
  322. le32_to_cpu(adsp2_sizes->ym),
  323. le32_to_cpu(adsp2_sizes->pm),
  324. le32_to_cpu(adsp2_sizes->zm));
  325. break;
  326. default:
  327. BUG_ON(NULL == "Unknown DSP type");
  328. goto out_fw;
  329. }
  330. if (le32_to_cpu(header->len) != sizeof(*header) +
  331. sizes + sizeof(*footer)) {
  332. adsp_err(dsp, "%s: unexpected header length %d\n",
  333. file, le32_to_cpu(header->len));
  334. goto out_fw;
  335. }
  336. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  337. le64_to_cpu(footer->timestamp));
  338. while (pos < firmware->size &&
  339. pos - firmware->size > sizeof(*region)) {
  340. region = (void *)&(firmware->data[pos]);
  341. region_name = "Unknown";
  342. reg = 0;
  343. text = NULL;
  344. offset = le32_to_cpu(region->offset) & 0xffffff;
  345. type = be32_to_cpu(region->type) & 0xff;
  346. mem = wm_adsp_find_region(dsp, type);
  347. switch (type) {
  348. case WMFW_NAME_TEXT:
  349. region_name = "Firmware name";
  350. text = kzalloc(le32_to_cpu(region->len) + 1,
  351. GFP_KERNEL);
  352. break;
  353. case WMFW_INFO_TEXT:
  354. region_name = "Information";
  355. text = kzalloc(le32_to_cpu(region->len) + 1,
  356. GFP_KERNEL);
  357. break;
  358. case WMFW_ABSOLUTE:
  359. region_name = "Absolute";
  360. reg = offset;
  361. break;
  362. case WMFW_ADSP1_PM:
  363. BUG_ON(!mem);
  364. region_name = "PM";
  365. reg = wm_adsp_region_to_reg(mem, offset);
  366. break;
  367. case WMFW_ADSP1_DM:
  368. BUG_ON(!mem);
  369. region_name = "DM";
  370. reg = wm_adsp_region_to_reg(mem, offset);
  371. break;
  372. case WMFW_ADSP2_XM:
  373. BUG_ON(!mem);
  374. region_name = "XM";
  375. reg = wm_adsp_region_to_reg(mem, offset);
  376. break;
  377. case WMFW_ADSP2_YM:
  378. BUG_ON(!mem);
  379. region_name = "YM";
  380. reg = wm_adsp_region_to_reg(mem, offset);
  381. break;
  382. case WMFW_ADSP1_ZM:
  383. BUG_ON(!mem);
  384. region_name = "ZM";
  385. reg = wm_adsp_region_to_reg(mem, offset);
  386. break;
  387. default:
  388. adsp_warn(dsp,
  389. "%s.%d: Unknown region type %x at %d(%x)\n",
  390. file, regions, type, pos, pos);
  391. break;
  392. }
  393. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  394. regions, le32_to_cpu(region->len), offset,
  395. region_name);
  396. if (text) {
  397. memcpy(text, region->data, le32_to_cpu(region->len));
  398. adsp_info(dsp, "%s: %s\n", file, text);
  399. kfree(text);
  400. }
  401. if (reg) {
  402. buf = wm_adsp_buf_alloc(region->data,
  403. le32_to_cpu(region->len),
  404. &buf_list);
  405. if (!buf) {
  406. adsp_err(dsp, "Out of memory\n");
  407. return -ENOMEM;
  408. }
  409. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  410. le32_to_cpu(region->len));
  411. if (ret != 0) {
  412. adsp_err(dsp,
  413. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  414. file, regions,
  415. le32_to_cpu(region->len), offset,
  416. region_name, ret);
  417. goto out_fw;
  418. }
  419. }
  420. pos += le32_to_cpu(region->len) + sizeof(*region);
  421. regions++;
  422. }
  423. ret = regmap_async_complete(regmap);
  424. if (ret != 0) {
  425. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  426. goto out_fw;
  427. }
  428. if (pos > firmware->size)
  429. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  430. file, regions, pos - firmware->size);
  431. out_fw:
  432. regmap_async_complete(regmap);
  433. wm_adsp_buf_free(&buf_list);
  434. release_firmware(firmware);
  435. out:
  436. kfree(file);
  437. return ret;
  438. }
  439. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  440. {
  441. struct regmap *regmap = dsp->regmap;
  442. struct wmfw_adsp1_id_hdr adsp1_id;
  443. struct wmfw_adsp2_id_hdr adsp2_id;
  444. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  445. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  446. void *alg, *buf;
  447. struct wm_adsp_alg_region *region;
  448. const struct wm_adsp_region *mem;
  449. unsigned int pos, term;
  450. size_t algs, buf_size;
  451. __be32 val;
  452. int i, ret;
  453. switch (dsp->type) {
  454. case WMFW_ADSP1:
  455. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  456. break;
  457. case WMFW_ADSP2:
  458. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  459. break;
  460. default:
  461. mem = NULL;
  462. break;
  463. }
  464. if (mem == NULL) {
  465. BUG_ON(mem != NULL);
  466. return -EINVAL;
  467. }
  468. switch (dsp->type) {
  469. case WMFW_ADSP1:
  470. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  471. sizeof(adsp1_id));
  472. if (ret != 0) {
  473. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  474. ret);
  475. return ret;
  476. }
  477. buf = &adsp1_id;
  478. buf_size = sizeof(adsp1_id);
  479. algs = be32_to_cpu(adsp1_id.algs);
  480. dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
  481. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  482. dsp->fw_id,
  483. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  484. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  485. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  486. algs);
  487. pos = sizeof(adsp1_id) / 2;
  488. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  489. break;
  490. case WMFW_ADSP2:
  491. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  492. sizeof(adsp2_id));
  493. if (ret != 0) {
  494. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  495. ret);
  496. return ret;
  497. }
  498. buf = &adsp2_id;
  499. buf_size = sizeof(adsp2_id);
  500. algs = be32_to_cpu(adsp2_id.algs);
  501. dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
  502. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  503. dsp->fw_id,
  504. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  505. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  506. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  507. algs);
  508. pos = sizeof(adsp2_id) / 2;
  509. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  510. break;
  511. default:
  512. BUG_ON(NULL == "Unknown DSP type");
  513. return -EINVAL;
  514. }
  515. if (algs == 0) {
  516. adsp_err(dsp, "No algorithms\n");
  517. return -EINVAL;
  518. }
  519. if (algs > 1024) {
  520. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  521. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  522. buf, buf_size);
  523. return -EINVAL;
  524. }
  525. /* Read the terminator first to validate the length */
  526. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  527. if (ret != 0) {
  528. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  529. ret);
  530. return ret;
  531. }
  532. if (be32_to_cpu(val) != 0xbedead)
  533. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  534. term, be32_to_cpu(val));
  535. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  536. if (!alg)
  537. return -ENOMEM;
  538. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  539. if (ret != 0) {
  540. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  541. ret);
  542. goto out;
  543. }
  544. adsp1_alg = alg;
  545. adsp2_alg = alg;
  546. for (i = 0; i < algs; i++) {
  547. switch (dsp->type) {
  548. case WMFW_ADSP1:
  549. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  550. i, be32_to_cpu(adsp1_alg[i].alg.id),
  551. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  552. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  553. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  554. be32_to_cpu(adsp1_alg[i].dm),
  555. be32_to_cpu(adsp1_alg[i].zm));
  556. region = kzalloc(sizeof(*region), GFP_KERNEL);
  557. if (!region)
  558. return -ENOMEM;
  559. region->type = WMFW_ADSP1_DM;
  560. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  561. region->base = be32_to_cpu(adsp1_alg[i].dm);
  562. list_add_tail(&region->list, &dsp->alg_regions);
  563. region = kzalloc(sizeof(*region), GFP_KERNEL);
  564. if (!region)
  565. return -ENOMEM;
  566. region->type = WMFW_ADSP1_ZM;
  567. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  568. region->base = be32_to_cpu(adsp1_alg[i].zm);
  569. list_add_tail(&region->list, &dsp->alg_regions);
  570. break;
  571. case WMFW_ADSP2:
  572. adsp_info(dsp,
  573. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  574. i, be32_to_cpu(adsp2_alg[i].alg.id),
  575. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  576. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  577. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  578. be32_to_cpu(adsp2_alg[i].xm),
  579. be32_to_cpu(adsp2_alg[i].ym),
  580. be32_to_cpu(adsp2_alg[i].zm));
  581. region = kzalloc(sizeof(*region), GFP_KERNEL);
  582. if (!region)
  583. return -ENOMEM;
  584. region->type = WMFW_ADSP2_XM;
  585. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  586. region->base = be32_to_cpu(adsp2_alg[i].xm);
  587. list_add_tail(&region->list, &dsp->alg_regions);
  588. region = kzalloc(sizeof(*region), GFP_KERNEL);
  589. if (!region)
  590. return -ENOMEM;
  591. region->type = WMFW_ADSP2_YM;
  592. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  593. region->base = be32_to_cpu(adsp2_alg[i].ym);
  594. list_add_tail(&region->list, &dsp->alg_regions);
  595. region = kzalloc(sizeof(*region), GFP_KERNEL);
  596. if (!region)
  597. return -ENOMEM;
  598. region->type = WMFW_ADSP2_ZM;
  599. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  600. region->base = be32_to_cpu(adsp2_alg[i].zm);
  601. list_add_tail(&region->list, &dsp->alg_regions);
  602. break;
  603. }
  604. }
  605. out:
  606. kfree(alg);
  607. return ret;
  608. }
  609. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  610. {
  611. LIST_HEAD(buf_list);
  612. struct regmap *regmap = dsp->regmap;
  613. struct wmfw_coeff_hdr *hdr;
  614. struct wmfw_coeff_item *blk;
  615. const struct firmware *firmware;
  616. const struct wm_adsp_region *mem;
  617. struct wm_adsp_alg_region *alg_region;
  618. const char *region_name;
  619. int ret, pos, blocks, type, offset, reg;
  620. char *file;
  621. struct wm_adsp_buf *buf;
  622. int tmp;
  623. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  624. if (file == NULL)
  625. return -ENOMEM;
  626. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  627. wm_adsp_fw[dsp->fw].file);
  628. file[PAGE_SIZE - 1] = '\0';
  629. ret = request_firmware(&firmware, file, dsp->dev);
  630. if (ret != 0) {
  631. adsp_warn(dsp, "Failed to request '%s'\n", file);
  632. ret = 0;
  633. goto out;
  634. }
  635. ret = -EINVAL;
  636. if (sizeof(*hdr) >= firmware->size) {
  637. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  638. file, firmware->size);
  639. goto out_fw;
  640. }
  641. hdr = (void*)&firmware->data[0];
  642. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  643. adsp_err(dsp, "%s: invalid magic\n", file);
  644. goto out_fw;
  645. }
  646. switch (be32_to_cpu(hdr->rev) & 0xff) {
  647. case 1:
  648. break;
  649. default:
  650. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  651. file, be32_to_cpu(hdr->rev) & 0xff);
  652. ret = -EINVAL;
  653. goto out_fw;
  654. }
  655. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  656. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  657. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  658. le32_to_cpu(hdr->ver) & 0xff);
  659. pos = le32_to_cpu(hdr->len);
  660. blocks = 0;
  661. while (pos < firmware->size &&
  662. pos - firmware->size > sizeof(*blk)) {
  663. blk = (void*)(&firmware->data[pos]);
  664. type = le16_to_cpu(blk->type);
  665. offset = le16_to_cpu(blk->offset);
  666. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  667. file, blocks, le32_to_cpu(blk->id),
  668. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  669. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  670. le32_to_cpu(blk->ver) & 0xff);
  671. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  672. file, blocks, le32_to_cpu(blk->len), offset, type);
  673. reg = 0;
  674. region_name = "Unknown";
  675. switch (type) {
  676. case (WMFW_NAME_TEXT << 8):
  677. case (WMFW_INFO_TEXT << 8):
  678. break;
  679. case (WMFW_ABSOLUTE << 8):
  680. /*
  681. * Old files may use this for global
  682. * coefficients.
  683. */
  684. if (le32_to_cpu(blk->id) == dsp->fw_id &&
  685. offset == 0) {
  686. region_name = "global coefficients";
  687. mem = wm_adsp_find_region(dsp, type);
  688. if (!mem) {
  689. adsp_err(dsp, "No ZM\n");
  690. break;
  691. }
  692. reg = wm_adsp_region_to_reg(mem, 0);
  693. } else {
  694. region_name = "register";
  695. reg = offset;
  696. }
  697. break;
  698. case WMFW_ADSP1_DM:
  699. case WMFW_ADSP1_ZM:
  700. case WMFW_ADSP2_XM:
  701. case WMFW_ADSP2_YM:
  702. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  703. file, blocks, le32_to_cpu(blk->len),
  704. type, le32_to_cpu(blk->id));
  705. mem = wm_adsp_find_region(dsp, type);
  706. if (!mem) {
  707. adsp_err(dsp, "No base for region %x\n", type);
  708. break;
  709. }
  710. reg = 0;
  711. list_for_each_entry(alg_region,
  712. &dsp->alg_regions, list) {
  713. if (le32_to_cpu(blk->id) == alg_region->alg &&
  714. type == alg_region->type) {
  715. reg = alg_region->base;
  716. reg = wm_adsp_region_to_reg(mem,
  717. reg);
  718. reg += offset;
  719. }
  720. }
  721. if (reg == 0)
  722. adsp_err(dsp, "No %x for algorithm %x\n",
  723. type, le32_to_cpu(blk->id));
  724. break;
  725. default:
  726. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  727. file, blocks, type, pos);
  728. break;
  729. }
  730. if (reg) {
  731. buf = wm_adsp_buf_alloc(blk->data,
  732. le32_to_cpu(blk->len),
  733. &buf_list);
  734. if (!buf) {
  735. adsp_err(dsp, "Out of memory\n");
  736. return -ENOMEM;
  737. }
  738. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  739. file, blocks, le32_to_cpu(blk->len),
  740. reg);
  741. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  742. le32_to_cpu(blk->len));
  743. if (ret != 0) {
  744. adsp_err(dsp,
  745. "%s.%d: Failed to write to %x in %s\n",
  746. file, blocks, reg, region_name);
  747. }
  748. }
  749. tmp = le32_to_cpu(blk->len) % 4;
  750. if (tmp)
  751. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  752. else
  753. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  754. blocks++;
  755. }
  756. ret = regmap_async_complete(regmap);
  757. if (ret != 0)
  758. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  759. if (pos > firmware->size)
  760. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  761. file, blocks, pos - firmware->size);
  762. out_fw:
  763. release_firmware(firmware);
  764. wm_adsp_buf_free(&buf_list);
  765. out:
  766. kfree(file);
  767. return 0;
  768. }
  769. int wm_adsp1_init(struct wm_adsp *adsp)
  770. {
  771. INIT_LIST_HEAD(&adsp->alg_regions);
  772. return 0;
  773. }
  774. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  775. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  776. struct snd_kcontrol *kcontrol,
  777. int event)
  778. {
  779. struct snd_soc_codec *codec = w->codec;
  780. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  781. struct wm_adsp *dsp = &dsps[w->shift];
  782. int ret;
  783. int val;
  784. switch (event) {
  785. case SND_SOC_DAPM_POST_PMU:
  786. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  787. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  788. /*
  789. * For simplicity set the DSP clock rate to be the
  790. * SYSCLK rate rather than making it configurable.
  791. */
  792. if(dsp->sysclk_reg) {
  793. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  794. if (ret != 0) {
  795. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  796. ret);
  797. return ret;
  798. }
  799. val = (val & dsp->sysclk_mask)
  800. >> dsp->sysclk_shift;
  801. ret = regmap_update_bits(dsp->regmap,
  802. dsp->base + ADSP1_CONTROL_31,
  803. ADSP1_CLK_SEL_MASK, val);
  804. if (ret != 0) {
  805. adsp_err(dsp, "Failed to set clock rate: %d\n",
  806. ret);
  807. return ret;
  808. }
  809. }
  810. ret = wm_adsp_load(dsp);
  811. if (ret != 0)
  812. goto err;
  813. ret = wm_adsp_setup_algs(dsp);
  814. if (ret != 0)
  815. goto err;
  816. ret = wm_adsp_load_coeff(dsp);
  817. if (ret != 0)
  818. goto err;
  819. /* Start the core running */
  820. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  821. ADSP1_CORE_ENA | ADSP1_START,
  822. ADSP1_CORE_ENA | ADSP1_START);
  823. break;
  824. case SND_SOC_DAPM_PRE_PMD:
  825. /* Halt the core */
  826. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  827. ADSP1_CORE_ENA | ADSP1_START, 0);
  828. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  829. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  830. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  831. ADSP1_SYS_ENA, 0);
  832. break;
  833. default:
  834. break;
  835. }
  836. return 0;
  837. err:
  838. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  839. ADSP1_SYS_ENA, 0);
  840. return ret;
  841. }
  842. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  843. static int wm_adsp2_ena(struct wm_adsp *dsp)
  844. {
  845. unsigned int val;
  846. int ret, count;
  847. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  848. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  849. if (ret != 0)
  850. return ret;
  851. /* Wait for the RAM to start, should be near instantaneous */
  852. count = 0;
  853. do {
  854. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  855. &val);
  856. if (ret != 0)
  857. return ret;
  858. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  859. if (!(val & ADSP2_RAM_RDY)) {
  860. adsp_err(dsp, "Failed to start DSP RAM\n");
  861. return -EBUSY;
  862. }
  863. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  864. adsp_info(dsp, "RAM ready after %d polls\n", count);
  865. return 0;
  866. }
  867. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  868. struct snd_kcontrol *kcontrol, int event)
  869. {
  870. struct snd_soc_codec *codec = w->codec;
  871. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  872. struct wm_adsp *dsp = &dsps[w->shift];
  873. struct wm_adsp_alg_region *alg_region;
  874. unsigned int val;
  875. int ret;
  876. switch (event) {
  877. case SND_SOC_DAPM_POST_PMU:
  878. /*
  879. * For simplicity set the DSP clock rate to be the
  880. * SYSCLK rate rather than making it configurable.
  881. */
  882. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  883. if (ret != 0) {
  884. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  885. ret);
  886. return ret;
  887. }
  888. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  889. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  890. ret = regmap_update_bits(dsp->regmap,
  891. dsp->base + ADSP2_CLOCKING,
  892. ADSP2_CLK_SEL_MASK, val);
  893. if (ret != 0) {
  894. adsp_err(dsp, "Failed to set clock rate: %d\n",
  895. ret);
  896. return ret;
  897. }
  898. if (dsp->dvfs) {
  899. ret = regmap_read(dsp->regmap,
  900. dsp->base + ADSP2_CLOCKING, &val);
  901. if (ret != 0) {
  902. dev_err(dsp->dev,
  903. "Failed to read clocking: %d\n", ret);
  904. return ret;
  905. }
  906. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  907. ret = regulator_enable(dsp->dvfs);
  908. if (ret != 0) {
  909. dev_err(dsp->dev,
  910. "Failed to enable supply: %d\n",
  911. ret);
  912. return ret;
  913. }
  914. ret = regulator_set_voltage(dsp->dvfs,
  915. 1800000,
  916. 1800000);
  917. if (ret != 0) {
  918. dev_err(dsp->dev,
  919. "Failed to raise supply: %d\n",
  920. ret);
  921. return ret;
  922. }
  923. }
  924. }
  925. ret = wm_adsp2_ena(dsp);
  926. if (ret != 0)
  927. return ret;
  928. ret = wm_adsp_load(dsp);
  929. if (ret != 0)
  930. goto err;
  931. ret = wm_adsp_setup_algs(dsp);
  932. if (ret != 0)
  933. goto err;
  934. ret = wm_adsp_load_coeff(dsp);
  935. if (ret != 0)
  936. goto err;
  937. ret = regmap_update_bits(dsp->regmap,
  938. dsp->base + ADSP2_CONTROL,
  939. ADSP2_CORE_ENA | ADSP2_START,
  940. ADSP2_CORE_ENA | ADSP2_START);
  941. if (ret != 0)
  942. goto err;
  943. dsp->running = true;
  944. break;
  945. case SND_SOC_DAPM_PRE_PMD:
  946. dsp->running = false;
  947. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  948. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  949. ADSP2_START, 0);
  950. /* Make sure DMAs are quiesced */
  951. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  952. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  953. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  954. if (dsp->dvfs) {
  955. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  956. 1800000);
  957. if (ret != 0)
  958. dev_warn(dsp->dev,
  959. "Failed to lower supply: %d\n",
  960. ret);
  961. ret = regulator_disable(dsp->dvfs);
  962. if (ret != 0)
  963. dev_err(dsp->dev,
  964. "Failed to enable supply: %d\n",
  965. ret);
  966. }
  967. while (!list_empty(&dsp->alg_regions)) {
  968. alg_region = list_first_entry(&dsp->alg_regions,
  969. struct wm_adsp_alg_region,
  970. list);
  971. list_del(&alg_region->list);
  972. kfree(alg_region);
  973. }
  974. break;
  975. default:
  976. break;
  977. }
  978. return 0;
  979. err:
  980. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  981. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  982. return ret;
  983. }
  984. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  985. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  986. {
  987. int ret;
  988. /*
  989. * Disable the DSP memory by default when in reset for a small
  990. * power saving.
  991. */
  992. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  993. ADSP2_MEM_ENA, 0);
  994. if (ret != 0) {
  995. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  996. return ret;
  997. }
  998. INIT_LIST_HEAD(&adsp->alg_regions);
  999. if (dvfs) {
  1000. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1001. if (IS_ERR(adsp->dvfs)) {
  1002. ret = PTR_ERR(adsp->dvfs);
  1003. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1004. return ret;
  1005. }
  1006. ret = regulator_enable(adsp->dvfs);
  1007. if (ret != 0) {
  1008. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1009. ret);
  1010. return ret;
  1011. }
  1012. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1013. if (ret != 0) {
  1014. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1015. ret);
  1016. return ret;
  1017. }
  1018. ret = regulator_disable(adsp->dvfs);
  1019. if (ret != 0) {
  1020. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1021. ret);
  1022. return ret;
  1023. }
  1024. }
  1025. return 0;
  1026. }
  1027. EXPORT_SYMBOL_GPL(wm_adsp2_init);