pmac_zilog.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029
  1. /*
  2. * linux/drivers/serial/pmac_zilog.c
  3. *
  4. * Driver for PowerMac Z85c30 based ESCC cell found in the
  5. * "macio" ASICs of various PowerMac models
  6. *
  7. * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
  8. *
  9. * Derived from drivers/macintosh/macserial.c by Paul Mackerras
  10. * and drivers/serial/sunzilog.c by David S. Miller
  11. *
  12. * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
  13. * adapted special tweaks needed for us. I don't think it's worth
  14. * merging back those though. The DMA code still has to get in
  15. * and once done, I expect that driver to remain fairly stable in
  16. * the long term, unless we change the driver model again...
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * 2004-08-06 Harald Welte <laforge@gnumonks.org>
  33. * - Enable BREAK interrupt
  34. * - Add support for sysreq
  35. *
  36. * TODO: - Add DMA support
  37. * - Defer port shutdown to a few seconds after close
  38. * - maybe put something right into uap->clk_divisor
  39. */
  40. #undef DEBUG
  41. #undef DEBUG_HARD
  42. #undef USE_CTRL_O_SYSRQ
  43. #include <linux/config.h>
  44. #include <linux/module.h>
  45. #include <linux/tty.h>
  46. #include <linux/tty_flip.h>
  47. #include <linux/major.h>
  48. #include <linux/string.h>
  49. #include <linux/fcntl.h>
  50. #include <linux/mm.h>
  51. #include <linux/kernel.h>
  52. #include <linux/delay.h>
  53. #include <linux/init.h>
  54. #include <linux/console.h>
  55. #include <linux/slab.h>
  56. #include <linux/adb.h>
  57. #include <linux/pmu.h>
  58. #include <linux/bitops.h>
  59. #include <linux/sysrq.h>
  60. #include <linux/mutex.h>
  61. #include <asm/sections.h>
  62. #include <asm/io.h>
  63. #include <asm/irq.h>
  64. #include <asm/prom.h>
  65. #include <asm/machdep.h>
  66. #include <asm/pmac_feature.h>
  67. #include <asm/dbdma.h>
  68. #include <asm/macio.h>
  69. #include <asm/semaphore.h>
  70. #if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  71. #define SUPPORT_SYSRQ
  72. #endif
  73. #include <linux/serial.h>
  74. #include <linux/serial_core.h>
  75. #include "pmac_zilog.h"
  76. /* Not yet implemented */
  77. #undef HAS_DBDMA
  78. static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
  79. MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
  80. MODULE_DESCRIPTION("Driver for the PowerMac serial ports.");
  81. MODULE_LICENSE("GPL");
  82. #define PWRDBG(fmt, arg...) printk(KERN_DEBUG fmt , ## arg)
  83. /*
  84. * For the sake of early serial console, we can do a pre-probe
  85. * (optional) of the ports at rather early boot time.
  86. */
  87. static struct uart_pmac_port pmz_ports[MAX_ZS_PORTS];
  88. static int pmz_ports_count;
  89. static DEFINE_MUTEX(pmz_irq_mutex);
  90. static struct uart_driver pmz_uart_reg = {
  91. .owner = THIS_MODULE,
  92. .driver_name = "ttyS",
  93. .devfs_name = "tts/",
  94. .dev_name = "ttyS",
  95. .major = TTY_MAJOR,
  96. };
  97. /*
  98. * Load all registers to reprogram the port
  99. * This function must only be called when the TX is not busy. The UART
  100. * port lock must be held and local interrupts disabled.
  101. */
  102. static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
  103. {
  104. int i;
  105. if (ZS_IS_ASLEEP(uap))
  106. return;
  107. /* Let pending transmits finish. */
  108. for (i = 0; i < 1000; i++) {
  109. unsigned char stat = read_zsreg(uap, R1);
  110. if (stat & ALL_SNT)
  111. break;
  112. udelay(100);
  113. }
  114. ZS_CLEARERR(uap);
  115. zssync(uap);
  116. ZS_CLEARFIFO(uap);
  117. zssync(uap);
  118. ZS_CLEARERR(uap);
  119. /* Disable all interrupts. */
  120. write_zsreg(uap, R1,
  121. regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
  122. /* Set parity, sync config, stop bits, and clock divisor. */
  123. write_zsreg(uap, R4, regs[R4]);
  124. /* Set misc. TX/RX control bits. */
  125. write_zsreg(uap, R10, regs[R10]);
  126. /* Set TX/RX controls sans the enable bits. */
  127. write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
  128. write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
  129. /* now set R7 "prime" on ESCC */
  130. write_zsreg(uap, R15, regs[R15] | EN85C30);
  131. write_zsreg(uap, R7, regs[R7P]);
  132. /* make sure we use R7 "non-prime" on ESCC */
  133. write_zsreg(uap, R15, regs[R15] & ~EN85C30);
  134. /* Synchronous mode config. */
  135. write_zsreg(uap, R6, regs[R6]);
  136. write_zsreg(uap, R7, regs[R7]);
  137. /* Disable baud generator. */
  138. write_zsreg(uap, R14, regs[R14] & ~BRENAB);
  139. /* Clock mode control. */
  140. write_zsreg(uap, R11, regs[R11]);
  141. /* Lower and upper byte of baud rate generator divisor. */
  142. write_zsreg(uap, R12, regs[R12]);
  143. write_zsreg(uap, R13, regs[R13]);
  144. /* Now rewrite R14, with BRENAB (if set). */
  145. write_zsreg(uap, R14, regs[R14]);
  146. /* Reset external status interrupts. */
  147. write_zsreg(uap, R0, RES_EXT_INT);
  148. write_zsreg(uap, R0, RES_EXT_INT);
  149. /* Rewrite R3/R5, this time without enables masked. */
  150. write_zsreg(uap, R3, regs[R3]);
  151. write_zsreg(uap, R5, regs[R5]);
  152. /* Rewrite R1, this time without IRQ enabled masked. */
  153. write_zsreg(uap, R1, regs[R1]);
  154. /* Enable interrupts */
  155. write_zsreg(uap, R9, regs[R9]);
  156. }
  157. /*
  158. * We do like sunzilog to avoid disrupting pending Tx
  159. * Reprogram the Zilog channel HW registers with the copies found in the
  160. * software state struct. If the transmitter is busy, we defer this update
  161. * until the next TX complete interrupt. Else, we do it right now.
  162. *
  163. * The UART port lock must be held and local interrupts disabled.
  164. */
  165. static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
  166. {
  167. if (!ZS_REGS_HELD(uap)) {
  168. if (ZS_TX_ACTIVE(uap)) {
  169. uap->flags |= PMACZILOG_FLAG_REGS_HELD;
  170. } else {
  171. pmz_debug("pmz: maybe_update_regs: updating\n");
  172. pmz_load_zsregs(uap, uap->curregs);
  173. }
  174. }
  175. }
  176. static struct tty_struct *pmz_receive_chars(struct uart_pmac_port *uap,
  177. struct pt_regs *regs)
  178. {
  179. struct tty_struct *tty = NULL;
  180. unsigned char ch, r1, drop, error, flag;
  181. int loops = 0;
  182. /* The interrupt can be enabled when the port isn't open, typically
  183. * that happens when using one port is open and the other closed (stale
  184. * interrupt) or when one port is used as a console.
  185. */
  186. if (!ZS_IS_OPEN(uap)) {
  187. pmz_debug("pmz: draining input\n");
  188. /* Port is closed, drain input data */
  189. for (;;) {
  190. if ((++loops) > 1000)
  191. goto flood;
  192. (void)read_zsreg(uap, R1);
  193. write_zsreg(uap, R0, ERR_RES);
  194. (void)read_zsdata(uap);
  195. ch = read_zsreg(uap, R0);
  196. if (!(ch & Rx_CH_AV))
  197. break;
  198. }
  199. return NULL;
  200. }
  201. /* Sanity check, make sure the old bug is no longer happening */
  202. if (uap->port.info == NULL || uap->port.info->tty == NULL) {
  203. WARN_ON(1);
  204. (void)read_zsdata(uap);
  205. return NULL;
  206. }
  207. tty = uap->port.info->tty;
  208. while (1) {
  209. error = 0;
  210. drop = 0;
  211. r1 = read_zsreg(uap, R1);
  212. ch = read_zsdata(uap);
  213. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
  214. write_zsreg(uap, R0, ERR_RES);
  215. zssync(uap);
  216. }
  217. ch &= uap->parity_mask;
  218. if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
  219. uap->flags &= ~PMACZILOG_FLAG_BREAK;
  220. }
  221. #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
  222. #ifdef USE_CTRL_O_SYSRQ
  223. /* Handle the SysRq ^O Hack */
  224. if (ch == '\x0f') {
  225. uap->port.sysrq = jiffies + HZ*5;
  226. goto next_char;
  227. }
  228. #endif /* USE_CTRL_O_SYSRQ */
  229. if (uap->port.sysrq) {
  230. int swallow;
  231. spin_unlock(&uap->port.lock);
  232. swallow = uart_handle_sysrq_char(&uap->port, ch, regs);
  233. spin_lock(&uap->port.lock);
  234. if (swallow)
  235. goto next_char;
  236. }
  237. #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
  238. /* A real serial line, record the character and status. */
  239. if (drop)
  240. goto next_char;
  241. flag = TTY_NORMAL;
  242. uap->port.icount.rx++;
  243. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
  244. error = 1;
  245. if (r1 & BRK_ABRT) {
  246. pmz_debug("pmz: got break !\n");
  247. r1 &= ~(PAR_ERR | CRC_ERR);
  248. uap->port.icount.brk++;
  249. if (uart_handle_break(&uap->port))
  250. goto next_char;
  251. }
  252. else if (r1 & PAR_ERR)
  253. uap->port.icount.parity++;
  254. else if (r1 & CRC_ERR)
  255. uap->port.icount.frame++;
  256. if (r1 & Rx_OVR)
  257. uap->port.icount.overrun++;
  258. r1 &= uap->port.read_status_mask;
  259. if (r1 & BRK_ABRT)
  260. flag = TTY_BREAK;
  261. else if (r1 & PAR_ERR)
  262. flag = TTY_PARITY;
  263. else if (r1 & CRC_ERR)
  264. flag = TTY_FRAME;
  265. }
  266. if (uap->port.ignore_status_mask == 0xff ||
  267. (r1 & uap->port.ignore_status_mask) == 0) {
  268. tty_insert_flip_char(tty, ch, flag);
  269. }
  270. if (r1 & Rx_OVR)
  271. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  272. next_char:
  273. /* We can get stuck in an infinite loop getting char 0 when the
  274. * line is in a wrong HW state, we break that here.
  275. * When that happens, I disable the receive side of the driver.
  276. * Note that what I've been experiencing is a real irq loop where
  277. * I'm getting flooded regardless of the actual port speed.
  278. * Something stange is going on with the HW
  279. */
  280. if ((++loops) > 1000)
  281. goto flood;
  282. ch = read_zsreg(uap, R0);
  283. if (!(ch & Rx_CH_AV))
  284. break;
  285. }
  286. return tty;
  287. flood:
  288. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  289. write_zsreg(uap, R1, uap->curregs[R1]);
  290. zssync(uap);
  291. dev_err(&uap->dev->ofdev.dev, "pmz: rx irq flood !\n");
  292. return tty;
  293. }
  294. static void pmz_status_handle(struct uart_pmac_port *uap, struct pt_regs *regs)
  295. {
  296. unsigned char status;
  297. status = read_zsreg(uap, R0);
  298. write_zsreg(uap, R0, RES_EXT_INT);
  299. zssync(uap);
  300. if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
  301. if (status & SYNC_HUNT)
  302. uap->port.icount.dsr++;
  303. /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
  304. * But it does not tell us which bit has changed, we have to keep
  305. * track of this ourselves.
  306. * The CTS input is inverted for some reason. -- paulus
  307. */
  308. if ((status ^ uap->prev_status) & DCD)
  309. uart_handle_dcd_change(&uap->port,
  310. (status & DCD));
  311. if ((status ^ uap->prev_status) & CTS)
  312. uart_handle_cts_change(&uap->port,
  313. !(status & CTS));
  314. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  315. }
  316. if (status & BRK_ABRT)
  317. uap->flags |= PMACZILOG_FLAG_BREAK;
  318. uap->prev_status = status;
  319. }
  320. static void pmz_transmit_chars(struct uart_pmac_port *uap)
  321. {
  322. struct circ_buf *xmit;
  323. if (ZS_IS_ASLEEP(uap))
  324. return;
  325. if (ZS_IS_CONS(uap)) {
  326. unsigned char status = read_zsreg(uap, R0);
  327. /* TX still busy? Just wait for the next TX done interrupt.
  328. *
  329. * It can occur because of how we do serial console writes. It would
  330. * be nice to transmit console writes just like we normally would for
  331. * a TTY line. (ie. buffered and TX interrupt driven). That is not
  332. * easy because console writes cannot sleep. One solution might be
  333. * to poll on enough port->xmit space becomming free. -DaveM
  334. */
  335. if (!(status & Tx_BUF_EMP))
  336. return;
  337. }
  338. uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
  339. if (ZS_REGS_HELD(uap)) {
  340. pmz_load_zsregs(uap, uap->curregs);
  341. uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
  342. }
  343. if (ZS_TX_STOPPED(uap)) {
  344. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  345. goto ack_tx_int;
  346. }
  347. if (uap->port.x_char) {
  348. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  349. write_zsdata(uap, uap->port.x_char);
  350. zssync(uap);
  351. uap->port.icount.tx++;
  352. uap->port.x_char = 0;
  353. return;
  354. }
  355. if (uap->port.info == NULL)
  356. goto ack_tx_int;
  357. xmit = &uap->port.info->xmit;
  358. if (uart_circ_empty(xmit)) {
  359. uart_write_wakeup(&uap->port);
  360. goto ack_tx_int;
  361. }
  362. if (uart_tx_stopped(&uap->port))
  363. goto ack_tx_int;
  364. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  365. write_zsdata(uap, xmit->buf[xmit->tail]);
  366. zssync(uap);
  367. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  368. uap->port.icount.tx++;
  369. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  370. uart_write_wakeup(&uap->port);
  371. return;
  372. ack_tx_int:
  373. write_zsreg(uap, R0, RES_Tx_P);
  374. zssync(uap);
  375. }
  376. /* Hrm... we register that twice, fixme later.... */
  377. static irqreturn_t pmz_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  378. {
  379. struct uart_pmac_port *uap = dev_id;
  380. struct uart_pmac_port *uap_a;
  381. struct uart_pmac_port *uap_b;
  382. int rc = IRQ_NONE;
  383. struct tty_struct *tty;
  384. u8 r3;
  385. uap_a = pmz_get_port_A(uap);
  386. uap_b = uap_a->mate;
  387. spin_lock(&uap_a->port.lock);
  388. r3 = read_zsreg(uap_a, R3);
  389. #ifdef DEBUG_HARD
  390. pmz_debug("irq, r3: %x\n", r3);
  391. #endif
  392. /* Channel A */
  393. tty = NULL;
  394. if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
  395. write_zsreg(uap_a, R0, RES_H_IUS);
  396. zssync(uap_a);
  397. if (r3 & CHAEXT)
  398. pmz_status_handle(uap_a, regs);
  399. if (r3 & CHARxIP)
  400. tty = pmz_receive_chars(uap_a, regs);
  401. if (r3 & CHATxIP)
  402. pmz_transmit_chars(uap_a);
  403. rc = IRQ_HANDLED;
  404. }
  405. spin_unlock(&uap_a->port.lock);
  406. if (tty != NULL)
  407. tty_flip_buffer_push(tty);
  408. if (uap_b->node == NULL)
  409. goto out;
  410. spin_lock(&uap_b->port.lock);
  411. tty = NULL;
  412. if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
  413. write_zsreg(uap_b, R0, RES_H_IUS);
  414. zssync(uap_b);
  415. if (r3 & CHBEXT)
  416. pmz_status_handle(uap_b, regs);
  417. if (r3 & CHBRxIP)
  418. tty = pmz_receive_chars(uap_b, regs);
  419. if (r3 & CHBTxIP)
  420. pmz_transmit_chars(uap_b);
  421. rc = IRQ_HANDLED;
  422. }
  423. spin_unlock(&uap_b->port.lock);
  424. if (tty != NULL)
  425. tty_flip_buffer_push(tty);
  426. out:
  427. #ifdef DEBUG_HARD
  428. pmz_debug("irq done.\n");
  429. #endif
  430. return rc;
  431. }
  432. /*
  433. * Peek the status register, lock not held by caller
  434. */
  435. static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
  436. {
  437. unsigned long flags;
  438. u8 status;
  439. spin_lock_irqsave(&uap->port.lock, flags);
  440. status = read_zsreg(uap, R0);
  441. spin_unlock_irqrestore(&uap->port.lock, flags);
  442. return status;
  443. }
  444. /*
  445. * Check if transmitter is empty
  446. * The port lock is not held.
  447. */
  448. static unsigned int pmz_tx_empty(struct uart_port *port)
  449. {
  450. struct uart_pmac_port *uap = to_pmz(port);
  451. unsigned char status;
  452. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  453. return TIOCSER_TEMT;
  454. status = pmz_peek_status(to_pmz(port));
  455. if (status & Tx_BUF_EMP)
  456. return TIOCSER_TEMT;
  457. return 0;
  458. }
  459. /*
  460. * Set Modem Control (RTS & DTR) bits
  461. * The port lock is held and interrupts are disabled.
  462. * Note: Shall we really filter out RTS on external ports or
  463. * should that be dealt at higher level only ?
  464. */
  465. static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
  466. {
  467. struct uart_pmac_port *uap = to_pmz(port);
  468. unsigned char set_bits, clear_bits;
  469. /* Do nothing for irda for now... */
  470. if (ZS_IS_IRDA(uap))
  471. return;
  472. /* We get called during boot with a port not up yet */
  473. if (ZS_IS_ASLEEP(uap) ||
  474. !(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
  475. return;
  476. set_bits = clear_bits = 0;
  477. if (ZS_IS_INTMODEM(uap)) {
  478. if (mctrl & TIOCM_RTS)
  479. set_bits |= RTS;
  480. else
  481. clear_bits |= RTS;
  482. }
  483. if (mctrl & TIOCM_DTR)
  484. set_bits |= DTR;
  485. else
  486. clear_bits |= DTR;
  487. /* NOTE: Not subject to 'transmitter active' rule. */
  488. uap->curregs[R5] |= set_bits;
  489. uap->curregs[R5] &= ~clear_bits;
  490. if (ZS_IS_ASLEEP(uap))
  491. return;
  492. write_zsreg(uap, R5, uap->curregs[R5]);
  493. pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
  494. set_bits, clear_bits, uap->curregs[R5]);
  495. zssync(uap);
  496. }
  497. /*
  498. * Get Modem Control bits (only the input ones, the core will
  499. * or that with a cached value of the control ones)
  500. * The port lock is held and interrupts are disabled.
  501. */
  502. static unsigned int pmz_get_mctrl(struct uart_port *port)
  503. {
  504. struct uart_pmac_port *uap = to_pmz(port);
  505. unsigned char status;
  506. unsigned int ret;
  507. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  508. return 0;
  509. status = read_zsreg(uap, R0);
  510. ret = 0;
  511. if (status & DCD)
  512. ret |= TIOCM_CAR;
  513. if (status & SYNC_HUNT)
  514. ret |= TIOCM_DSR;
  515. if (!(status & CTS))
  516. ret |= TIOCM_CTS;
  517. return ret;
  518. }
  519. /*
  520. * Stop TX side. Dealt like sunzilog at next Tx interrupt,
  521. * though for DMA, we will have to do a bit more.
  522. * The port lock is held and interrupts are disabled.
  523. */
  524. static void pmz_stop_tx(struct uart_port *port)
  525. {
  526. to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
  527. }
  528. /*
  529. * Kick the Tx side.
  530. * The port lock is held and interrupts are disabled.
  531. */
  532. static void pmz_start_tx(struct uart_port *port)
  533. {
  534. struct uart_pmac_port *uap = to_pmz(port);
  535. unsigned char status;
  536. pmz_debug("pmz: start_tx()\n");
  537. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  538. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  539. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  540. return;
  541. status = read_zsreg(uap, R0);
  542. /* TX busy? Just wait for the TX done interrupt. */
  543. if (!(status & Tx_BUF_EMP))
  544. return;
  545. /* Send the first character to jump-start the TX done
  546. * IRQ sending engine.
  547. */
  548. if (port->x_char) {
  549. write_zsdata(uap, port->x_char);
  550. zssync(uap);
  551. port->icount.tx++;
  552. port->x_char = 0;
  553. } else {
  554. struct circ_buf *xmit = &port->info->xmit;
  555. write_zsdata(uap, xmit->buf[xmit->tail]);
  556. zssync(uap);
  557. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  558. port->icount.tx++;
  559. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  560. uart_write_wakeup(&uap->port);
  561. }
  562. pmz_debug("pmz: start_tx() done.\n");
  563. }
  564. /*
  565. * Stop Rx side, basically disable emitting of
  566. * Rx interrupts on the port. We don't disable the rx
  567. * side of the chip proper though
  568. * The port lock is held.
  569. */
  570. static void pmz_stop_rx(struct uart_port *port)
  571. {
  572. struct uart_pmac_port *uap = to_pmz(port);
  573. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  574. return;
  575. pmz_debug("pmz: stop_rx()()\n");
  576. /* Disable all RX interrupts. */
  577. uap->curregs[R1] &= ~RxINT_MASK;
  578. pmz_maybe_update_regs(uap);
  579. pmz_debug("pmz: stop_rx() done.\n");
  580. }
  581. /*
  582. * Enable modem status change interrupts
  583. * The port lock is held.
  584. */
  585. static void pmz_enable_ms(struct uart_port *port)
  586. {
  587. struct uart_pmac_port *uap = to_pmz(port);
  588. unsigned char new_reg;
  589. if (ZS_IS_IRDA(uap) || uap->node == NULL)
  590. return;
  591. new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
  592. if (new_reg != uap->curregs[R15]) {
  593. uap->curregs[R15] = new_reg;
  594. if (ZS_IS_ASLEEP(uap))
  595. return;
  596. /* NOTE: Not subject to 'transmitter active' rule. */
  597. write_zsreg(uap, R15, uap->curregs[R15]);
  598. }
  599. }
  600. /*
  601. * Control break state emission
  602. * The port lock is not held.
  603. */
  604. static void pmz_break_ctl(struct uart_port *port, int break_state)
  605. {
  606. struct uart_pmac_port *uap = to_pmz(port);
  607. unsigned char set_bits, clear_bits, new_reg;
  608. unsigned long flags;
  609. if (uap->node == NULL)
  610. return;
  611. set_bits = clear_bits = 0;
  612. if (break_state)
  613. set_bits |= SND_BRK;
  614. else
  615. clear_bits |= SND_BRK;
  616. spin_lock_irqsave(&port->lock, flags);
  617. new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
  618. if (new_reg != uap->curregs[R5]) {
  619. uap->curregs[R5] = new_reg;
  620. /* NOTE: Not subject to 'transmitter active' rule. */
  621. if (ZS_IS_ASLEEP(uap))
  622. return;
  623. write_zsreg(uap, R5, uap->curregs[R5]);
  624. }
  625. spin_unlock_irqrestore(&port->lock, flags);
  626. }
  627. /*
  628. * Turn power on or off to the SCC and associated stuff
  629. * (port drivers, modem, IR port, etc.)
  630. * Returns the number of milliseconds we should wait before
  631. * trying to use the port.
  632. */
  633. static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
  634. {
  635. int delay = 0;
  636. int rc;
  637. if (state) {
  638. rc = pmac_call_feature(
  639. PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
  640. pmz_debug("port power on result: %d\n", rc);
  641. if (ZS_IS_INTMODEM(uap)) {
  642. rc = pmac_call_feature(
  643. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
  644. delay = 2500; /* wait for 2.5s before using */
  645. pmz_debug("modem power result: %d\n", rc);
  646. }
  647. } else {
  648. /* TODO: Make that depend on a timer, don't power down
  649. * immediately
  650. */
  651. if (ZS_IS_INTMODEM(uap)) {
  652. rc = pmac_call_feature(
  653. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
  654. pmz_debug("port power off result: %d\n", rc);
  655. }
  656. pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
  657. }
  658. return delay;
  659. }
  660. /*
  661. * FixZeroBug....Works around a bug in the SCC receving channel.
  662. * Inspired from Darwin code, 15 Sept. 2000 -DanM
  663. *
  664. * The following sequence prevents a problem that is seen with O'Hare ASICs
  665. * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
  666. * at the input to the receiver becomes 'stuck' and locks up the receiver.
  667. * This problem can occur as a result of a zero bit at the receiver input
  668. * coincident with any of the following events:
  669. *
  670. * The SCC is initialized (hardware or software).
  671. * A framing error is detected.
  672. * The clocking option changes from synchronous or X1 asynchronous
  673. * clocking to X16, X32, or X64 asynchronous clocking.
  674. * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
  675. *
  676. * This workaround attempts to recover from the lockup condition by placing
  677. * the SCC in synchronous loopback mode with a fast clock before programming
  678. * any of the asynchronous modes.
  679. */
  680. static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
  681. {
  682. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  683. zssync(uap);
  684. udelay(10);
  685. write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
  686. zssync(uap);
  687. write_zsreg(uap, 4, X1CLK | MONSYNC);
  688. write_zsreg(uap, 3, Rx8);
  689. write_zsreg(uap, 5, Tx8 | RTS);
  690. write_zsreg(uap, 9, NV); /* Didn't we already do this? */
  691. write_zsreg(uap, 11, RCBR | TCBR);
  692. write_zsreg(uap, 12, 0);
  693. write_zsreg(uap, 13, 0);
  694. write_zsreg(uap, 14, (LOOPBAK | BRSRC));
  695. write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
  696. write_zsreg(uap, 3, Rx8 | RxENABLE);
  697. write_zsreg(uap, 0, RES_EXT_INT);
  698. write_zsreg(uap, 0, RES_EXT_INT);
  699. write_zsreg(uap, 0, RES_EXT_INT); /* to kill some time */
  700. /* The channel should be OK now, but it is probably receiving
  701. * loopback garbage.
  702. * Switch to asynchronous mode, disable the receiver,
  703. * and discard everything in the receive buffer.
  704. */
  705. write_zsreg(uap, 9, NV);
  706. write_zsreg(uap, 4, X16CLK | SB_MASK);
  707. write_zsreg(uap, 3, Rx8);
  708. while (read_zsreg(uap, 0) & Rx_CH_AV) {
  709. (void)read_zsreg(uap, 8);
  710. write_zsreg(uap, 0, RES_EXT_INT);
  711. write_zsreg(uap, 0, ERR_RES);
  712. }
  713. }
  714. /*
  715. * Real startup routine, powers up the hardware and sets up
  716. * the SCC. Returns a delay in ms where you need to wait before
  717. * actually using the port, this is typically the internal modem
  718. * powerup delay. This routine expect the lock to be taken.
  719. */
  720. static int __pmz_startup(struct uart_pmac_port *uap)
  721. {
  722. int pwr_delay = 0;
  723. memset(&uap->curregs, 0, sizeof(uap->curregs));
  724. /* Power up the SCC & underlying hardware (modem/irda) */
  725. pwr_delay = pmz_set_scc_power(uap, 1);
  726. /* Nice buggy HW ... */
  727. pmz_fix_zero_bug_scc(uap);
  728. /* Reset the channel */
  729. uap->curregs[R9] = 0;
  730. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  731. zssync(uap);
  732. udelay(10);
  733. write_zsreg(uap, 9, 0);
  734. zssync(uap);
  735. /* Clear the interrupt registers */
  736. write_zsreg(uap, R1, 0);
  737. write_zsreg(uap, R0, ERR_RES);
  738. write_zsreg(uap, R0, ERR_RES);
  739. write_zsreg(uap, R0, RES_H_IUS);
  740. write_zsreg(uap, R0, RES_H_IUS);
  741. /* Setup some valid baud rate */
  742. uap->curregs[R4] = X16CLK | SB1;
  743. uap->curregs[R3] = Rx8;
  744. uap->curregs[R5] = Tx8 | RTS;
  745. if (!ZS_IS_IRDA(uap))
  746. uap->curregs[R5] |= DTR;
  747. uap->curregs[R12] = 0;
  748. uap->curregs[R13] = 0;
  749. uap->curregs[R14] = BRENAB;
  750. /* Clear handshaking, enable BREAK interrupts */
  751. uap->curregs[R15] = BRKIE;
  752. /* Master interrupt enable */
  753. uap->curregs[R9] |= NV | MIE;
  754. pmz_load_zsregs(uap, uap->curregs);
  755. /* Enable receiver and transmitter. */
  756. write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
  757. write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
  758. /* Remember status for DCD/CTS changes */
  759. uap->prev_status = read_zsreg(uap, R0);
  760. return pwr_delay;
  761. }
  762. static void pmz_irda_reset(struct uart_pmac_port *uap)
  763. {
  764. uap->curregs[R5] |= DTR;
  765. write_zsreg(uap, R5, uap->curregs[R5]);
  766. zssync(uap);
  767. mdelay(110);
  768. uap->curregs[R5] &= ~DTR;
  769. write_zsreg(uap, R5, uap->curregs[R5]);
  770. zssync(uap);
  771. mdelay(10);
  772. }
  773. /*
  774. * This is the "normal" startup routine, using the above one
  775. * wrapped with the lock and doing a schedule delay
  776. */
  777. static int pmz_startup(struct uart_port *port)
  778. {
  779. struct uart_pmac_port *uap = to_pmz(port);
  780. unsigned long flags;
  781. int pwr_delay = 0;
  782. pmz_debug("pmz: startup()\n");
  783. if (ZS_IS_ASLEEP(uap))
  784. return -EAGAIN;
  785. if (uap->node == NULL)
  786. return -ENODEV;
  787. mutex_lock(&pmz_irq_mutex);
  788. uap->flags |= PMACZILOG_FLAG_IS_OPEN;
  789. /* A console is never powered down. Else, power up and
  790. * initialize the chip
  791. */
  792. if (!ZS_IS_CONS(uap)) {
  793. spin_lock_irqsave(&port->lock, flags);
  794. pwr_delay = __pmz_startup(uap);
  795. spin_unlock_irqrestore(&port->lock, flags);
  796. }
  797. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  798. if (request_irq(uap->port.irq, pmz_interrupt, SA_SHIRQ, "PowerMac Zilog", uap)) {
  799. dev_err(&uap->dev->ofdev.dev,
  800. "Unable to register zs interrupt handler.\n");
  801. pmz_set_scc_power(uap, 0);
  802. mutex_unlock(&pmz_irq_mutex);
  803. return -ENXIO;
  804. }
  805. mutex_unlock(&pmz_irq_mutex);
  806. /* Right now, we deal with delay by blocking here, I'll be
  807. * smarter later on
  808. */
  809. if (pwr_delay != 0) {
  810. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  811. msleep(pwr_delay);
  812. }
  813. /* IrDA reset is done now */
  814. if (ZS_IS_IRDA(uap))
  815. pmz_irda_reset(uap);
  816. /* Enable interrupts emission from the chip */
  817. spin_lock_irqsave(&port->lock, flags);
  818. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  819. if (!ZS_IS_EXTCLK(uap))
  820. uap->curregs[R1] |= EXT_INT_ENAB;
  821. write_zsreg(uap, R1, uap->curregs[R1]);
  822. spin_unlock_irqrestore(&port->lock, flags);
  823. pmz_debug("pmz: startup() done.\n");
  824. return 0;
  825. }
  826. static void pmz_shutdown(struct uart_port *port)
  827. {
  828. struct uart_pmac_port *uap = to_pmz(port);
  829. unsigned long flags;
  830. pmz_debug("pmz: shutdown()\n");
  831. if (uap->node == NULL)
  832. return;
  833. mutex_lock(&pmz_irq_mutex);
  834. /* Release interrupt handler */
  835. free_irq(uap->port.irq, uap);
  836. spin_lock_irqsave(&port->lock, flags);
  837. uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
  838. if (!ZS_IS_OPEN(uap->mate))
  839. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  840. /* Disable interrupts */
  841. if (!ZS_IS_ASLEEP(uap)) {
  842. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  843. write_zsreg(uap, R1, uap->curregs[R1]);
  844. zssync(uap);
  845. }
  846. if (ZS_IS_CONS(uap) || ZS_IS_ASLEEP(uap)) {
  847. spin_unlock_irqrestore(&port->lock, flags);
  848. mutex_unlock(&pmz_irq_mutex);
  849. return;
  850. }
  851. /* Disable receiver and transmitter. */
  852. uap->curregs[R3] &= ~RxENABLE;
  853. uap->curregs[R5] &= ~TxENABLE;
  854. /* Disable all interrupts and BRK assertion. */
  855. uap->curregs[R5] &= ~SND_BRK;
  856. pmz_maybe_update_regs(uap);
  857. /* Shut the chip down */
  858. pmz_set_scc_power(uap, 0);
  859. spin_unlock_irqrestore(&port->lock, flags);
  860. mutex_unlock(&pmz_irq_mutex);
  861. pmz_debug("pmz: shutdown() done.\n");
  862. }
  863. /* Shared by TTY driver and serial console setup. The port lock is held
  864. * and local interrupts are disabled.
  865. */
  866. static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
  867. unsigned int iflag, unsigned long baud)
  868. {
  869. int brg;
  870. /* Switch to external clocking for IrDA high clock rates. That
  871. * code could be re-used for Midi interfaces with different
  872. * multipliers
  873. */
  874. if (baud >= 115200 && ZS_IS_IRDA(uap)) {
  875. uap->curregs[R4] = X1CLK;
  876. uap->curregs[R11] = RCTRxCP | TCTRxCP;
  877. uap->curregs[R14] = 0; /* BRG off */
  878. uap->curregs[R12] = 0;
  879. uap->curregs[R13] = 0;
  880. uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
  881. } else {
  882. switch (baud) {
  883. case ZS_CLOCK/16: /* 230400 */
  884. uap->curregs[R4] = X16CLK;
  885. uap->curregs[R11] = 0;
  886. uap->curregs[R14] = 0;
  887. break;
  888. case ZS_CLOCK/32: /* 115200 */
  889. uap->curregs[R4] = X32CLK;
  890. uap->curregs[R11] = 0;
  891. uap->curregs[R14] = 0;
  892. break;
  893. default:
  894. uap->curregs[R4] = X16CLK;
  895. uap->curregs[R11] = TCBR | RCBR;
  896. brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
  897. uap->curregs[R12] = (brg & 255);
  898. uap->curregs[R13] = ((brg >> 8) & 255);
  899. uap->curregs[R14] = BRENAB;
  900. }
  901. uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
  902. }
  903. /* Character size, stop bits, and parity. */
  904. uap->curregs[3] &= ~RxN_MASK;
  905. uap->curregs[5] &= ~TxN_MASK;
  906. switch (cflag & CSIZE) {
  907. case CS5:
  908. uap->curregs[3] |= Rx5;
  909. uap->curregs[5] |= Tx5;
  910. uap->parity_mask = 0x1f;
  911. break;
  912. case CS6:
  913. uap->curregs[3] |= Rx6;
  914. uap->curregs[5] |= Tx6;
  915. uap->parity_mask = 0x3f;
  916. break;
  917. case CS7:
  918. uap->curregs[3] |= Rx7;
  919. uap->curregs[5] |= Tx7;
  920. uap->parity_mask = 0x7f;
  921. break;
  922. case CS8:
  923. default:
  924. uap->curregs[3] |= Rx8;
  925. uap->curregs[5] |= Tx8;
  926. uap->parity_mask = 0xff;
  927. break;
  928. };
  929. uap->curregs[4] &= ~(SB_MASK);
  930. if (cflag & CSTOPB)
  931. uap->curregs[4] |= SB2;
  932. else
  933. uap->curregs[4] |= SB1;
  934. if (cflag & PARENB)
  935. uap->curregs[4] |= PAR_ENAB;
  936. else
  937. uap->curregs[4] &= ~PAR_ENAB;
  938. if (!(cflag & PARODD))
  939. uap->curregs[4] |= PAR_EVEN;
  940. else
  941. uap->curregs[4] &= ~PAR_EVEN;
  942. uap->port.read_status_mask = Rx_OVR;
  943. if (iflag & INPCK)
  944. uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
  945. if (iflag & (BRKINT | PARMRK))
  946. uap->port.read_status_mask |= BRK_ABRT;
  947. uap->port.ignore_status_mask = 0;
  948. if (iflag & IGNPAR)
  949. uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
  950. if (iflag & IGNBRK) {
  951. uap->port.ignore_status_mask |= BRK_ABRT;
  952. if (iflag & IGNPAR)
  953. uap->port.ignore_status_mask |= Rx_OVR;
  954. }
  955. if ((cflag & CREAD) == 0)
  956. uap->port.ignore_status_mask = 0xff;
  957. }
  958. /*
  959. * Set the irda codec on the imac to the specified baud rate.
  960. */
  961. static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
  962. {
  963. u8 cmdbyte;
  964. int t, version;
  965. switch (*baud) {
  966. /* SIR modes */
  967. case 2400:
  968. cmdbyte = 0x53;
  969. break;
  970. case 4800:
  971. cmdbyte = 0x52;
  972. break;
  973. case 9600:
  974. cmdbyte = 0x51;
  975. break;
  976. case 19200:
  977. cmdbyte = 0x50;
  978. break;
  979. case 38400:
  980. cmdbyte = 0x4f;
  981. break;
  982. case 57600:
  983. cmdbyte = 0x4e;
  984. break;
  985. case 115200:
  986. cmdbyte = 0x4d;
  987. break;
  988. /* The FIR modes aren't really supported at this point, how
  989. * do we select the speed ? via the FCR on KeyLargo ?
  990. */
  991. case 1152000:
  992. cmdbyte = 0;
  993. break;
  994. case 4000000:
  995. cmdbyte = 0;
  996. break;
  997. default: /* 9600 */
  998. cmdbyte = 0x51;
  999. *baud = 9600;
  1000. break;
  1001. }
  1002. /* Wait for transmitter to drain */
  1003. t = 10000;
  1004. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
  1005. || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
  1006. if (--t <= 0) {
  1007. dev_err(&uap->dev->ofdev.dev, "transmitter didn't drain\n");
  1008. return;
  1009. }
  1010. udelay(10);
  1011. }
  1012. /* Drain the receiver too */
  1013. t = 100;
  1014. (void)read_zsdata(uap);
  1015. (void)read_zsdata(uap);
  1016. (void)read_zsdata(uap);
  1017. mdelay(10);
  1018. while (read_zsreg(uap, R0) & Rx_CH_AV) {
  1019. read_zsdata(uap);
  1020. mdelay(10);
  1021. if (--t <= 0) {
  1022. dev_err(&uap->dev->ofdev.dev, "receiver didn't drain\n");
  1023. return;
  1024. }
  1025. }
  1026. /* Switch to command mode */
  1027. uap->curregs[R5] |= DTR;
  1028. write_zsreg(uap, R5, uap->curregs[R5]);
  1029. zssync(uap);
  1030. mdelay(1);
  1031. /* Switch SCC to 19200 */
  1032. pmz_convert_to_zs(uap, CS8, 0, 19200);
  1033. pmz_load_zsregs(uap, uap->curregs);
  1034. mdelay(1);
  1035. /* Write get_version command byte */
  1036. write_zsdata(uap, 1);
  1037. t = 5000;
  1038. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1039. if (--t <= 0) {
  1040. dev_err(&uap->dev->ofdev.dev,
  1041. "irda_setup timed out on get_version byte\n");
  1042. goto out;
  1043. }
  1044. udelay(10);
  1045. }
  1046. version = read_zsdata(uap);
  1047. if (version < 4) {
  1048. dev_info(&uap->dev->ofdev.dev, "IrDA: dongle version %d not supported\n",
  1049. version);
  1050. goto out;
  1051. }
  1052. /* Send speed mode */
  1053. write_zsdata(uap, cmdbyte);
  1054. t = 5000;
  1055. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1056. if (--t <= 0) {
  1057. dev_err(&uap->dev->ofdev.dev,
  1058. "irda_setup timed out on speed mode byte\n");
  1059. goto out;
  1060. }
  1061. udelay(10);
  1062. }
  1063. t = read_zsdata(uap);
  1064. if (t != cmdbyte)
  1065. dev_err(&uap->dev->ofdev.dev,
  1066. "irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
  1067. dev_info(&uap->dev->ofdev.dev, "IrDA setup for %ld bps, dongle version: %d\n",
  1068. *baud, version);
  1069. (void)read_zsdata(uap);
  1070. (void)read_zsdata(uap);
  1071. (void)read_zsdata(uap);
  1072. out:
  1073. /* Switch back to data mode */
  1074. uap->curregs[R5] &= ~DTR;
  1075. write_zsreg(uap, R5, uap->curregs[R5]);
  1076. zssync(uap);
  1077. (void)read_zsdata(uap);
  1078. (void)read_zsdata(uap);
  1079. (void)read_zsdata(uap);
  1080. }
  1081. static void __pmz_set_termios(struct uart_port *port, struct termios *termios,
  1082. struct termios *old)
  1083. {
  1084. struct uart_pmac_port *uap = to_pmz(port);
  1085. unsigned long baud;
  1086. pmz_debug("pmz: set_termios()\n");
  1087. if (ZS_IS_ASLEEP(uap))
  1088. return;
  1089. memcpy(&uap->termios_cache, termios, sizeof(struct termios));
  1090. /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
  1091. * on the IR dongle. Note that the IRTTY driver currently doesn't know
  1092. * about the FIR mode and high speed modes. So these are unused. For
  1093. * implementing proper support for these, we should probably add some
  1094. * DMA as well, at least on the Rx side, which isn't a simple thing
  1095. * at this point.
  1096. */
  1097. if (ZS_IS_IRDA(uap)) {
  1098. /* Calc baud rate */
  1099. baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
  1100. pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
  1101. /* Cet the irda codec to the right rate */
  1102. pmz_irda_setup(uap, &baud);
  1103. /* Set final baud rate */
  1104. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1105. pmz_load_zsregs(uap, uap->curregs);
  1106. zssync(uap);
  1107. } else {
  1108. baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
  1109. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1110. /* Make sure modem status interrupts are correctly configured */
  1111. if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
  1112. uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
  1113. uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
  1114. } else {
  1115. uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
  1116. uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
  1117. }
  1118. /* Load registers to the chip */
  1119. pmz_maybe_update_regs(uap);
  1120. }
  1121. uart_update_timeout(port, termios->c_cflag, baud);
  1122. pmz_debug("pmz: set_termios() done.\n");
  1123. }
  1124. /* The port lock is not held. */
  1125. static void pmz_set_termios(struct uart_port *port, struct termios *termios,
  1126. struct termios *old)
  1127. {
  1128. struct uart_pmac_port *uap = to_pmz(port);
  1129. unsigned long flags;
  1130. spin_lock_irqsave(&port->lock, flags);
  1131. /* Disable IRQs on the port */
  1132. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1133. write_zsreg(uap, R1, uap->curregs[R1]);
  1134. /* Setup new port configuration */
  1135. __pmz_set_termios(port, termios, old);
  1136. /* Re-enable IRQs on the port */
  1137. if (ZS_IS_OPEN(uap)) {
  1138. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1139. if (!ZS_IS_EXTCLK(uap))
  1140. uap->curregs[R1] |= EXT_INT_ENAB;
  1141. write_zsreg(uap, R1, uap->curregs[R1]);
  1142. }
  1143. spin_unlock_irqrestore(&port->lock, flags);
  1144. }
  1145. static const char *pmz_type(struct uart_port *port)
  1146. {
  1147. struct uart_pmac_port *uap = to_pmz(port);
  1148. if (ZS_IS_IRDA(uap))
  1149. return "Z85c30 ESCC - Infrared port";
  1150. else if (ZS_IS_INTMODEM(uap))
  1151. return "Z85c30 ESCC - Internal modem";
  1152. return "Z85c30 ESCC - Serial port";
  1153. }
  1154. /* We do not request/release mappings of the registers here, this
  1155. * happens at early serial probe time.
  1156. */
  1157. static void pmz_release_port(struct uart_port *port)
  1158. {
  1159. }
  1160. static int pmz_request_port(struct uart_port *port)
  1161. {
  1162. return 0;
  1163. }
  1164. /* These do not need to do anything interesting either. */
  1165. static void pmz_config_port(struct uart_port *port, int flags)
  1166. {
  1167. }
  1168. /* We do not support letting the user mess with the divisor, IRQ, etc. */
  1169. static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
  1170. {
  1171. return -EINVAL;
  1172. }
  1173. static struct uart_ops pmz_pops = {
  1174. .tx_empty = pmz_tx_empty,
  1175. .set_mctrl = pmz_set_mctrl,
  1176. .get_mctrl = pmz_get_mctrl,
  1177. .stop_tx = pmz_stop_tx,
  1178. .start_tx = pmz_start_tx,
  1179. .stop_rx = pmz_stop_rx,
  1180. .enable_ms = pmz_enable_ms,
  1181. .break_ctl = pmz_break_ctl,
  1182. .startup = pmz_startup,
  1183. .shutdown = pmz_shutdown,
  1184. .set_termios = pmz_set_termios,
  1185. .type = pmz_type,
  1186. .release_port = pmz_release_port,
  1187. .request_port = pmz_request_port,
  1188. .config_port = pmz_config_port,
  1189. .verify_port = pmz_verify_port,
  1190. };
  1191. /*
  1192. * Setup one port structure after probing, HW is down at this point,
  1193. * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
  1194. * register our console before uart_add_one_port() is called
  1195. */
  1196. static int __init pmz_init_port(struct uart_pmac_port *uap)
  1197. {
  1198. struct device_node *np = uap->node;
  1199. char *conn;
  1200. struct slot_names_prop {
  1201. int count;
  1202. char name[1];
  1203. } *slots;
  1204. int len;
  1205. struct resource r_ports, r_rxdma, r_txdma;
  1206. /*
  1207. * Request & map chip registers
  1208. */
  1209. if (of_address_to_resource(np, 0, &r_ports))
  1210. return -ENODEV;
  1211. uap->port.mapbase = r_ports.start;
  1212. uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
  1213. uap->control_reg = uap->port.membase;
  1214. uap->data_reg = uap->control_reg + 0x10;
  1215. /*
  1216. * Request & map DBDMA registers
  1217. */
  1218. #ifdef HAS_DBDMA
  1219. if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
  1220. of_address_to_resource(np, 2, &r_rxdma) == 0)
  1221. uap->flags |= PMACZILOG_FLAG_HAS_DMA;
  1222. #else
  1223. memset(&r_txdma, 0, sizeof(struct resource));
  1224. memset(&r_rxdma, 0, sizeof(struct resource));
  1225. #endif
  1226. if (ZS_HAS_DMA(uap)) {
  1227. uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
  1228. if (uap->tx_dma_regs == NULL) {
  1229. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1230. goto no_dma;
  1231. }
  1232. uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
  1233. if (uap->rx_dma_regs == NULL) {
  1234. iounmap(uap->tx_dma_regs);
  1235. uap->tx_dma_regs = NULL;
  1236. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1237. goto no_dma;
  1238. }
  1239. uap->tx_dma_irq = np->intrs[1].line;
  1240. uap->rx_dma_irq = np->intrs[2].line;
  1241. }
  1242. no_dma:
  1243. /*
  1244. * Detect port type
  1245. */
  1246. if (device_is_compatible(np, "cobalt"))
  1247. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1248. conn = get_property(np, "AAPL,connector", &len);
  1249. if (conn && (strcmp(conn, "infrared") == 0))
  1250. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1251. uap->port_type = PMAC_SCC_ASYNC;
  1252. /* 1999 Powerbook G3 has slot-names property instead */
  1253. slots = (struct slot_names_prop *)get_property(np, "slot-names", &len);
  1254. if (slots && slots->count > 0) {
  1255. if (strcmp(slots->name, "IrDA") == 0)
  1256. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1257. else if (strcmp(slots->name, "Modem") == 0)
  1258. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1259. }
  1260. if (ZS_IS_IRDA(uap))
  1261. uap->port_type = PMAC_SCC_IRDA;
  1262. if (ZS_IS_INTMODEM(uap)) {
  1263. struct device_node* i2c_modem = find_devices("i2c-modem");
  1264. if (i2c_modem) {
  1265. char* mid = get_property(i2c_modem, "modem-id", NULL);
  1266. if (mid) switch(*mid) {
  1267. case 0x04 :
  1268. case 0x05 :
  1269. case 0x07 :
  1270. case 0x08 :
  1271. case 0x0b :
  1272. case 0x0c :
  1273. uap->port_type = PMAC_SCC_I2S1;
  1274. }
  1275. printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
  1276. mid ? (*mid) : 0);
  1277. } else {
  1278. printk(KERN_INFO "pmac_zilog: serial modem detected\n");
  1279. }
  1280. }
  1281. /*
  1282. * Init remaining bits of "port" structure
  1283. */
  1284. uap->port.iotype = SERIAL_IO_MEM;
  1285. uap->port.irq = np->intrs[0].line;
  1286. uap->port.uartclk = ZS_CLOCK;
  1287. uap->port.fifosize = 1;
  1288. uap->port.ops = &pmz_pops;
  1289. uap->port.type = PORT_PMAC_ZILOG;
  1290. uap->port.flags = 0;
  1291. /* Setup some valid baud rate information in the register
  1292. * shadows so we don't write crap there before baud rate is
  1293. * first initialized.
  1294. */
  1295. pmz_convert_to_zs(uap, CS8, 0, 9600);
  1296. return 0;
  1297. }
  1298. /*
  1299. * Get rid of a port on module removal
  1300. */
  1301. static void pmz_dispose_port(struct uart_pmac_port *uap)
  1302. {
  1303. struct device_node *np;
  1304. np = uap->node;
  1305. iounmap(uap->rx_dma_regs);
  1306. iounmap(uap->tx_dma_regs);
  1307. iounmap(uap->control_reg);
  1308. uap->node = NULL;
  1309. of_node_put(np);
  1310. memset(uap, 0, sizeof(struct uart_pmac_port));
  1311. }
  1312. /*
  1313. * Called upon match with an escc node in the devive-tree.
  1314. */
  1315. static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1316. {
  1317. int i;
  1318. /* Iterate the pmz_ports array to find a matching entry
  1319. */
  1320. for (i = 0; i < MAX_ZS_PORTS; i++)
  1321. if (pmz_ports[i].node == mdev->ofdev.node) {
  1322. struct uart_pmac_port *uap = &pmz_ports[i];
  1323. uap->dev = mdev;
  1324. dev_set_drvdata(&mdev->ofdev.dev, uap);
  1325. if (macio_request_resources(uap->dev, "pmac_zilog"))
  1326. printk(KERN_WARNING "%s: Failed to request resource"
  1327. ", port still active\n",
  1328. uap->node->name);
  1329. else
  1330. uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
  1331. return 0;
  1332. }
  1333. return -ENODEV;
  1334. }
  1335. /*
  1336. * That one should not be called, macio isn't really a hotswap device,
  1337. * we don't expect one of those serial ports to go away...
  1338. */
  1339. static int pmz_detach(struct macio_dev *mdev)
  1340. {
  1341. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1342. if (!uap)
  1343. return -ENODEV;
  1344. if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
  1345. macio_release_resources(uap->dev);
  1346. uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
  1347. }
  1348. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1349. uap->dev = NULL;
  1350. return 0;
  1351. }
  1352. static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
  1353. {
  1354. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1355. struct uart_state *state;
  1356. unsigned long flags;
  1357. if (uap == NULL) {
  1358. printk("HRM... pmz_suspend with NULL uap\n");
  1359. return 0;
  1360. }
  1361. if (pm_state.event == mdev->ofdev.dev.power.power_state.event)
  1362. return 0;
  1363. pmz_debug("suspend, switching to state %d\n", pm_state);
  1364. state = pmz_uart_reg.state + uap->port.line;
  1365. mutex_lock(&pmz_irq_mutex);
  1366. down(&state->sem);
  1367. spin_lock_irqsave(&uap->port.lock, flags);
  1368. if (ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)) {
  1369. /* Disable receiver and transmitter. */
  1370. uap->curregs[R3] &= ~RxENABLE;
  1371. uap->curregs[R5] &= ~TxENABLE;
  1372. /* Disable all interrupts and BRK assertion. */
  1373. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1374. uap->curregs[R5] &= ~SND_BRK;
  1375. pmz_load_zsregs(uap, uap->curregs);
  1376. uap->flags |= PMACZILOG_FLAG_IS_ASLEEP;
  1377. mb();
  1378. }
  1379. spin_unlock_irqrestore(&uap->port.lock, flags);
  1380. if (ZS_IS_OPEN(uap) || ZS_IS_OPEN(uap->mate))
  1381. if (ZS_IS_ASLEEP(uap->mate) && ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1382. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  1383. disable_irq(uap->port.irq);
  1384. }
  1385. if (ZS_IS_CONS(uap))
  1386. uap->port.cons->flags &= ~CON_ENABLED;
  1387. /* Shut the chip down */
  1388. pmz_set_scc_power(uap, 0);
  1389. up(&state->sem);
  1390. mutex_unlock(&pmz_irq_mutex);
  1391. pmz_debug("suspend, switching complete\n");
  1392. mdev->ofdev.dev.power.power_state = pm_state;
  1393. return 0;
  1394. }
  1395. static int pmz_resume(struct macio_dev *mdev)
  1396. {
  1397. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1398. struct uart_state *state;
  1399. unsigned long flags;
  1400. int pwr_delay = 0;
  1401. if (uap == NULL)
  1402. return 0;
  1403. if (mdev->ofdev.dev.power.power_state.event == PM_EVENT_ON)
  1404. return 0;
  1405. pmz_debug("resume, switching to state 0\n");
  1406. state = pmz_uart_reg.state + uap->port.line;
  1407. mutex_lock(&pmz_irq_mutex);
  1408. down(&state->sem);
  1409. spin_lock_irqsave(&uap->port.lock, flags);
  1410. if (!ZS_IS_OPEN(uap) && !ZS_IS_CONS(uap)) {
  1411. spin_unlock_irqrestore(&uap->port.lock, flags);
  1412. goto bail;
  1413. }
  1414. pwr_delay = __pmz_startup(uap);
  1415. /* Take care of config that may have changed while asleep */
  1416. __pmz_set_termios(&uap->port, &uap->termios_cache, NULL);
  1417. if (ZS_IS_OPEN(uap)) {
  1418. /* Enable interrupts */
  1419. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1420. if (!ZS_IS_EXTCLK(uap))
  1421. uap->curregs[R1] |= EXT_INT_ENAB;
  1422. write_zsreg(uap, R1, uap->curregs[R1]);
  1423. }
  1424. spin_unlock_irqrestore(&uap->port.lock, flags);
  1425. if (ZS_IS_CONS(uap))
  1426. uap->port.cons->flags |= CON_ENABLED;
  1427. /* Re-enable IRQ on the controller */
  1428. if (ZS_IS_OPEN(uap) && !ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1429. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  1430. enable_irq(uap->port.irq);
  1431. }
  1432. bail:
  1433. up(&state->sem);
  1434. mutex_unlock(&pmz_irq_mutex);
  1435. /* Right now, we deal with delay by blocking here, I'll be
  1436. * smarter later on
  1437. */
  1438. if (pwr_delay != 0) {
  1439. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  1440. msleep(pwr_delay);
  1441. }
  1442. pmz_debug("resume, switching complete\n");
  1443. mdev->ofdev.dev.power.power_state.event = PM_EVENT_ON;
  1444. return 0;
  1445. }
  1446. /*
  1447. * Probe all ports in the system and build the ports array, we register
  1448. * with the serial layer at this point, the macio-type probing is only
  1449. * used later to "attach" to the sysfs tree so we get power management
  1450. * events
  1451. */
  1452. static int __init pmz_probe(void)
  1453. {
  1454. struct device_node *node_p, *node_a, *node_b, *np;
  1455. int count = 0;
  1456. int rc;
  1457. /*
  1458. * Find all escc chips in the system
  1459. */
  1460. node_p = of_find_node_by_name(NULL, "escc");
  1461. while (node_p) {
  1462. /*
  1463. * First get channel A/B node pointers
  1464. *
  1465. * TODO: Add routines with proper locking to do that...
  1466. */
  1467. node_a = node_b = NULL;
  1468. for (np = NULL; (np = of_get_next_child(node_p, np)) != NULL;) {
  1469. if (strncmp(np->name, "ch-a", 4) == 0)
  1470. node_a = of_node_get(np);
  1471. else if (strncmp(np->name, "ch-b", 4) == 0)
  1472. node_b = of_node_get(np);
  1473. }
  1474. if (!node_a && !node_b) {
  1475. of_node_put(node_a);
  1476. of_node_put(node_b);
  1477. printk(KERN_ERR "pmac_zilog: missing node %c for escc %s\n",
  1478. (!node_a) ? 'a' : 'b', node_p->full_name);
  1479. goto next;
  1480. }
  1481. /*
  1482. * Fill basic fields in the port structures
  1483. */
  1484. pmz_ports[count].mate = &pmz_ports[count+1];
  1485. pmz_ports[count+1].mate = &pmz_ports[count];
  1486. pmz_ports[count].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
  1487. pmz_ports[count].node = node_a;
  1488. pmz_ports[count+1].node = node_b;
  1489. pmz_ports[count].port.line = count;
  1490. pmz_ports[count+1].port.line = count+1;
  1491. /*
  1492. * Setup the ports for real
  1493. */
  1494. rc = pmz_init_port(&pmz_ports[count]);
  1495. if (rc == 0 && node_b != NULL)
  1496. rc = pmz_init_port(&pmz_ports[count+1]);
  1497. if (rc != 0) {
  1498. of_node_put(node_a);
  1499. of_node_put(node_b);
  1500. memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
  1501. memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
  1502. goto next;
  1503. }
  1504. count += 2;
  1505. next:
  1506. node_p = of_find_node_by_name(node_p, "escc");
  1507. }
  1508. pmz_ports_count = count;
  1509. return 0;
  1510. }
  1511. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1512. static void pmz_console_write(struct console *con, const char *s, unsigned int count);
  1513. static int __init pmz_console_setup(struct console *co, char *options);
  1514. static struct console pmz_console = {
  1515. .name = "ttyS",
  1516. .write = pmz_console_write,
  1517. .device = uart_console_device,
  1518. .setup = pmz_console_setup,
  1519. .flags = CON_PRINTBUFFER,
  1520. .index = -1,
  1521. .data = &pmz_uart_reg,
  1522. };
  1523. #define PMACZILOG_CONSOLE &pmz_console
  1524. #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1525. #define PMACZILOG_CONSOLE (NULL)
  1526. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1527. /*
  1528. * Register the driver, console driver and ports with the serial
  1529. * core
  1530. */
  1531. static int __init pmz_register(void)
  1532. {
  1533. int i, rc;
  1534. pmz_uart_reg.nr = pmz_ports_count;
  1535. pmz_uart_reg.cons = PMACZILOG_CONSOLE;
  1536. pmz_uart_reg.minor = 64;
  1537. /*
  1538. * Register this driver with the serial core
  1539. */
  1540. rc = uart_register_driver(&pmz_uart_reg);
  1541. if (rc)
  1542. return rc;
  1543. /*
  1544. * Register each port with the serial core
  1545. */
  1546. for (i = 0; i < pmz_ports_count; i++) {
  1547. struct uart_pmac_port *uport = &pmz_ports[i];
  1548. /* NULL node may happen on wallstreet */
  1549. if (uport->node != NULL)
  1550. rc = uart_add_one_port(&pmz_uart_reg, &uport->port);
  1551. if (rc)
  1552. goto err_out;
  1553. }
  1554. return 0;
  1555. err_out:
  1556. while (i-- > 0) {
  1557. struct uart_pmac_port *uport = &pmz_ports[i];
  1558. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1559. }
  1560. uart_unregister_driver(&pmz_uart_reg);
  1561. return rc;
  1562. }
  1563. static struct of_device_id pmz_match[] =
  1564. {
  1565. {
  1566. .name = "ch-a",
  1567. },
  1568. {
  1569. .name = "ch-b",
  1570. },
  1571. {},
  1572. };
  1573. MODULE_DEVICE_TABLE (of, pmz_match);
  1574. static struct macio_driver pmz_driver =
  1575. {
  1576. .name = "pmac_zilog",
  1577. .match_table = pmz_match,
  1578. .probe = pmz_attach,
  1579. .remove = pmz_detach,
  1580. .suspend = pmz_suspend,
  1581. .resume = pmz_resume,
  1582. };
  1583. static int __init init_pmz(void)
  1584. {
  1585. int rc, i;
  1586. printk(KERN_INFO "%s\n", version);
  1587. /*
  1588. * First, we need to do a direct OF-based probe pass. We
  1589. * do that because we want serial console up before the
  1590. * macio stuffs calls us back, and since that makes it
  1591. * easier to pass the proper number of channels to
  1592. * uart_register_driver()
  1593. */
  1594. if (pmz_ports_count == 0)
  1595. pmz_probe();
  1596. /*
  1597. * Bail early if no port found
  1598. */
  1599. if (pmz_ports_count == 0)
  1600. return -ENODEV;
  1601. /*
  1602. * Now we register with the serial layer
  1603. */
  1604. rc = pmz_register();
  1605. if (rc) {
  1606. printk(KERN_ERR
  1607. "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
  1608. "pmac_zilog: Did another serial driver already claim the minors?\n");
  1609. /* effectively "pmz_unprobe()" */
  1610. for (i=0; i < pmz_ports_count; i++)
  1611. pmz_dispose_port(&pmz_ports[i]);
  1612. return rc;
  1613. }
  1614. /*
  1615. * Then we register the macio driver itself
  1616. */
  1617. return macio_register_driver(&pmz_driver);
  1618. }
  1619. static void __exit exit_pmz(void)
  1620. {
  1621. int i;
  1622. /* Get rid of macio-driver (detach from macio) */
  1623. macio_unregister_driver(&pmz_driver);
  1624. for (i = 0; i < pmz_ports_count; i++) {
  1625. struct uart_pmac_port *uport = &pmz_ports[i];
  1626. if (uport->node != NULL) {
  1627. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1628. pmz_dispose_port(uport);
  1629. }
  1630. }
  1631. /* Unregister UART driver */
  1632. uart_unregister_driver(&pmz_uart_reg);
  1633. }
  1634. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1635. /*
  1636. * Print a string to the serial port trying not to disturb
  1637. * any possible real use of the port...
  1638. */
  1639. static void pmz_console_write(struct console *con, const char *s, unsigned int count)
  1640. {
  1641. struct uart_pmac_port *uap = &pmz_ports[con->index];
  1642. unsigned long flags;
  1643. int i;
  1644. if (ZS_IS_ASLEEP(uap))
  1645. return;
  1646. spin_lock_irqsave(&uap->port.lock, flags);
  1647. /* Turn of interrupts and enable the transmitter. */
  1648. write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
  1649. write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
  1650. for (i = 0; i < count; i++) {
  1651. /* Wait for the transmit buffer to empty. */
  1652. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1653. udelay(5);
  1654. write_zsdata(uap, s[i]);
  1655. if (s[i] == 10) {
  1656. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1657. udelay(5);
  1658. write_zsdata(uap, R13);
  1659. }
  1660. }
  1661. /* Restore the values in the registers. */
  1662. write_zsreg(uap, R1, uap->curregs[1]);
  1663. /* Don't disable the transmitter. */
  1664. spin_unlock_irqrestore(&uap->port.lock, flags);
  1665. }
  1666. /*
  1667. * Setup the serial console
  1668. */
  1669. static int __init pmz_console_setup(struct console *co, char *options)
  1670. {
  1671. struct uart_pmac_port *uap;
  1672. struct uart_port *port;
  1673. int baud = 38400;
  1674. int bits = 8;
  1675. int parity = 'n';
  1676. int flow = 'n';
  1677. unsigned long pwr_delay;
  1678. /*
  1679. * XServe's default to 57600 bps
  1680. */
  1681. if (machine_is_compatible("RackMac1,1")
  1682. || machine_is_compatible("RackMac1,2")
  1683. || machine_is_compatible("MacRISC4"))
  1684. baud = 57600;
  1685. /*
  1686. * Check whether an invalid uart number has been specified, and
  1687. * if so, search for the first available port that does have
  1688. * console support.
  1689. */
  1690. if (co->index >= pmz_ports_count)
  1691. co->index = 0;
  1692. uap = &pmz_ports[co->index];
  1693. if (uap->node == NULL)
  1694. return -ENODEV;
  1695. port = &uap->port;
  1696. /*
  1697. * Mark port as beeing a console
  1698. */
  1699. uap->flags |= PMACZILOG_FLAG_IS_CONS;
  1700. /*
  1701. * Temporary fix for uart layer who didn't setup the spinlock yet
  1702. */
  1703. spin_lock_init(&port->lock);
  1704. /*
  1705. * Enable the hardware
  1706. */
  1707. pwr_delay = __pmz_startup(uap);
  1708. if (pwr_delay)
  1709. mdelay(pwr_delay);
  1710. if (options)
  1711. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1712. return uart_set_options(port, co, baud, parity, bits, flow);
  1713. }
  1714. static int __init pmz_console_init(void)
  1715. {
  1716. /* Probe ports */
  1717. pmz_probe();
  1718. /* TODO: Autoprobe console based on OF */
  1719. /* pmz_console.index = i; */
  1720. register_console(&pmz_console);
  1721. return 0;
  1722. }
  1723. console_initcall(pmz_console_init);
  1724. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1725. module_init(init_pmz);
  1726. module_exit(exit_pmz);