head.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <asm/assembler.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/asm-offsets.h>
  27. #include <asm/memory.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/pgtable-hwdef.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/page.h>
  32. #include <asm/virt.h>
  33. /*
  34. * swapper_pg_dir is the virtual address of the initial page table. We place
  35. * the page tables 3 * PAGE_SIZE below KERNEL_RAM_VADDR. The idmap_pg_dir has
  36. * 2 pages and is placed below swapper_pg_dir.
  37. */
  38. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  39. #if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
  40. #error KERNEL_RAM_VADDR must start at 0xXXX80000
  41. #endif
  42. #define SWAPPER_DIR_SIZE (3 * PAGE_SIZE)
  43. #define IDMAP_DIR_SIZE (2 * PAGE_SIZE)
  44. .globl swapper_pg_dir
  45. .equ swapper_pg_dir, KERNEL_RAM_VADDR - SWAPPER_DIR_SIZE
  46. .globl idmap_pg_dir
  47. .equ idmap_pg_dir, swapper_pg_dir - IDMAP_DIR_SIZE
  48. .macro pgtbl, ttb0, ttb1, phys
  49. add \ttb1, \phys, #TEXT_OFFSET - SWAPPER_DIR_SIZE
  50. sub \ttb0, \ttb1, #IDMAP_DIR_SIZE
  51. .endm
  52. #ifdef CONFIG_ARM64_64K_PAGES
  53. #define BLOCK_SHIFT PAGE_SHIFT
  54. #define BLOCK_SIZE PAGE_SIZE
  55. #else
  56. #define BLOCK_SHIFT SECTION_SHIFT
  57. #define BLOCK_SIZE SECTION_SIZE
  58. #endif
  59. #define KERNEL_START KERNEL_RAM_VADDR
  60. #define KERNEL_END _end
  61. /*
  62. * Initial memory map attributes.
  63. */
  64. #ifndef CONFIG_SMP
  65. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
  66. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
  67. #else
  68. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  69. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  70. #endif
  71. #ifdef CONFIG_ARM64_64K_PAGES
  72. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  73. #define IO_MMUFLAGS PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_XN | PTE_FLAGS
  74. #else
  75. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  76. #define IO_MMUFLAGS PMD_ATTRINDX(MT_DEVICE_nGnRE) | PMD_SECT_XN | PMD_FLAGS
  77. #endif
  78. /*
  79. * Kernel startup entry point.
  80. * ---------------------------
  81. *
  82. * The requirements are:
  83. * MMU = off, D-cache = off, I-cache = on or off,
  84. * x0 = physical address to the FDT blob.
  85. *
  86. * This code is mostly position independent so you call this at
  87. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  88. *
  89. * Note that the callee-saved registers are used for storing variables
  90. * that are useful before the MMU is enabled. The allocations are described
  91. * in the entry routines.
  92. */
  93. __HEAD
  94. /*
  95. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  96. */
  97. b stext // branch to kernel start, magic
  98. .long 0 // reserved
  99. .quad TEXT_OFFSET // Image load offset from start of RAM
  100. .quad 0 // reserved
  101. .quad 0 // reserved
  102. ENTRY(stext)
  103. mov x21, x0 // x21=FDT
  104. bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
  105. bl el2_setup // Drop to EL1
  106. mrs x22, midr_el1 // x22=cpuid
  107. mov x0, x22
  108. bl lookup_processor_type
  109. mov x23, x0 // x23=current cpu_table
  110. cbz x23, __error_p // invalid processor (x23=0)?
  111. bl __vet_fdt
  112. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  113. /*
  114. * The following calls CPU specific code in a position independent
  115. * manner. See arch/arm64/mm/proc.S for details. x23 = base of
  116. * cpu_info structure selected by lookup_processor_type above.
  117. * On return, the CPU will be ready for the MMU to be turned on and
  118. * the TCR will have been set.
  119. */
  120. ldr x27, __switch_data // address to jump to after
  121. // MMU has been enabled
  122. adr lr, __enable_mmu // return (PIC) address
  123. ldr x12, [x23, #CPU_INFO_SETUP]
  124. add x12, x12, x28 // __virt_to_phys
  125. br x12 // initialise processor
  126. ENDPROC(stext)
  127. /*
  128. * If we're fortunate enough to boot at EL2, ensure that the world is
  129. * sane before dropping to EL1.
  130. */
  131. ENTRY(el2_setup)
  132. mrs x0, CurrentEL
  133. cmp x0, #PSR_MODE_EL2t
  134. ccmp x0, #PSR_MODE_EL2h, #0x4, ne
  135. ldr x0, =__boot_cpu_mode // Compute __boot_cpu_mode
  136. add x0, x0, x28
  137. b.eq 1f
  138. str wzr, [x0] // Remember we don't have EL2...
  139. ret
  140. /* Hyp configuration. */
  141. 1: ldr w1, =BOOT_CPU_MODE_EL2
  142. str w1, [x0, #4] // This CPU has EL2
  143. mov x0, #(1 << 31) // 64-bit EL1
  144. msr hcr_el2, x0
  145. /* Generic timers. */
  146. mrs x0, cnthctl_el2
  147. orr x0, x0, #3 // Enable EL1 physical timers
  148. msr cnthctl_el2, x0
  149. msr cntvoff_el2, xzr // Clear virtual offset
  150. /* Populate ID registers. */
  151. mrs x0, midr_el1
  152. mrs x1, mpidr_el1
  153. msr vpidr_el2, x0
  154. msr vmpidr_el2, x1
  155. /* sctlr_el1 */
  156. mov x0, #0x0800 // Set/clear RES{1,0} bits
  157. movk x0, #0x30d0, lsl #16
  158. msr sctlr_el1, x0
  159. /* Coprocessor traps. */
  160. mov x0, #0x33ff
  161. msr cptr_el2, x0 // Disable copro. traps to EL2
  162. #ifdef CONFIG_COMPAT
  163. msr hstr_el2, xzr // Disable CP15 traps to EL2
  164. #endif
  165. /* spsr */
  166. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  167. PSR_MODE_EL1h)
  168. msr spsr_el2, x0
  169. msr elr_el2, lr
  170. eret
  171. ENDPROC(el2_setup)
  172. /*
  173. * We need to find out the CPU boot mode long after boot, so we need to
  174. * store it in a writable variable.
  175. *
  176. * This is not in .bss, because we set it sufficiently early that the boot-time
  177. * zeroing of .bss would clobber it.
  178. */
  179. .pushsection .data
  180. ENTRY(__boot_cpu_mode)
  181. .long BOOT_CPU_MODE_EL2
  182. .long 0
  183. .popsection
  184. .align 3
  185. 2: .quad .
  186. .quad PAGE_OFFSET
  187. #ifdef CONFIG_SMP
  188. .pushsection .smp.pen.text, "ax"
  189. .align 3
  190. 1: .quad .
  191. .quad secondary_holding_pen_release
  192. /*
  193. * This provides a "holding pen" for platforms to hold all secondary
  194. * cores are held until we're ready for them to initialise.
  195. */
  196. ENTRY(secondary_holding_pen)
  197. bl __calc_phys_offset // x24=phys offset
  198. bl el2_setup // Drop to EL1
  199. mrs x0, mpidr_el1
  200. and x0, x0, #15 // CPU number
  201. adr x1, 1b
  202. ldp x2, x3, [x1]
  203. sub x1, x1, x2
  204. add x3, x3, x1
  205. pen: ldr x4, [x3]
  206. cmp x4, x0
  207. b.eq secondary_startup
  208. wfe
  209. b pen
  210. ENDPROC(secondary_holding_pen)
  211. .popsection
  212. ENTRY(secondary_startup)
  213. /*
  214. * Common entry point for secondary CPUs.
  215. */
  216. mrs x22, midr_el1 // x22=cpuid
  217. mov x0, x22
  218. bl lookup_processor_type
  219. mov x23, x0 // x23=current cpu_table
  220. cbz x23, __error_p // invalid processor (x23=0)?
  221. pgtbl x25, x26, x24 // x25=TTBR0, x26=TTBR1
  222. ldr x12, [x23, #CPU_INFO_SETUP]
  223. add x12, x12, x28 // __virt_to_phys
  224. blr x12 // initialise processor
  225. ldr x21, =secondary_data
  226. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  227. b __enable_mmu
  228. ENDPROC(secondary_startup)
  229. ENTRY(__secondary_switched)
  230. ldr x0, [x21] // get secondary_data.stack
  231. mov sp, x0
  232. mov x29, #0
  233. b secondary_start_kernel
  234. ENDPROC(__secondary_switched)
  235. #endif /* CONFIG_SMP */
  236. /*
  237. * Setup common bits before finally enabling the MMU. Essentially this is just
  238. * loading the page table pointer and vector base registers.
  239. *
  240. * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
  241. * the MMU.
  242. */
  243. __enable_mmu:
  244. ldr x5, =vectors
  245. msr vbar_el1, x5
  246. msr ttbr0_el1, x25 // load TTBR0
  247. msr ttbr1_el1, x26 // load TTBR1
  248. isb
  249. b __turn_mmu_on
  250. ENDPROC(__enable_mmu)
  251. /*
  252. * Enable the MMU. This completely changes the structure of the visible memory
  253. * space. You will not be able to trace execution through this.
  254. *
  255. * x0 = system control register
  256. * x27 = *virtual* address to jump to upon completion
  257. *
  258. * other registers depend on the function called upon completion
  259. */
  260. .align 6
  261. __turn_mmu_on:
  262. msr sctlr_el1, x0
  263. isb
  264. br x27
  265. ENDPROC(__turn_mmu_on)
  266. /*
  267. * Calculate the start of physical memory.
  268. */
  269. __calc_phys_offset:
  270. adr x0, 1f
  271. ldp x1, x2, [x0]
  272. sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
  273. add x24, x2, x28 // x24 = PHYS_OFFSET
  274. ret
  275. ENDPROC(__calc_phys_offset)
  276. .align 3
  277. 1: .quad .
  278. .quad PAGE_OFFSET
  279. /*
  280. * Macro to populate the PGD for the corresponding block entry in the next
  281. * level (tbl) for the given virtual address.
  282. *
  283. * Preserves: pgd, tbl, virt
  284. * Corrupts: tmp1, tmp2
  285. */
  286. .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
  287. lsr \tmp1, \virt, #PGDIR_SHIFT
  288. and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
  289. orr \tmp2, \tbl, #3 // PGD entry table type
  290. str \tmp2, [\pgd, \tmp1, lsl #3]
  291. .endm
  292. /*
  293. * Macro to populate block entries in the page table for the start..end
  294. * virtual range (inclusive).
  295. *
  296. * Preserves: tbl, flags
  297. * Corrupts: phys, start, end, pstate
  298. */
  299. .macro create_block_map, tbl, flags, phys, start, end, idmap=0
  300. lsr \phys, \phys, #BLOCK_SHIFT
  301. .if \idmap
  302. and \start, \phys, #PTRS_PER_PTE - 1 // table index
  303. .else
  304. lsr \start, \start, #BLOCK_SHIFT
  305. and \start, \start, #PTRS_PER_PTE - 1 // table index
  306. .endif
  307. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  308. .ifnc \start,\end
  309. lsr \end, \end, #BLOCK_SHIFT
  310. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  311. .endif
  312. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  313. .ifnc \start,\end
  314. add \start, \start, #1 // next entry
  315. add \phys, \phys, #BLOCK_SIZE // next block
  316. cmp \start, \end
  317. b.ls 9999b
  318. .endif
  319. .endm
  320. /*
  321. * Setup the initial page tables. We only setup the barest amount which is
  322. * required to get the kernel running. The following sections are required:
  323. * - identity mapping to enable the MMU (low address, TTBR0)
  324. * - first few MB of the kernel linear mapping to jump to once the MMU has
  325. * been enabled, including the FDT blob (TTBR1)
  326. */
  327. __create_page_tables:
  328. pgtbl x25, x26, x24 // idmap_pg_dir and swapper_pg_dir addresses
  329. /*
  330. * Clear the idmap and swapper page tables.
  331. */
  332. mov x0, x25
  333. add x6, x26, #SWAPPER_DIR_SIZE
  334. 1: stp xzr, xzr, [x0], #16
  335. stp xzr, xzr, [x0], #16
  336. stp xzr, xzr, [x0], #16
  337. stp xzr, xzr, [x0], #16
  338. cmp x0, x6
  339. b.lo 1b
  340. ldr x7, =MM_MMUFLAGS
  341. /*
  342. * Create the identity mapping.
  343. */
  344. add x0, x25, #PAGE_SIZE // section table address
  345. adr x3, __turn_mmu_on // virtual/physical address
  346. create_pgd_entry x25, x0, x3, x5, x6
  347. create_block_map x0, x7, x3, x5, x5, idmap=1
  348. /*
  349. * Map the kernel image (starting with PHYS_OFFSET).
  350. */
  351. add x0, x26, #PAGE_SIZE // section table address
  352. mov x5, #PAGE_OFFSET
  353. create_pgd_entry x26, x0, x5, x3, x6
  354. ldr x6, =KERNEL_END - 1
  355. mov x3, x24 // phys offset
  356. create_block_map x0, x7, x3, x5, x6
  357. /*
  358. * Map the FDT blob (maximum 2MB; must be within 512MB of
  359. * PHYS_OFFSET).
  360. */
  361. mov x3, x21 // FDT phys address
  362. and x3, x3, #~((1 << 21) - 1) // 2MB aligned
  363. mov x6, #PAGE_OFFSET
  364. sub x5, x3, x24 // subtract PHYS_OFFSET
  365. tst x5, #~((1 << 29) - 1) // within 512MB?
  366. csel x21, xzr, x21, ne // zero the FDT pointer
  367. b.ne 1f
  368. add x5, x5, x6 // __va(FDT blob)
  369. add x6, x5, #1 << 21 // 2MB for the FDT blob
  370. sub x6, x6, #1 // inclusive range
  371. create_block_map x0, x7, x3, x5, x6
  372. 1:
  373. ret
  374. ENDPROC(__create_page_tables)
  375. .ltorg
  376. .align 3
  377. .type __switch_data, %object
  378. __switch_data:
  379. .quad __mmap_switched
  380. .quad __data_loc // x4
  381. .quad _data // x5
  382. .quad __bss_start // x6
  383. .quad _end // x7
  384. .quad processor_id // x4
  385. .quad __fdt_pointer // x5
  386. .quad memstart_addr // x6
  387. .quad init_thread_union + THREAD_START_SP // sp
  388. /*
  389. * The following fragment of code is executed with the MMU on in MMU mode, and
  390. * uses absolute addresses; this is not position independent.
  391. */
  392. __mmap_switched:
  393. adr x3, __switch_data + 8
  394. ldp x4, x5, [x3], #16
  395. ldp x6, x7, [x3], #16
  396. cmp x4, x5 // Copy data segment if needed
  397. 1: ccmp x5, x6, #4, ne
  398. b.eq 2f
  399. ldr x16, [x4], #8
  400. str x16, [x5], #8
  401. b 1b
  402. 2:
  403. 1: cmp x6, x7
  404. b.hs 2f
  405. str xzr, [x6], #8 // Clear BSS
  406. b 1b
  407. 2:
  408. ldp x4, x5, [x3], #16
  409. ldr x6, [x3], #8
  410. ldr x16, [x3]
  411. mov sp, x16
  412. str x22, [x4] // Save processor ID
  413. str x21, [x5] // Save FDT pointer
  414. str x24, [x6] // Save PHYS_OFFSET
  415. mov x29, #0
  416. b start_kernel
  417. ENDPROC(__mmap_switched)
  418. /*
  419. * Exception handling. Something went wrong and we can't proceed. We ought to
  420. * tell the user, but since we don't have any guarantee that we're even
  421. * running on the right architecture, we do virtually nothing.
  422. */
  423. __error_p:
  424. ENDPROC(__error_p)
  425. __error:
  426. 1: nop
  427. b 1b
  428. ENDPROC(__error)
  429. /*
  430. * This function gets the processor ID in w0 and searches the cpu_table[] for
  431. * a match. It returns a pointer to the struct cpu_info it found. The
  432. * cpu_table[] must end with an empty (all zeros) structure.
  433. *
  434. * This routine can be called via C code and it needs to work with the MMU
  435. * both disabled and enabled (the offset is calculated automatically).
  436. */
  437. ENTRY(lookup_processor_type)
  438. adr x1, __lookup_processor_type_data
  439. ldp x2, x3, [x1]
  440. sub x1, x1, x2 // get offset between VA and PA
  441. add x3, x3, x1 // convert VA to PA
  442. 1:
  443. ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
  444. cbz w5, 2f // end of list?
  445. and w6, w6, w0
  446. cmp w5, w6
  447. b.eq 3f
  448. add x3, x3, #CPU_INFO_SZ
  449. b 1b
  450. 2:
  451. mov x3, #0 // unknown processor
  452. 3:
  453. mov x0, x3
  454. ret
  455. ENDPROC(lookup_processor_type)
  456. .align 3
  457. .type __lookup_processor_type_data, %object
  458. __lookup_processor_type_data:
  459. .quad .
  460. .quad cpu_table
  461. .size __lookup_processor_type_data, . - __lookup_processor_type_data
  462. /*
  463. * Determine validity of the x21 FDT pointer.
  464. * The dtb must be 8-byte aligned and live in the first 512M of memory.
  465. */
  466. __vet_fdt:
  467. tst x21, #0x7
  468. b.ne 1f
  469. cmp x21, x24
  470. b.lt 1f
  471. mov x0, #(1 << 29)
  472. add x0, x0, x24
  473. cmp x21, x0
  474. b.ge 1f
  475. ret
  476. 1:
  477. mov x21, #0
  478. ret
  479. ENDPROC(__vet_fdt)