sis5513.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. /*
  2. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
  4. * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
  5. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * May be copied or modified under the terms of the GNU General Public License
  8. *
  9. *
  10. * Thanks :
  11. *
  12. * SiS Taiwan : for direct support and hardware.
  13. * Daniela Engert : for initial ATA100 advices and numerous others.
  14. * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
  15. * for checking code correctness, providing patches.
  16. *
  17. *
  18. * Original tests and design on the SiS620 chipset.
  19. * ATA100 tests and design on the SiS735 chipset.
  20. * ATA16/33 support from specs
  21. * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
  22. * ATA133 961/962/963 fixes by Vojtech Pavlik <vojtech@suse.cz>
  23. *
  24. * Documentation:
  25. * SiS chipset documentation available under NDA to companies only
  26. * (not to individuals).
  27. */
  28. /*
  29. * The original SiS5513 comes from a SiS5511/55112/5513 chipset. The original
  30. * SiS5513 was also used in the SiS5596/5513 chipset. Thus if we see a SiS5511
  31. * or SiS5596, we can assume we see the first MWDMA-16 capable SiS5513 chip.
  32. *
  33. * Later SiS chipsets integrated the 5513 functionality into the NorthBridge,
  34. * starting with SiS5571 and up to SiS745. The PCI ID didn't change, though. We
  35. * can figure out that we have a more modern and more capable 5513 by looking
  36. * for the respective NorthBridge IDs.
  37. *
  38. * Even later (96x family) SiS chipsets use the MuTIOL link and place the 5513
  39. * into the SouthBrige. Here we cannot rely on looking up the NorthBridge PCI
  40. * ID, while the now ATA-133 capable 5513 still has the same PCI ID.
  41. * Fortunately the 5513 can be 'unmasked' by fiddling with some config space
  42. * bits, changing its device id to the true one - 5517 for 961 and 5518 for
  43. * 962/963.
  44. */
  45. #include <linux/types.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/delay.h>
  49. #include <linux/timer.h>
  50. #include <linux/mm.h>
  51. #include <linux/ioport.h>
  52. #include <linux/blkdev.h>
  53. #include <linux/hdreg.h>
  54. #include <linux/interrupt.h>
  55. #include <linux/pci.h>
  56. #include <linux/init.h>
  57. #include <linux/ide.h>
  58. #include <asm/irq.h>
  59. #include "ide-timing.h"
  60. /* registers layout and init values are chipset family dependant */
  61. #define ATA_16 0x01
  62. #define ATA_33 0x02
  63. #define ATA_66 0x03
  64. #define ATA_100a 0x04 // SiS730/SiS550 is ATA100 with ATA66 layout
  65. #define ATA_100 0x05
  66. #define ATA_133a 0x06 // SiS961b with 133 support
  67. #define ATA_133 0x07 // SiS962/963
  68. static u8 chipset_family;
  69. /*
  70. * Devices supported
  71. */
  72. static const struct {
  73. const char *name;
  74. u16 host_id;
  75. u8 chipset_family;
  76. u8 flags;
  77. } SiSHostChipInfo[] = {
  78. { "SiS968", PCI_DEVICE_ID_SI_968, ATA_133 },
  79. { "SiS966", PCI_DEVICE_ID_SI_966, ATA_133 },
  80. { "SiS965", PCI_DEVICE_ID_SI_965, ATA_133 },
  81. { "SiS745", PCI_DEVICE_ID_SI_745, ATA_100 },
  82. { "SiS735", PCI_DEVICE_ID_SI_735, ATA_100 },
  83. { "SiS733", PCI_DEVICE_ID_SI_733, ATA_100 },
  84. { "SiS635", PCI_DEVICE_ID_SI_635, ATA_100 },
  85. { "SiS633", PCI_DEVICE_ID_SI_633, ATA_100 },
  86. { "SiS730", PCI_DEVICE_ID_SI_730, ATA_100a },
  87. { "SiS550", PCI_DEVICE_ID_SI_550, ATA_100a },
  88. { "SiS640", PCI_DEVICE_ID_SI_640, ATA_66 },
  89. { "SiS630", PCI_DEVICE_ID_SI_630, ATA_66 },
  90. { "SiS620", PCI_DEVICE_ID_SI_620, ATA_66 },
  91. { "SiS540", PCI_DEVICE_ID_SI_540, ATA_66 },
  92. { "SiS530", PCI_DEVICE_ID_SI_530, ATA_66 },
  93. { "SiS5600", PCI_DEVICE_ID_SI_5600, ATA_33 },
  94. { "SiS5598", PCI_DEVICE_ID_SI_5598, ATA_33 },
  95. { "SiS5597", PCI_DEVICE_ID_SI_5597, ATA_33 },
  96. { "SiS5591/2", PCI_DEVICE_ID_SI_5591, ATA_33 },
  97. { "SiS5582", PCI_DEVICE_ID_SI_5582, ATA_33 },
  98. { "SiS5581", PCI_DEVICE_ID_SI_5581, ATA_33 },
  99. { "SiS5596", PCI_DEVICE_ID_SI_5596, ATA_16 },
  100. { "SiS5571", PCI_DEVICE_ID_SI_5571, ATA_16 },
  101. { "SiS5517", PCI_DEVICE_ID_SI_5517, ATA_16 },
  102. { "SiS551x", PCI_DEVICE_ID_SI_5511, ATA_16 },
  103. };
  104. /* Cycle time bits and values vary across chip dma capabilities
  105. These three arrays hold the register layout and the values to set.
  106. Indexed by chipset_family and (dma_mode - XFER_UDMA_0) */
  107. /* {0, ATA_16, ATA_33, ATA_66, ATA_100a, ATA_100, ATA_133} */
  108. static u8 cycle_time_offset[] = {0,0,5,4,4,0,0};
  109. static u8 cycle_time_range[] = {0,0,2,3,3,4,4};
  110. static u8 cycle_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
  111. {0,0,0,0,0,0,0}, /* no udma */
  112. {0,0,0,0,0,0,0}, /* no udma */
  113. {3,2,1,0,0,0,0}, /* ATA_33 */
  114. {7,5,3,2,1,0,0}, /* ATA_66 */
  115. {7,5,3,2,1,0,0}, /* ATA_100a (730 specific), differences are on cycle_time range and offset */
  116. {11,7,5,4,2,1,0}, /* ATA_100 */
  117. {15,10,7,5,3,2,1}, /* ATA_133a (earliest 691 southbridges) */
  118. {15,10,7,5,3,2,1}, /* ATA_133 */
  119. };
  120. /* CRC Valid Setup Time vary across IDE clock setting 33/66/100/133
  121. See SiS962 data sheet for more detail */
  122. static u8 cvs_time_value[][XFER_UDMA_6 - XFER_UDMA_0 + 1] = {
  123. {0,0,0,0,0,0,0}, /* no udma */
  124. {0,0,0,0,0,0,0}, /* no udma */
  125. {2,1,1,0,0,0,0},
  126. {4,3,2,1,0,0,0},
  127. {4,3,2,1,0,0,0},
  128. {6,4,3,1,1,1,0},
  129. {9,6,4,2,2,2,2},
  130. {9,6,4,2,2,2,2},
  131. };
  132. /* Initialize time, Active time, Recovery time vary across
  133. IDE clock settings. These 3 arrays hold the register value
  134. for PIO0/1/2/3/4 and DMA0/1/2 mode in order */
  135. static u8 ini_time_value[][8] = {
  136. {0,0,0,0,0,0,0,0},
  137. {0,0,0,0,0,0,0,0},
  138. {2,1,0,0,0,1,0,0},
  139. {4,3,1,1,1,3,1,1},
  140. {4,3,1,1,1,3,1,1},
  141. {6,4,2,2,2,4,2,2},
  142. {9,6,3,3,3,6,3,3},
  143. {9,6,3,3,3,6,3,3},
  144. };
  145. static u8 act_time_value[][8] = {
  146. {0,0,0,0,0,0,0,0},
  147. {0,0,0,0,0,0,0,0},
  148. {9,9,9,2,2,7,2,2},
  149. {19,19,19,5,4,14,5,4},
  150. {19,19,19,5,4,14,5,4},
  151. {28,28,28,7,6,21,7,6},
  152. {38,38,38,10,9,28,10,9},
  153. {38,38,38,10,9,28,10,9},
  154. };
  155. static u8 rco_time_value[][8] = {
  156. {0,0,0,0,0,0,0,0},
  157. {0,0,0,0,0,0,0,0},
  158. {9,2,0,2,0,7,1,1},
  159. {19,5,1,5,2,16,3,2},
  160. {19,5,1,5,2,16,3,2},
  161. {30,9,3,9,4,25,6,4},
  162. {40,12,4,12,5,34,12,5},
  163. {40,12,4,12,5,34,12,5},
  164. };
  165. /*
  166. * Printing configuration
  167. */
  168. /* Used for chipset type printing at boot time */
  169. static char* chipset_capability[] = {
  170. "ATA", "ATA 16",
  171. "ATA 33", "ATA 66",
  172. "ATA 100 (1st gen)", "ATA 100 (2nd gen)",
  173. "ATA 133 (1st gen)", "ATA 133 (2nd gen)"
  174. };
  175. /*
  176. * Configuration functions
  177. */
  178. static u8 sis_ata133_get_base(ide_drive_t *drive)
  179. {
  180. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  181. u32 reg54 = 0;
  182. pci_read_config_dword(dev, 0x54, &reg54);
  183. return ((reg54 & 0x40000000) ? 0x70 : 0x40) + drive->dn * 4;
  184. }
  185. static void sis_ata16_program_timings(ide_drive_t *drive, const u8 mode)
  186. {
  187. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  188. u16 t1 = 0;
  189. u8 drive_pci = 0x40 + drive->dn * 2;
  190. const u16 pio_timings[] = { 0x000, 0x607, 0x404, 0x303, 0x301 };
  191. const u16 mwdma_timings[] = { 0x008, 0x302, 0x301 };
  192. pci_read_config_word(dev, drive_pci, &t1);
  193. /* clear active/recovery timings */
  194. t1 &= ~0x070f;
  195. if (mode >= XFER_MW_DMA_0) {
  196. if (chipset_family > ATA_16)
  197. t1 &= ~0x8000; /* disable UDMA */
  198. t1 |= mwdma_timings[mode - XFER_MW_DMA_0];
  199. } else
  200. t1 |= pio_timings[mode - XFER_PIO_0];
  201. pci_write_config_word(dev, drive_pci, t1);
  202. }
  203. static void sis_ata100_program_timings(ide_drive_t *drive, const u8 mode)
  204. {
  205. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  206. u8 t1, drive_pci = 0x40 + drive->dn * 2;
  207. /* timing bits: 7:4 active 3:0 recovery */
  208. const u8 pio_timings[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
  209. const u8 mwdma_timings[] = { 0x08, 0x32, 0x31 };
  210. if (mode >= XFER_MW_DMA_0) {
  211. u8 t2 = 0;
  212. pci_read_config_byte(dev, drive_pci, &t2);
  213. t2 &= ~0x80; /* disable UDMA */
  214. pci_write_config_byte(dev, drive_pci, t2);
  215. t1 = mwdma_timings[mode - XFER_MW_DMA_0];
  216. } else
  217. t1 = pio_timings[mode - XFER_PIO_0];
  218. pci_write_config_byte(dev, drive_pci + 1, t1);
  219. }
  220. static void sis_ata133_program_timings(ide_drive_t *drive, const u8 mode)
  221. {
  222. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  223. u32 t1 = 0;
  224. u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
  225. pci_read_config_dword(dev, drive_pci, &t1);
  226. t1 &= 0xc0c00fff;
  227. clk = (t1 & 0x08) ? ATA_133 : ATA_100;
  228. if (mode >= XFER_MW_DMA_0) {
  229. t1 &= ~0x04; /* disable UDMA */
  230. idx = mode - XFER_MW_DMA_0 + 5;
  231. } else
  232. idx = mode - XFER_PIO_0;
  233. t1 |= ini_time_value[clk][idx] << 12;
  234. t1 |= act_time_value[clk][idx] << 16;
  235. t1 |= rco_time_value[clk][idx] << 24;
  236. pci_write_config_dword(dev, drive_pci, t1);
  237. }
  238. static void sis_program_timings(ide_drive_t *drive, const u8 mode)
  239. {
  240. if (chipset_family < ATA_100) /* ATA_16/33/66/100a */
  241. sis_ata16_program_timings(drive, mode);
  242. else if (chipset_family < ATA_133) /* ATA_100/133a */
  243. sis_ata100_program_timings(drive, mode);
  244. else /* ATA_133 */
  245. sis_ata133_program_timings(drive, mode);
  246. }
  247. static void config_drive_art_rwp (ide_drive_t *drive)
  248. {
  249. ide_hwif_t *hwif = HWIF(drive);
  250. struct pci_dev *dev = to_pci_dev(hwif->dev);
  251. u8 reg4bh = 0;
  252. u8 rw_prefetch = 0;
  253. pci_read_config_byte(dev, 0x4b, &reg4bh);
  254. if (drive->media == ide_disk)
  255. rw_prefetch = 0x11 << drive->dn;
  256. if ((reg4bh & (0x11 << drive->dn)) != rw_prefetch)
  257. pci_write_config_byte(dev, 0x4b, reg4bh|rw_prefetch);
  258. }
  259. static void sis_set_pio_mode(ide_drive_t *drive, const u8 pio)
  260. {
  261. config_drive_art_rwp(drive);
  262. sis_program_timings(drive, XFER_PIO_0 + pio);
  263. }
  264. static void sis_ata133_program_udma_timings(ide_drive_t *drive, const u8 mode)
  265. {
  266. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  267. u32 regdw = 0;
  268. u8 drive_pci = sis_ata133_get_base(drive), clk, idx;
  269. pci_read_config_dword(dev, drive_pci, &regdw);
  270. regdw |= 0x04;
  271. regdw &= 0xfffff00f;
  272. /* check if ATA133 enable */
  273. clk = (regdw & 0x08) ? ATA_133 : ATA_100;
  274. idx = mode - XFER_UDMA_0;
  275. regdw |= cycle_time_value[clk][idx] << 4;
  276. regdw |= cvs_time_value[clk][idx] << 8;
  277. pci_write_config_dword(dev, drive_pci, regdw);
  278. }
  279. static void sis_ata33_program_udma_timings(ide_drive_t *drive, const u8 mode)
  280. {
  281. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  282. u8 drive_pci = 0x40 + drive->dn * 2, reg = 0, i = chipset_family;
  283. pci_read_config_byte(dev, drive_pci + 1, &reg);
  284. /* force the UDMA bit on if we want to use UDMA */
  285. reg |= 0x80;
  286. /* clean reg cycle time bits */
  287. reg &= ~((0xff >> (8 - cycle_time_range[i])) << cycle_time_offset[i]);
  288. /* set reg cycle time bits */
  289. reg |= cycle_time_value[i][mode - XFER_UDMA_0] << cycle_time_offset[i];
  290. pci_write_config_byte(dev, drive_pci + 1, reg);
  291. }
  292. static void sis_program_udma_timings(ide_drive_t *drive, const u8 mode)
  293. {
  294. if (chipset_family >= ATA_133) /* ATA_133 */
  295. sis_ata133_program_udma_timings(drive, mode);
  296. else /* ATA_33/66/100a/100/133a */
  297. sis_ata33_program_udma_timings(drive, mode);
  298. }
  299. static void sis_set_dma_mode(ide_drive_t *drive, const u8 speed)
  300. {
  301. if (speed >= XFER_UDMA_0)
  302. sis_program_udma_timings(drive, speed);
  303. else
  304. sis_program_timings(drive, speed);
  305. }
  306. static u8 sis5513_ata133_udma_filter(ide_drive_t *drive)
  307. {
  308. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  309. u32 regdw = 0;
  310. u8 drive_pci = sis_ata133_get_base(drive);
  311. pci_read_config_dword(dev, drive_pci, &regdw);
  312. /* if ATA133 disable, we should not set speed above UDMA5 */
  313. return (regdw & 0x08) ? ATA_UDMA6 : ATA_UDMA5;
  314. }
  315. /* Chip detection and general config */
  316. static unsigned int __devinit init_chipset_sis5513 (struct pci_dev *dev, const char *name)
  317. {
  318. struct pci_dev *host;
  319. int i = 0;
  320. chipset_family = 0;
  321. for (i = 0; i < ARRAY_SIZE(SiSHostChipInfo) && !chipset_family; i++) {
  322. host = pci_get_device(PCI_VENDOR_ID_SI, SiSHostChipInfo[i].host_id, NULL);
  323. if (!host)
  324. continue;
  325. chipset_family = SiSHostChipInfo[i].chipset_family;
  326. /* Special case for SiS630 : 630S/ET is ATA_100a */
  327. if (SiSHostChipInfo[i].host_id == PCI_DEVICE_ID_SI_630) {
  328. if (host->revision >= 0x30)
  329. chipset_family = ATA_100a;
  330. }
  331. pci_dev_put(host);
  332. printk(KERN_INFO "SIS5513: %s %s controller\n",
  333. SiSHostChipInfo[i].name, chipset_capability[chipset_family]);
  334. }
  335. if (!chipset_family) { /* Belongs to pci-quirks */
  336. u32 idemisc;
  337. u16 trueid;
  338. /* Disable ID masking and register remapping */
  339. pci_read_config_dword(dev, 0x54, &idemisc);
  340. pci_write_config_dword(dev, 0x54, (idemisc & 0x7fffffff));
  341. pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
  342. pci_write_config_dword(dev, 0x54, idemisc);
  343. if (trueid == 0x5518) {
  344. printk(KERN_INFO "SIS5513: SiS 962/963 MuTIOL IDE UDMA133 controller\n");
  345. chipset_family = ATA_133;
  346. /* Check for 5513 compability mapping
  347. * We must use this, else the port enabled code will fail,
  348. * as it expects the enablebits at 0x4a.
  349. */
  350. if ((idemisc & 0x40000000) == 0) {
  351. pci_write_config_dword(dev, 0x54, idemisc | 0x40000000);
  352. printk(KERN_INFO "SIS5513: Switching to 5513 register mapping\n");
  353. }
  354. }
  355. }
  356. if (!chipset_family) { /* Belongs to pci-quirks */
  357. struct pci_dev *lpc_bridge;
  358. u16 trueid;
  359. u8 prefctl;
  360. u8 idecfg;
  361. pci_read_config_byte(dev, 0x4a, &idecfg);
  362. pci_write_config_byte(dev, 0x4a, idecfg | 0x10);
  363. pci_read_config_word(dev, PCI_DEVICE_ID, &trueid);
  364. pci_write_config_byte(dev, 0x4a, idecfg);
  365. if (trueid == 0x5517) { /* SiS 961/961B */
  366. lpc_bridge = pci_get_slot(dev->bus, 0x10); /* Bus 0, Dev 2, Fn 0 */
  367. pci_read_config_byte(dev, 0x49, &prefctl);
  368. pci_dev_put(lpc_bridge);
  369. if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
  370. printk(KERN_INFO "SIS5513: SiS 961B MuTIOL IDE UDMA133 controller\n");
  371. chipset_family = ATA_133a;
  372. } else {
  373. printk(KERN_INFO "SIS5513: SiS 961 MuTIOL IDE UDMA100 controller\n");
  374. chipset_family = ATA_100;
  375. }
  376. }
  377. }
  378. if (!chipset_family)
  379. return -1;
  380. /* Make general config ops here
  381. 1/ tell IDE channels to operate in Compatibility mode only
  382. 2/ tell old chips to allow per drive IDE timings */
  383. {
  384. u8 reg;
  385. u16 regw;
  386. switch(chipset_family) {
  387. case ATA_133:
  388. /* SiS962 operation mode */
  389. pci_read_config_word(dev, 0x50, &regw);
  390. if (regw & 0x08)
  391. pci_write_config_word(dev, 0x50, regw&0xfff7);
  392. pci_read_config_word(dev, 0x52, &regw);
  393. if (regw & 0x08)
  394. pci_write_config_word(dev, 0x52, regw&0xfff7);
  395. break;
  396. case ATA_133a:
  397. case ATA_100:
  398. /* Fixup latency */
  399. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x80);
  400. /* Set compatibility bit */
  401. pci_read_config_byte(dev, 0x49, &reg);
  402. if (!(reg & 0x01)) {
  403. pci_write_config_byte(dev, 0x49, reg|0x01);
  404. }
  405. break;
  406. case ATA_100a:
  407. case ATA_66:
  408. /* Fixup latency */
  409. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x10);
  410. /* On ATA_66 chips the bit was elsewhere */
  411. pci_read_config_byte(dev, 0x52, &reg);
  412. if (!(reg & 0x04)) {
  413. pci_write_config_byte(dev, 0x52, reg|0x04);
  414. }
  415. break;
  416. case ATA_33:
  417. /* On ATA_33 we didn't have a single bit to set */
  418. pci_read_config_byte(dev, 0x09, &reg);
  419. if ((reg & 0x0f) != 0x00) {
  420. pci_write_config_byte(dev, 0x09, reg&0xf0);
  421. }
  422. case ATA_16:
  423. /* force per drive recovery and active timings
  424. needed on ATA_33 and below chips */
  425. pci_read_config_byte(dev, 0x52, &reg);
  426. if (!(reg & 0x08)) {
  427. pci_write_config_byte(dev, 0x52, reg|0x08);
  428. }
  429. break;
  430. }
  431. }
  432. return 0;
  433. }
  434. struct sis_laptop {
  435. u16 device;
  436. u16 subvendor;
  437. u16 subdevice;
  438. };
  439. static const struct sis_laptop sis_laptop[] = {
  440. /* devid, subvendor, subdev */
  441. { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
  442. { 0x5513, 0x1734, 0x105f }, /* FSC Amilo A1630 */
  443. { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
  444. /* end marker */
  445. { 0, }
  446. };
  447. static u8 __devinit ata66_sis5513(ide_hwif_t *hwif)
  448. {
  449. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  450. const struct sis_laptop *lap = &sis_laptop[0];
  451. u8 ata66 = 0;
  452. while (lap->device) {
  453. if (lap->device == pdev->device &&
  454. lap->subvendor == pdev->subsystem_vendor &&
  455. lap->subdevice == pdev->subsystem_device)
  456. return ATA_CBL_PATA40_SHORT;
  457. lap++;
  458. }
  459. if (chipset_family >= ATA_133) {
  460. u16 regw = 0;
  461. u16 reg_addr = hwif->channel ? 0x52: 0x50;
  462. pci_read_config_word(pdev, reg_addr, &regw);
  463. ata66 = (regw & 0x8000) ? 0 : 1;
  464. } else if (chipset_family >= ATA_66) {
  465. u8 reg48h = 0;
  466. u8 mask = hwif->channel ? 0x20 : 0x10;
  467. pci_read_config_byte(pdev, 0x48, &reg48h);
  468. ata66 = (reg48h & mask) ? 0 : 1;
  469. }
  470. return ata66 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  471. }
  472. static void __devinit init_hwif_sis5513 (ide_hwif_t *hwif)
  473. {
  474. u8 udma_rates[] = { 0x00, 0x00, 0x07, 0x1f, 0x3f, 0x3f, 0x7f, 0x7f };
  475. hwif->set_pio_mode = &sis_set_pio_mode;
  476. hwif->set_dma_mode = &sis_set_dma_mode;
  477. if (chipset_family >= ATA_133)
  478. hwif->udma_filter = sis5513_ata133_udma_filter;
  479. if (hwif->dma_base == 0)
  480. return;
  481. hwif->ultra_mask = udma_rates[chipset_family];
  482. if (hwif->cbl != ATA_CBL_PATA40_SHORT)
  483. hwif->cbl = ata66_sis5513(hwif);
  484. }
  485. static const struct ide_port_info sis5513_chipset __devinitdata = {
  486. .name = "SIS5513",
  487. .init_chipset = init_chipset_sis5513,
  488. .init_hwif = init_hwif_sis5513,
  489. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  490. .host_flags = IDE_HFLAG_LEGACY_IRQS | IDE_HFLAG_NO_AUTODMA |
  491. IDE_HFLAG_BOOTABLE,
  492. .pio_mask = ATA_PIO4,
  493. .mwdma_mask = ATA_MWDMA2,
  494. };
  495. static int __devinit sis5513_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  496. {
  497. return ide_setup_pci_device(dev, &sis5513_chipset);
  498. }
  499. static const struct pci_device_id sis5513_pci_tbl[] = {
  500. { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5513), 0 },
  501. { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_5518), 0 },
  502. { PCI_VDEVICE(SI, PCI_DEVICE_ID_SI_1180), 0 },
  503. { 0, },
  504. };
  505. MODULE_DEVICE_TABLE(pci, sis5513_pci_tbl);
  506. static struct pci_driver driver = {
  507. .name = "SIS_IDE",
  508. .id_table = sis5513_pci_tbl,
  509. .probe = sis5513_init_one,
  510. };
  511. static int __init sis5513_ide_init(void)
  512. {
  513. return ide_pci_register_driver(&driver);
  514. }
  515. module_init(sis5513_ide_init);
  516. MODULE_AUTHOR("Lionel Bouton, L C Chang, Andre Hedrick, Vojtech Pavlik");
  517. MODULE_DESCRIPTION("PCI driver module for SIS IDE");
  518. MODULE_LICENSE("GPL");
  519. /*
  520. * TODO:
  521. * - CLEANUP
  522. * - Use drivers/ide/ide-timing.h !
  523. * - More checks in the config registers (force values instead of
  524. * relying on the BIOS setting them correctly).
  525. * - Further optimisations ?
  526. * . for example ATA66+ regs 0x48 & 0x4A
  527. */