sc1200.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (C) 2000-2002 Mark Lord <mlord@pobox.com>
  3. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  4. *
  5. * May be copied or modified under the terms of the GNU General Public License
  6. *
  7. * Development of this chipset driver was funded
  8. * by the nice folks at National Semiconductor.
  9. *
  10. * Documentation:
  11. * Available from National Semiconductor
  12. */
  13. #include <linux/module.h>
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/delay.h>
  17. #include <linux/timer.h>
  18. #include <linux/mm.h>
  19. #include <linux/ioport.h>
  20. #include <linux/blkdev.h>
  21. #include <linux/hdreg.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/pci.h>
  24. #include <linux/init.h>
  25. #include <linux/ide.h>
  26. #include <linux/pm.h>
  27. #include <asm/io.h>
  28. #include <asm/irq.h>
  29. #define SC1200_REV_A 0x00
  30. #define SC1200_REV_B1 0x01
  31. #define SC1200_REV_B3 0x02
  32. #define SC1200_REV_C1 0x03
  33. #define SC1200_REV_D1 0x04
  34. #define PCI_CLK_33 0x00
  35. #define PCI_CLK_48 0x01
  36. #define PCI_CLK_66 0x02
  37. #define PCI_CLK_33A 0x03
  38. static unsigned short sc1200_get_pci_clock (void)
  39. {
  40. unsigned char chip_id, silicon_revision;
  41. unsigned int pci_clock;
  42. /*
  43. * Check the silicon revision, as not all versions of the chip
  44. * have the register with the fast PCI bus timings.
  45. */
  46. chip_id = inb (0x903c);
  47. silicon_revision = inb (0x903d);
  48. // Read the fast pci clock frequency
  49. if (chip_id == 0x04 && silicon_revision < SC1200_REV_B1) {
  50. pci_clock = PCI_CLK_33;
  51. } else {
  52. // check clock generator configuration (cfcc)
  53. // the clock is in bits 8 and 9 of this word
  54. pci_clock = inw (0x901e);
  55. pci_clock >>= 8;
  56. pci_clock &= 0x03;
  57. if (pci_clock == PCI_CLK_33A)
  58. pci_clock = PCI_CLK_33;
  59. }
  60. return pci_clock;
  61. }
  62. /*
  63. * Here are the standard PIO mode 0-4 timings for each "format".
  64. * Format-0 uses fast data reg timings, with slower command reg timings.
  65. * Format-1 uses fast timings for all registers, but won't work with all drives.
  66. */
  67. static const unsigned int sc1200_pio_timings[4][5] =
  68. {{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010}, // format0 33Mhz
  69. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}, // format1, 33Mhz
  70. {0xfaa3f4f3, 0xc23232b2, 0x513101c1, 0x31213121, 0x10211021}, // format1, 48Mhz
  71. {0xfff4fff4, 0xf35353d3, 0x814102f1, 0x42314231, 0x11311131}}; // format1, 66Mhz
  72. /*
  73. * After chip reset, the PIO timings are set to 0x00009172, which is not valid.
  74. */
  75. //#define SC1200_BAD_PIO(timings) (((timings)&~0x80000000)==0x00009172)
  76. static void sc1200_tunepio(ide_drive_t *drive, u8 pio)
  77. {
  78. ide_hwif_t *hwif = drive->hwif;
  79. struct pci_dev *pdev = to_pci_dev(hwif->dev);
  80. unsigned int basereg = hwif->channel ? 0x50 : 0x40, format = 0;
  81. pci_read_config_dword(pdev, basereg + 4, &format);
  82. format = (format >> 31) & 1;
  83. if (format)
  84. format += sc1200_get_pci_clock();
  85. pci_write_config_dword(pdev, basereg + ((drive->dn & 1) << 3),
  86. sc1200_pio_timings[format][pio]);
  87. }
  88. /*
  89. * The SC1200 specifies that two drives sharing a cable cannot mix
  90. * UDMA/MDMA. It has to be one or the other, for the pair, though
  91. * different timings can still be chosen for each drive. We could
  92. * set the appropriate timing bits on the fly, but that might be
  93. * a bit confusing. So, for now we statically handle this requirement
  94. * by looking at our mate drive to see what it is capable of, before
  95. * choosing a mode for our own drive.
  96. */
  97. static u8 sc1200_udma_filter(ide_drive_t *drive)
  98. {
  99. ide_hwif_t *hwif = drive->hwif;
  100. ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
  101. struct hd_driveid *mateid = mate->id;
  102. u8 mask = hwif->ultra_mask;
  103. if (mate->present == 0)
  104. goto out;
  105. if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
  106. if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
  107. goto out;
  108. if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
  109. mask = 0;
  110. }
  111. out:
  112. return mask;
  113. }
  114. static void sc1200_set_dma_mode(ide_drive_t *drive, const u8 mode)
  115. {
  116. ide_hwif_t *hwif = HWIF(drive);
  117. struct pci_dev *dev = to_pci_dev(hwif->dev);
  118. int unit = drive->select.b.unit;
  119. unsigned int reg, timings;
  120. unsigned short pci_clock;
  121. unsigned int basereg = hwif->channel ? 0x50 : 0x40;
  122. static const u32 udma_timing[3][3] = {
  123. { 0x00921250, 0x00911140, 0x00911030 },
  124. { 0x00932470, 0x00922260, 0x00922140 },
  125. { 0x009436a1, 0x00933481, 0x00923261 },
  126. };
  127. static const u32 mwdma_timing[3][3] = {
  128. { 0x00077771, 0x00012121, 0x00002020 },
  129. { 0x000bbbb2, 0x00024241, 0x00013131 },
  130. { 0x000ffff3, 0x00035352, 0x00015151 },
  131. };
  132. pci_clock = sc1200_get_pci_clock();
  133. /*
  134. * Note that each DMA mode has several timings associated with it.
  135. * The correct timing depends on the fast PCI clock freq.
  136. */
  137. if (mode >= XFER_UDMA_0)
  138. timings = udma_timing[pci_clock][mode - XFER_UDMA_0];
  139. else
  140. timings = mwdma_timing[pci_clock][mode - XFER_MW_DMA_0];
  141. if (unit == 0) { /* are we configuring drive0? */
  142. pci_read_config_dword(dev, basereg + 4, &reg);
  143. timings |= reg & 0x80000000; /* preserve PIO format bit */
  144. pci_write_config_dword(dev, basereg + 4, timings);
  145. } else
  146. pci_write_config_dword(dev, basereg + 12, timings);
  147. }
  148. /* Replacement for the standard ide_dma_end action in
  149. * dma_proc.
  150. *
  151. * returns 1 on error, 0 otherwise
  152. */
  153. static int sc1200_ide_dma_end (ide_drive_t *drive)
  154. {
  155. ide_hwif_t *hwif = HWIF(drive);
  156. unsigned long dma_base = hwif->dma_base;
  157. byte dma_stat;
  158. dma_stat = inb(dma_base+2); /* get DMA status */
  159. if (!(dma_stat & 4))
  160. printk(" ide_dma_end dma_stat=%0x err=%x newerr=%x\n",
  161. dma_stat, ((dma_stat&7)!=4), ((dma_stat&2)==2));
  162. outb(dma_stat|0x1b, dma_base+2); /* clear the INTR & ERROR bits */
  163. outb(inb(dma_base)&~1, dma_base); /* !! DO THIS HERE !! stop DMA */
  164. drive->waiting_for_dma = 0;
  165. ide_destroy_dmatable(drive); /* purge DMA mappings */
  166. return (dma_stat & 7) != 4; /* verify good DMA status */
  167. }
  168. /*
  169. * sc1200_set_pio_mode() handles setting of PIO modes
  170. * for both the chipset and drive.
  171. *
  172. * All existing BIOSs for this chipset guarantee that all drives
  173. * will have valid default PIO timings set up before we get here.
  174. */
  175. static void sc1200_set_pio_mode(ide_drive_t *drive, const u8 pio)
  176. {
  177. ide_hwif_t *hwif = HWIF(drive);
  178. int mode = -1;
  179. /*
  180. * bad abuse of ->set_pio_mode interface
  181. */
  182. switch (pio) {
  183. case 200: mode = XFER_UDMA_0; break;
  184. case 201: mode = XFER_UDMA_1; break;
  185. case 202: mode = XFER_UDMA_2; break;
  186. case 100: mode = XFER_MW_DMA_0; break;
  187. case 101: mode = XFER_MW_DMA_1; break;
  188. case 102: mode = XFER_MW_DMA_2; break;
  189. }
  190. if (mode != -1) {
  191. printk("SC1200: %s: changing (U)DMA mode\n", drive->name);
  192. ide_dma_off_quietly(drive);
  193. if (ide_set_dma_mode(drive, mode) == 0 && drive->using_dma)
  194. hwif->dma_host_set(drive, 1);
  195. return;
  196. }
  197. sc1200_tunepio(drive, pio);
  198. }
  199. #ifdef CONFIG_PM
  200. struct sc1200_saved_state {
  201. u32 regs[8];
  202. };
  203. static int sc1200_suspend (struct pci_dev *dev, pm_message_t state)
  204. {
  205. printk("SC1200: suspend(%u)\n", state.event);
  206. /*
  207. * we only save state when going from full power to less
  208. */
  209. if (state.event == PM_EVENT_ON) {
  210. struct sc1200_saved_state *ss;
  211. unsigned int r;
  212. /*
  213. * allocate a permanent save area, if not already allocated
  214. */
  215. ss = (struct sc1200_saved_state *)pci_get_drvdata(dev);
  216. if (ss == NULL) {
  217. ss = kmalloc(sizeof(*ss), GFP_KERNEL);
  218. if (ss == NULL)
  219. return -ENOMEM;
  220. pci_set_drvdata(dev, ss);
  221. }
  222. /*
  223. * save timing registers
  224. * (this may be unnecessary if BIOS also does it)
  225. */
  226. for (r = 0; r < 8; r++)
  227. pci_read_config_dword(dev, 0x40 + r * 4, &ss->regs[r]);
  228. }
  229. pci_disable_device(dev);
  230. pci_set_power_state(dev, pci_choose_state(dev, state));
  231. return 0;
  232. }
  233. static int sc1200_resume (struct pci_dev *dev)
  234. {
  235. struct sc1200_saved_state *ss;
  236. unsigned int r;
  237. int i;
  238. i = pci_enable_device(dev);
  239. if (i)
  240. return i;
  241. ss = (struct sc1200_saved_state *)pci_get_drvdata(dev);
  242. /*
  243. * restore timing registers
  244. * (this may be unnecessary if BIOS also does it)
  245. */
  246. if (ss) {
  247. for (r = 0; r < 8; r++)
  248. pci_write_config_dword(dev, 0x40 + r * 4, ss->regs[r]);
  249. }
  250. return 0;
  251. }
  252. #endif
  253. /*
  254. * This gets invoked by the IDE driver once for each channel,
  255. * and performs channel-specific pre-initialization before drive probing.
  256. */
  257. static void __devinit init_hwif_sc1200 (ide_hwif_t *hwif)
  258. {
  259. hwif->set_pio_mode = &sc1200_set_pio_mode;
  260. hwif->set_dma_mode = &sc1200_set_dma_mode;
  261. if (hwif->dma_base == 0)
  262. return;
  263. hwif->udma_filter = sc1200_udma_filter;
  264. hwif->ide_dma_end = &sc1200_ide_dma_end;
  265. }
  266. static const struct ide_port_info sc1200_chipset __devinitdata = {
  267. .name = "SC1200",
  268. .init_hwif = init_hwif_sc1200,
  269. .host_flags = IDE_HFLAG_SERIALIZE |
  270. IDE_HFLAG_POST_SET_MODE |
  271. IDE_HFLAG_ABUSE_DMA_MODES |
  272. IDE_HFLAG_BOOTABLE,
  273. .pio_mask = ATA_PIO4,
  274. .mwdma_mask = ATA_MWDMA2,
  275. .udma_mask = ATA_UDMA2,
  276. };
  277. static int __devinit sc1200_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  278. {
  279. return ide_setup_pci_device(dev, &sc1200_chipset);
  280. }
  281. static const struct pci_device_id sc1200_pci_tbl[] = {
  282. { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_SCx200_IDE), 0},
  283. { 0, },
  284. };
  285. MODULE_DEVICE_TABLE(pci, sc1200_pci_tbl);
  286. static struct pci_driver driver = {
  287. .name = "SC1200_IDE",
  288. .id_table = sc1200_pci_tbl,
  289. .probe = sc1200_init_one,
  290. #ifdef CONFIG_PM
  291. .suspend = sc1200_suspend,
  292. .resume = sc1200_resume,
  293. #endif
  294. };
  295. static int __init sc1200_ide_init(void)
  296. {
  297. return ide_pci_register_driver(&driver);
  298. }
  299. module_init(sc1200_ide_init);
  300. MODULE_AUTHOR("Mark Lord");
  301. MODULE_DESCRIPTION("PCI driver module for NS SC1200 IDE");
  302. MODULE_LICENSE("GPL");