phy.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/types.h>
  24. #include "b43.h"
  25. #include "phy.h"
  26. #include "nphy.h"
  27. #include "main.h"
  28. #include "tables.h"
  29. #include "lo.h"
  30. #include "wa.h"
  31. static const s8 b43_tssi2dbm_b_table[] = {
  32. 0x4D, 0x4C, 0x4B, 0x4A,
  33. 0x4A, 0x49, 0x48, 0x47,
  34. 0x47, 0x46, 0x45, 0x45,
  35. 0x44, 0x43, 0x42, 0x42,
  36. 0x41, 0x40, 0x3F, 0x3E,
  37. 0x3D, 0x3C, 0x3B, 0x3A,
  38. 0x39, 0x38, 0x37, 0x36,
  39. 0x35, 0x34, 0x32, 0x31,
  40. 0x30, 0x2F, 0x2D, 0x2C,
  41. 0x2B, 0x29, 0x28, 0x26,
  42. 0x25, 0x23, 0x21, 0x1F,
  43. 0x1D, 0x1A, 0x17, 0x14,
  44. 0x10, 0x0C, 0x06, 0x00,
  45. -7, -7, -7, -7,
  46. -7, -7, -7, -7,
  47. -7, -7, -7, -7,
  48. };
  49. static const s8 b43_tssi2dbm_g_table[] = {
  50. 77, 77, 77, 76,
  51. 76, 76, 75, 75,
  52. 74, 74, 73, 73,
  53. 73, 72, 72, 71,
  54. 71, 70, 70, 69,
  55. 68, 68, 67, 67,
  56. 66, 65, 65, 64,
  57. 63, 63, 62, 61,
  58. 60, 59, 58, 57,
  59. 56, 55, 54, 53,
  60. 52, 50, 49, 47,
  61. 45, 43, 40, 37,
  62. 33, 28, 22, 14,
  63. 5, -7, -20, -20,
  64. -20, -20, -20, -20,
  65. -20, -20, -20, -20,
  66. };
  67. const u8 b43_radio_channel_codes_bg[] = {
  68. 12, 17, 22, 27,
  69. 32, 37, 42, 47,
  70. 52, 57, 62, 67,
  71. 72, 84,
  72. };
  73. static void b43_phy_initg(struct b43_wldev *dev);
  74. /* Reverse the bits of a 4bit value.
  75. * Example: 1101 is flipped 1011
  76. */
  77. static u16 flip_4bit(u16 value)
  78. {
  79. u16 flipped = 0x0000;
  80. B43_WARN_ON(value & ~0x000F);
  81. flipped |= (value & 0x0001) << 3;
  82. flipped |= (value & 0x0002) << 1;
  83. flipped |= (value & 0x0004) >> 1;
  84. flipped |= (value & 0x0008) >> 3;
  85. return flipped;
  86. }
  87. static void generate_rfatt_list(struct b43_wldev *dev,
  88. struct b43_rfatt_list *list)
  89. {
  90. struct b43_phy *phy = &dev->phy;
  91. /* APHY.rev < 5 || GPHY.rev < 6 */
  92. static const struct b43_rfatt rfatt_0[] = {
  93. {.att = 3,.with_padmix = 0,},
  94. {.att = 1,.with_padmix = 0,},
  95. {.att = 5,.with_padmix = 0,},
  96. {.att = 7,.with_padmix = 0,},
  97. {.att = 9,.with_padmix = 0,},
  98. {.att = 2,.with_padmix = 0,},
  99. {.att = 0,.with_padmix = 0,},
  100. {.att = 4,.with_padmix = 0,},
  101. {.att = 6,.with_padmix = 0,},
  102. {.att = 8,.with_padmix = 0,},
  103. {.att = 1,.with_padmix = 1,},
  104. {.att = 2,.with_padmix = 1,},
  105. {.att = 3,.with_padmix = 1,},
  106. {.att = 4,.with_padmix = 1,},
  107. };
  108. /* Radio.rev == 8 && Radio.version == 0x2050 */
  109. static const struct b43_rfatt rfatt_1[] = {
  110. {.att = 2,.with_padmix = 1,},
  111. {.att = 4,.with_padmix = 1,},
  112. {.att = 6,.with_padmix = 1,},
  113. {.att = 8,.with_padmix = 1,},
  114. {.att = 10,.with_padmix = 1,},
  115. {.att = 12,.with_padmix = 1,},
  116. {.att = 14,.with_padmix = 1,},
  117. };
  118. /* Otherwise */
  119. static const struct b43_rfatt rfatt_2[] = {
  120. {.att = 0,.with_padmix = 1,},
  121. {.att = 2,.with_padmix = 1,},
  122. {.att = 4,.with_padmix = 1,},
  123. {.att = 6,.with_padmix = 1,},
  124. {.att = 8,.with_padmix = 1,},
  125. {.att = 9,.with_padmix = 1,},
  126. {.att = 9,.with_padmix = 1,},
  127. };
  128. if ((phy->type == B43_PHYTYPE_A && phy->rev < 5) ||
  129. (phy->type == B43_PHYTYPE_G && phy->rev < 6)) {
  130. /* Software pctl */
  131. list->list = rfatt_0;
  132. list->len = ARRAY_SIZE(rfatt_0);
  133. list->min_val = 0;
  134. list->max_val = 9;
  135. return;
  136. }
  137. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  138. /* Hardware pctl */
  139. list->list = rfatt_1;
  140. list->len = ARRAY_SIZE(rfatt_1);
  141. list->min_val = 2;
  142. list->max_val = 14;
  143. return;
  144. }
  145. /* Hardware pctl */
  146. list->list = rfatt_2;
  147. list->len = ARRAY_SIZE(rfatt_2);
  148. list->min_val = 0;
  149. list->max_val = 9;
  150. }
  151. static void generate_bbatt_list(struct b43_wldev *dev,
  152. struct b43_bbatt_list *list)
  153. {
  154. static const struct b43_bbatt bbatt_0[] = {
  155. {.att = 0,},
  156. {.att = 1,},
  157. {.att = 2,},
  158. {.att = 3,},
  159. {.att = 4,},
  160. {.att = 5,},
  161. {.att = 6,},
  162. {.att = 7,},
  163. {.att = 8,},
  164. };
  165. list->list = bbatt_0;
  166. list->len = ARRAY_SIZE(bbatt_0);
  167. list->min_val = 0;
  168. list->max_val = 8;
  169. }
  170. bool b43_has_hardware_pctl(struct b43_phy *phy)
  171. {
  172. if (!phy->hardware_power_control)
  173. return 0;
  174. switch (phy->type) {
  175. case B43_PHYTYPE_A:
  176. if (phy->rev >= 5)
  177. return 1;
  178. break;
  179. case B43_PHYTYPE_G:
  180. if (phy->rev >= 6)
  181. return 1;
  182. break;
  183. default:
  184. B43_WARN_ON(1);
  185. }
  186. return 0;
  187. }
  188. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  189. {
  190. struct b43_phy *phy = &dev->phy;
  191. switch (phy->type) {
  192. case B43_PHYTYPE_A:
  193. b43_shm_write16(dev, B43_SHM_SHARED, 0x0068, 0x7F7F);
  194. b43_shm_write16(dev, B43_SHM_SHARED, 0x006a, 0x7F7F);
  195. break;
  196. case B43_PHYTYPE_B:
  197. case B43_PHYTYPE_G:
  198. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  199. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  200. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  201. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  202. break;
  203. }
  204. }
  205. /* Lock the PHY registers against concurrent access from the microcode.
  206. * This lock is nonrecursive. */
  207. void b43_phy_lock(struct b43_wldev *dev)
  208. {
  209. #if B43_DEBUG
  210. B43_WARN_ON(dev->phy.phy_locked);
  211. dev->phy.phy_locked = 1;
  212. #endif
  213. B43_WARN_ON(dev->dev->id.revision < 3);
  214. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  215. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  216. }
  217. void b43_phy_unlock(struct b43_wldev *dev)
  218. {
  219. #if B43_DEBUG
  220. B43_WARN_ON(!dev->phy.phy_locked);
  221. dev->phy.phy_locked = 0;
  222. #endif
  223. B43_WARN_ON(dev->dev->id.revision < 3);
  224. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  225. b43_power_saving_ctl_bits(dev, 0);
  226. }
  227. /* Different PHYs require different register routing flags.
  228. * This adjusts (and does sanity checks on) the routing flags.
  229. */
  230. static inline u16 adjust_phyreg_for_phytype(struct b43_phy *phy,
  231. u16 offset, struct b43_wldev *dev)
  232. {
  233. if (phy->type == B43_PHYTYPE_A) {
  234. /* OFDM registers are base-registers for the A-PHY. */
  235. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  236. offset &= ~B43_PHYROUTE;
  237. offset |= B43_PHYROUTE_BASE;
  238. }
  239. }
  240. #if B43_DEBUG
  241. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  242. /* Ext-G registers are only available on G-PHYs */
  243. if (phy->type != B43_PHYTYPE_G) {
  244. b43err(dev->wl, "Invalid EXT-G PHY access at "
  245. "0x%04X on PHY type %u\n", offset, phy->type);
  246. dump_stack();
  247. }
  248. }
  249. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_N_BMODE) {
  250. /* N-BMODE registers are only available on N-PHYs */
  251. if (phy->type != B43_PHYTYPE_N) {
  252. b43err(dev->wl, "Invalid N-BMODE PHY access at "
  253. "0x%04X on PHY type %u\n", offset, phy->type);
  254. dump_stack();
  255. }
  256. }
  257. #endif /* B43_DEBUG */
  258. return offset;
  259. }
  260. u16 b43_phy_read(struct b43_wldev * dev, u16 offset)
  261. {
  262. struct b43_phy *phy = &dev->phy;
  263. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  264. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  265. return b43_read16(dev, B43_MMIO_PHY_DATA);
  266. }
  267. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val)
  268. {
  269. struct b43_phy *phy = &dev->phy;
  270. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  271. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  272. b43_write16(dev, B43_MMIO_PHY_DATA, val);
  273. }
  274. /* Adjust the transmission power output (G-PHY) */
  275. void b43_set_txpower_g(struct b43_wldev *dev,
  276. const struct b43_bbatt *bbatt,
  277. const struct b43_rfatt *rfatt, u8 tx_control)
  278. {
  279. struct b43_phy *phy = &dev->phy;
  280. struct b43_txpower_lo_control *lo = phy->lo_control;
  281. u16 bb, rf;
  282. u16 tx_bias, tx_magn;
  283. bb = bbatt->att;
  284. rf = rfatt->att;
  285. tx_bias = lo->tx_bias;
  286. tx_magn = lo->tx_magn;
  287. if (unlikely(tx_bias == 0xFF))
  288. tx_bias = 0;
  289. /* Save the values for later */
  290. phy->tx_control = tx_control;
  291. memcpy(&phy->rfatt, rfatt, sizeof(*rfatt));
  292. memcpy(&phy->bbatt, bbatt, sizeof(*bbatt));
  293. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  294. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  295. "rfatt(%u), tx_control(0x%02X), "
  296. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  297. bb, rf, tx_control, tx_bias, tx_magn);
  298. }
  299. b43_phy_set_baseband_attenuation(dev, bb);
  300. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  301. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  302. b43_radio_write16(dev, 0x43,
  303. (rf & 0x000F) | (tx_control & 0x0070));
  304. } else {
  305. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  306. & 0xFFF0) | (rf & 0x000F));
  307. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  308. & ~0x0070) | (tx_control &
  309. 0x0070));
  310. }
  311. if (has_tx_magnification(phy)) {
  312. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  313. } else {
  314. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  315. & 0xFFF0) | (tx_bias & 0x000F));
  316. }
  317. if (phy->type == B43_PHYTYPE_G)
  318. b43_lo_g_adjust(dev);
  319. }
  320. static void default_baseband_attenuation(struct b43_wldev *dev,
  321. struct b43_bbatt *bb)
  322. {
  323. struct b43_phy *phy = &dev->phy;
  324. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  325. bb->att = 0;
  326. else
  327. bb->att = 2;
  328. }
  329. static void default_radio_attenuation(struct b43_wldev *dev,
  330. struct b43_rfatt *rf)
  331. {
  332. struct ssb_bus *bus = dev->dev->bus;
  333. struct b43_phy *phy = &dev->phy;
  334. rf->with_padmix = 0;
  335. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  336. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  337. if (bus->boardinfo.rev < 0x43) {
  338. rf->att = 2;
  339. return;
  340. } else if (bus->boardinfo.rev < 0x51) {
  341. rf->att = 3;
  342. return;
  343. }
  344. }
  345. if (phy->type == B43_PHYTYPE_A) {
  346. rf->att = 0x60;
  347. return;
  348. }
  349. switch (phy->radio_ver) {
  350. case 0x2053:
  351. switch (phy->radio_rev) {
  352. case 1:
  353. rf->att = 6;
  354. return;
  355. }
  356. break;
  357. case 0x2050:
  358. switch (phy->radio_rev) {
  359. case 0:
  360. rf->att = 5;
  361. return;
  362. case 1:
  363. if (phy->type == B43_PHYTYPE_G) {
  364. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  365. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  366. && bus->boardinfo.rev >= 30)
  367. rf->att = 3;
  368. else if (bus->boardinfo.vendor ==
  369. SSB_BOARDVENDOR_BCM
  370. && bus->boardinfo.type ==
  371. SSB_BOARD_BU4306)
  372. rf->att = 3;
  373. else
  374. rf->att = 1;
  375. } else {
  376. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  377. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  378. && bus->boardinfo.rev >= 30)
  379. rf->att = 7;
  380. else
  381. rf->att = 6;
  382. }
  383. return;
  384. case 2:
  385. if (phy->type == B43_PHYTYPE_G) {
  386. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  387. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  388. && bus->boardinfo.rev >= 30)
  389. rf->att = 3;
  390. else if (bus->boardinfo.vendor ==
  391. SSB_BOARDVENDOR_BCM
  392. && bus->boardinfo.type ==
  393. SSB_BOARD_BU4306)
  394. rf->att = 5;
  395. else if (bus->chip_id == 0x4320)
  396. rf->att = 4;
  397. else
  398. rf->att = 3;
  399. } else
  400. rf->att = 6;
  401. return;
  402. case 3:
  403. rf->att = 5;
  404. return;
  405. case 4:
  406. case 5:
  407. rf->att = 1;
  408. return;
  409. case 6:
  410. case 7:
  411. rf->att = 5;
  412. return;
  413. case 8:
  414. rf->att = 0xA;
  415. rf->with_padmix = 1;
  416. return;
  417. case 9:
  418. default:
  419. rf->att = 5;
  420. return;
  421. }
  422. }
  423. rf->att = 5;
  424. }
  425. static u16 default_tx_control(struct b43_wldev *dev)
  426. {
  427. struct b43_phy *phy = &dev->phy;
  428. if (phy->radio_ver != 0x2050)
  429. return 0;
  430. if (phy->radio_rev == 1)
  431. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  432. if (phy->radio_rev < 6)
  433. return B43_TXCTL_PA2DB;
  434. if (phy->radio_rev == 8)
  435. return B43_TXCTL_TXMIX;
  436. return 0;
  437. }
  438. /* This func is called "PHY calibrate" in the specs... */
  439. void b43_phy_early_init(struct b43_wldev *dev)
  440. {
  441. struct b43_phy *phy = &dev->phy;
  442. struct b43_txpower_lo_control *lo = phy->lo_control;
  443. default_baseband_attenuation(dev, &phy->bbatt);
  444. default_radio_attenuation(dev, &phy->rfatt);
  445. phy->tx_control = (default_tx_control(dev) << 4);
  446. /* Commit previous writes */
  447. b43_read32(dev, B43_MMIO_MACCTL);
  448. if (phy->type == B43_PHYTYPE_B || phy->type == B43_PHYTYPE_G) {
  449. generate_rfatt_list(dev, &lo->rfatt_list);
  450. generate_bbatt_list(dev, &lo->bbatt_list);
  451. }
  452. if (phy->type == B43_PHYTYPE_G && phy->rev == 1) {
  453. /* Workaround: Temporarly disable gmode through the early init
  454. * phase, as the gmode stuff is not needed for phy rev 1 */
  455. phy->gmode = 0;
  456. b43_wireless_core_reset(dev, 0);
  457. b43_phy_initg(dev);
  458. phy->gmode = 1;
  459. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  460. }
  461. }
  462. /* GPHY_TSSI_Power_Lookup_Table_Init */
  463. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  464. {
  465. struct b43_phy *phy = &dev->phy;
  466. int i;
  467. u16 value;
  468. for (i = 0; i < 32; i++)
  469. b43_ofdmtab_write16(dev, 0x3C20, i, phy->tssi2dbm[i]);
  470. for (i = 32; i < 64; i++)
  471. b43_ofdmtab_write16(dev, 0x3C00, i - 32, phy->tssi2dbm[i]);
  472. for (i = 0; i < 64; i += 2) {
  473. value = (u16) phy->tssi2dbm[i];
  474. value |= ((u16) phy->tssi2dbm[i + 1]) << 8;
  475. b43_phy_write(dev, 0x380 + (i / 2), value);
  476. }
  477. }
  478. /* GPHY_Gain_Lookup_Table_Init */
  479. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  480. {
  481. struct b43_phy *phy = &dev->phy;
  482. struct b43_txpower_lo_control *lo = phy->lo_control;
  483. u16 nr_written = 0;
  484. u16 tmp;
  485. u8 rf, bb;
  486. if (!lo->lo_measured) {
  487. b43_phy_write(dev, 0x3FF, 0);
  488. return;
  489. }
  490. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  491. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  492. if (nr_written >= 0x40)
  493. return;
  494. tmp = lo->bbatt_list.list[bb].att;
  495. tmp <<= 8;
  496. if (phy->radio_rev == 8)
  497. tmp |= 0x50;
  498. else
  499. tmp |= 0x40;
  500. tmp |= lo->rfatt_list.list[rf].att;
  501. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  502. nr_written++;
  503. }
  504. }
  505. }
  506. /* GPHY_DC_Lookup_Table */
  507. void b43_gphy_dc_lt_init(struct b43_wldev *dev)
  508. {
  509. struct b43_phy *phy = &dev->phy;
  510. struct b43_txpower_lo_control *lo = phy->lo_control;
  511. struct b43_loctl *loctl0;
  512. struct b43_loctl *loctl1;
  513. int i;
  514. int rf_offset, bb_offset;
  515. u16 tmp;
  516. for (i = 0; i < lo->rfatt_list.len + lo->bbatt_list.len; i += 2) {
  517. rf_offset = i / lo->rfatt_list.len;
  518. bb_offset = i % lo->rfatt_list.len;
  519. loctl0 = b43_get_lo_g_ctl(dev, &lo->rfatt_list.list[rf_offset],
  520. &lo->bbatt_list.list[bb_offset]);
  521. if (i + 1 < lo->rfatt_list.len * lo->bbatt_list.len) {
  522. rf_offset = (i + 1) / lo->rfatt_list.len;
  523. bb_offset = (i + 1) % lo->rfatt_list.len;
  524. loctl1 =
  525. b43_get_lo_g_ctl(dev,
  526. &lo->rfatt_list.list[rf_offset],
  527. &lo->bbatt_list.list[bb_offset]);
  528. } else
  529. loctl1 = loctl0;
  530. tmp = ((u16) loctl0->q & 0xF);
  531. tmp |= ((u16) loctl0->i & 0xF) << 4;
  532. tmp |= ((u16) loctl1->q & 0xF) << 8;
  533. tmp |= ((u16) loctl1->i & 0xF) << 12; //FIXME?
  534. b43_phy_write(dev, 0x3A0 + (i / 2), tmp);
  535. }
  536. }
  537. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  538. {
  539. //TODO
  540. }
  541. static void hardware_pctl_init_gphy(struct b43_wldev *dev)
  542. {
  543. struct b43_phy *phy = &dev->phy;
  544. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  545. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  546. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  547. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  548. b43_gphy_tssi_power_lt_init(dev);
  549. b43_gphy_gain_lt_init(dev);
  550. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  551. b43_phy_write(dev, 0x0014, 0x0000);
  552. B43_WARN_ON(phy->rev < 6);
  553. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  554. | 0x0800);
  555. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  556. & 0xFEFF);
  557. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  558. & 0xFFBF);
  559. b43_gphy_dc_lt_init(dev);
  560. }
  561. /* HardwarePowerControl init for A and G PHY */
  562. static void b43_hardware_pctl_init(struct b43_wldev *dev)
  563. {
  564. struct b43_phy *phy = &dev->phy;
  565. if (!b43_has_hardware_pctl(phy)) {
  566. /* No hardware power control */
  567. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  568. return;
  569. }
  570. /* Init the hwpctl related hardware */
  571. switch (phy->type) {
  572. case B43_PHYTYPE_A:
  573. hardware_pctl_init_aphy(dev);
  574. break;
  575. case B43_PHYTYPE_G:
  576. hardware_pctl_init_gphy(dev);
  577. break;
  578. default:
  579. B43_WARN_ON(1);
  580. }
  581. /* Enable hardware pctl in firmware. */
  582. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  583. }
  584. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  585. {
  586. struct b43_phy *phy = &dev->phy;
  587. if (!b43_has_hardware_pctl(phy)) {
  588. b43_phy_write(dev, 0x047A, 0xC111);
  589. return;
  590. }
  591. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  592. b43_phy_write(dev, 0x002F, 0x0202);
  593. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  594. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  595. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  596. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  597. & 0xFF0F) | 0x0010);
  598. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  599. | 0x8000);
  600. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  601. & 0xFFC0) | 0x0010);
  602. b43_phy_write(dev, 0x002E, 0xC07F);
  603. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  604. | 0x0400);
  605. } else {
  606. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  607. | 0x0200);
  608. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  609. | 0x0400);
  610. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  611. & 0x7FFF);
  612. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  613. & 0xFFFE);
  614. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  615. & 0xFFC0) | 0x0010);
  616. b43_phy_write(dev, 0x002E, 0xC07F);
  617. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  618. & 0xFF0F) | 0x0010);
  619. }
  620. }
  621. /* Intialize B/G PHY power control
  622. * as described in http://bcm-specs.sipsolutions.net/InitPowerControl
  623. */
  624. static void b43_phy_init_pctl(struct b43_wldev *dev)
  625. {
  626. struct ssb_bus *bus = dev->dev->bus;
  627. struct b43_phy *phy = &dev->phy;
  628. struct b43_rfatt old_rfatt;
  629. struct b43_bbatt old_bbatt;
  630. u8 old_tx_control = 0;
  631. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  632. (bus->boardinfo.type == SSB_BOARD_BU4306))
  633. return;
  634. b43_phy_write(dev, 0x0028, 0x8018);
  635. /* This does something with the Analog... */
  636. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  637. & 0xFFDF);
  638. if (phy->type == B43_PHYTYPE_G && !phy->gmode)
  639. return;
  640. b43_hardware_pctl_early_init(dev);
  641. if (phy->cur_idle_tssi == 0) {
  642. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  643. b43_radio_write16(dev, 0x0076,
  644. (b43_radio_read16(dev, 0x0076)
  645. & 0x00F7) | 0x0084);
  646. } else {
  647. struct b43_rfatt rfatt;
  648. struct b43_bbatt bbatt;
  649. memcpy(&old_rfatt, &phy->rfatt, sizeof(old_rfatt));
  650. memcpy(&old_bbatt, &phy->bbatt, sizeof(old_bbatt));
  651. old_tx_control = phy->tx_control;
  652. bbatt.att = 11;
  653. if (phy->radio_rev == 8) {
  654. rfatt.att = 15;
  655. rfatt.with_padmix = 1;
  656. } else {
  657. rfatt.att = 9;
  658. rfatt.with_padmix = 0;
  659. }
  660. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  661. }
  662. b43_dummy_transmission(dev);
  663. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  664. if (B43_DEBUG) {
  665. /* Current-Idle-TSSI sanity check. */
  666. if (abs(phy->cur_idle_tssi - phy->tgt_idle_tssi) >= 20) {
  667. b43dbg(dev->wl,
  668. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  669. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  670. "adjustment.\n", phy->cur_idle_tssi,
  671. phy->tgt_idle_tssi);
  672. phy->cur_idle_tssi = 0;
  673. }
  674. }
  675. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  676. b43_radio_write16(dev, 0x0076,
  677. b43_radio_read16(dev, 0x0076)
  678. & 0xFF7B);
  679. } else {
  680. b43_set_txpower_g(dev, &old_bbatt,
  681. &old_rfatt, old_tx_control);
  682. }
  683. }
  684. b43_hardware_pctl_init(dev);
  685. b43_shm_clear_tssi(dev);
  686. }
  687. static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
  688. {
  689. int i;
  690. if (dev->phy.rev < 3) {
  691. if (enable)
  692. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  693. b43_ofdmtab_write16(dev,
  694. B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
  695. b43_ofdmtab_write16(dev,
  696. B43_OFDMTAB_WRSSI, i, 0xFFF8);
  697. }
  698. else
  699. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  700. b43_ofdmtab_write16(dev,
  701. B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
  702. b43_ofdmtab_write16(dev,
  703. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
  704. }
  705. } else {
  706. if (enable)
  707. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
  708. b43_ofdmtab_write16(dev,
  709. B43_OFDMTAB_WRSSI, i, 0x0820);
  710. else
  711. for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
  712. b43_ofdmtab_write16(dev,
  713. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
  714. }
  715. }
  716. static void b43_phy_ww(struct b43_wldev *dev)
  717. {
  718. u16 b, curr_s, best_s = 0xFFFF;
  719. int i;
  720. b43_phy_write(dev, B43_PHY_CRS0,
  721. b43_phy_read(dev, B43_PHY_CRS0) & ~B43_PHY_CRS0_EN);
  722. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  723. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) | 0x1000);
  724. b43_phy_write(dev, B43_PHY_OFDM(0x82),
  725. (b43_phy_read(dev, B43_PHY_OFDM(0x82)) & 0xF0FF) | 0x0300);
  726. b43_radio_write16(dev, 0x0009,
  727. b43_radio_read16(dev, 0x0009) | 0x0080);
  728. b43_radio_write16(dev, 0x0012,
  729. (b43_radio_read16(dev, 0x0012) & 0xFFFC) | 0x0002);
  730. b43_wa_initgains(dev);
  731. b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
  732. b = b43_phy_read(dev, B43_PHY_PWRDOWN);
  733. b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
  734. b43_radio_write16(dev, 0x0004,
  735. b43_radio_read16(dev, 0x0004) | 0x0004);
  736. for (i = 0x10; i <= 0x20; i++) {
  737. b43_radio_write16(dev, 0x0013, i);
  738. curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
  739. if (!curr_s) {
  740. best_s = 0x0000;
  741. break;
  742. } else if (curr_s >= 0x0080)
  743. curr_s = 0x0100 - curr_s;
  744. if (curr_s < best_s)
  745. best_s = curr_s;
  746. }
  747. b43_phy_write(dev, B43_PHY_PWRDOWN, b);
  748. b43_radio_write16(dev, 0x0004,
  749. b43_radio_read16(dev, 0x0004) & 0xFFFB);
  750. b43_radio_write16(dev, 0x0013, best_s);
  751. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
  752. b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
  753. b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
  754. b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
  755. b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
  756. b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
  757. b43_phy_write(dev, B43_PHY_OFDM(0xBB),
  758. (b43_phy_read(dev, B43_PHY_OFDM(0xBB)) & 0xF000) | 0x0053);
  759. b43_phy_write(dev, B43_PHY_OFDM61,
  760. (b43_phy_read(dev, B43_PHY_OFDM61 & 0xFE1F)) | 0x0120);
  761. b43_phy_write(dev, B43_PHY_OFDM(0x13),
  762. (b43_phy_read(dev, B43_PHY_OFDM(0x13)) & 0x0FFF) | 0x3000);
  763. b43_phy_write(dev, B43_PHY_OFDM(0x14),
  764. (b43_phy_read(dev, B43_PHY_OFDM(0x14)) & 0x0FFF) | 0x3000);
  765. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
  766. for (i = 0; i < 6; i++)
  767. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
  768. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
  769. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
  770. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
  771. b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
  772. b43_phy_write(dev, B43_PHY_CRS0,
  773. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  774. }
  775. /* Initialize APHY. This is also called for the GPHY in some cases. */
  776. static void b43_phy_inita(struct b43_wldev *dev)
  777. {
  778. struct ssb_bus *bus = dev->dev->bus;
  779. struct b43_phy *phy = &dev->phy;
  780. might_sleep();
  781. if (phy->rev >= 6) {
  782. if (phy->type == B43_PHYTYPE_A)
  783. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  784. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) & ~0x1000);
  785. if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
  786. b43_phy_write(dev, B43_PHY_ENCORE,
  787. b43_phy_read(dev, B43_PHY_ENCORE) | 0x0010);
  788. else
  789. b43_phy_write(dev, B43_PHY_ENCORE,
  790. b43_phy_read(dev, B43_PHY_ENCORE) & ~0x1010);
  791. }
  792. b43_wa_all(dev);
  793. if (phy->type == B43_PHYTYPE_A) {
  794. if (phy->gmode && (phy->rev < 3))
  795. b43_phy_write(dev, 0x0034,
  796. b43_phy_read(dev, 0x0034) | 0x0001);
  797. b43_phy_rssiagc(dev, 0);
  798. b43_phy_write(dev, B43_PHY_CRS0,
  799. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  800. b43_radio_init2060(dev);
  801. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  802. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  803. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  804. ; //TODO: A PHY LO
  805. }
  806. if (phy->rev >= 3)
  807. b43_phy_ww(dev);
  808. hardware_pctl_init_aphy(dev);
  809. //TODO: radar detection
  810. }
  811. if ((phy->type == B43_PHYTYPE_G) &&
  812. (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)) {
  813. b43_phy_write(dev, B43_PHY_OFDM(0x6E),
  814. (b43_phy_read(dev, B43_PHY_OFDM(0x6E))
  815. & 0xE000) | 0x3CF);
  816. }
  817. }
  818. static void b43_phy_initb2(struct b43_wldev *dev)
  819. {
  820. struct b43_phy *phy = &dev->phy;
  821. u16 offset, val;
  822. b43_write16(dev, 0x03EC, 0x3F22);
  823. b43_phy_write(dev, 0x0020, 0x301C);
  824. b43_phy_write(dev, 0x0026, 0x0000);
  825. b43_phy_write(dev, 0x0030, 0x00C6);
  826. b43_phy_write(dev, 0x0088, 0x3E00);
  827. val = 0x3C3D;
  828. for (offset = 0x0089; offset < 0x00A7; offset++) {
  829. b43_phy_write(dev, offset, val);
  830. val -= 0x0202;
  831. }
  832. b43_phy_write(dev, 0x03E4, 0x3000);
  833. b43_radio_selectchannel(dev, phy->channel, 0);
  834. if (phy->radio_ver != 0x2050) {
  835. b43_radio_write16(dev, 0x0075, 0x0080);
  836. b43_radio_write16(dev, 0x0079, 0x0081);
  837. }
  838. b43_radio_write16(dev, 0x0050, 0x0020);
  839. b43_radio_write16(dev, 0x0050, 0x0023);
  840. if (phy->radio_ver == 0x2050) {
  841. b43_radio_write16(dev, 0x0050, 0x0020);
  842. b43_radio_write16(dev, 0x005A, 0x0070);
  843. b43_radio_write16(dev, 0x005B, 0x007B);
  844. b43_radio_write16(dev, 0x005C, 0x00B0);
  845. b43_radio_write16(dev, 0x007A, 0x000F);
  846. b43_phy_write(dev, 0x0038, 0x0677);
  847. b43_radio_init2050(dev);
  848. }
  849. b43_phy_write(dev, 0x0014, 0x0080);
  850. b43_phy_write(dev, 0x0032, 0x00CA);
  851. b43_phy_write(dev, 0x0032, 0x00CC);
  852. b43_phy_write(dev, 0x0035, 0x07C2);
  853. b43_lo_b_measure(dev);
  854. b43_phy_write(dev, 0x0026, 0xCC00);
  855. if (phy->radio_ver != 0x2050)
  856. b43_phy_write(dev, 0x0026, 0xCE00);
  857. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1000);
  858. b43_phy_write(dev, 0x002A, 0x88A3);
  859. if (phy->radio_ver != 0x2050)
  860. b43_phy_write(dev, 0x002A, 0x88C2);
  861. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  862. b43_phy_init_pctl(dev);
  863. }
  864. static void b43_phy_initb4(struct b43_wldev *dev)
  865. {
  866. struct b43_phy *phy = &dev->phy;
  867. u16 offset, val;
  868. b43_write16(dev, 0x03EC, 0x3F22);
  869. b43_phy_write(dev, 0x0020, 0x301C);
  870. b43_phy_write(dev, 0x0026, 0x0000);
  871. b43_phy_write(dev, 0x0030, 0x00C6);
  872. b43_phy_write(dev, 0x0088, 0x3E00);
  873. val = 0x3C3D;
  874. for (offset = 0x0089; offset < 0x00A7; offset++) {
  875. b43_phy_write(dev, offset, val);
  876. val -= 0x0202;
  877. }
  878. b43_phy_write(dev, 0x03E4, 0x3000);
  879. b43_radio_selectchannel(dev, phy->channel, 0);
  880. if (phy->radio_ver != 0x2050) {
  881. b43_radio_write16(dev, 0x0075, 0x0080);
  882. b43_radio_write16(dev, 0x0079, 0x0081);
  883. }
  884. b43_radio_write16(dev, 0x0050, 0x0020);
  885. b43_radio_write16(dev, 0x0050, 0x0023);
  886. if (phy->radio_ver == 0x2050) {
  887. b43_radio_write16(dev, 0x0050, 0x0020);
  888. b43_radio_write16(dev, 0x005A, 0x0070);
  889. b43_radio_write16(dev, 0x005B, 0x007B);
  890. b43_radio_write16(dev, 0x005C, 0x00B0);
  891. b43_radio_write16(dev, 0x007A, 0x000F);
  892. b43_phy_write(dev, 0x0038, 0x0677);
  893. b43_radio_init2050(dev);
  894. }
  895. b43_phy_write(dev, 0x0014, 0x0080);
  896. b43_phy_write(dev, 0x0032, 0x00CA);
  897. if (phy->radio_ver == 0x2050)
  898. b43_phy_write(dev, 0x0032, 0x00E0);
  899. b43_phy_write(dev, 0x0035, 0x07C2);
  900. b43_lo_b_measure(dev);
  901. b43_phy_write(dev, 0x0026, 0xCC00);
  902. if (phy->radio_ver == 0x2050)
  903. b43_phy_write(dev, 0x0026, 0xCE00);
  904. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1100);
  905. b43_phy_write(dev, 0x002A, 0x88A3);
  906. if (phy->radio_ver == 0x2050)
  907. b43_phy_write(dev, 0x002A, 0x88C2);
  908. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  909. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  910. b43_calc_nrssi_slope(dev);
  911. b43_calc_nrssi_threshold(dev);
  912. }
  913. b43_phy_init_pctl(dev);
  914. }
  915. static void b43_phy_initb5(struct b43_wldev *dev)
  916. {
  917. struct ssb_bus *bus = dev->dev->bus;
  918. struct b43_phy *phy = &dev->phy;
  919. u16 offset, value;
  920. u8 old_channel;
  921. if (phy->analog == 1) {
  922. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  923. | 0x0050);
  924. }
  925. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  926. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  927. value = 0x2120;
  928. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  929. b43_phy_write(dev, offset, value);
  930. value += 0x202;
  931. }
  932. }
  933. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  934. | 0x0700);
  935. if (phy->radio_ver == 0x2050)
  936. b43_phy_write(dev, 0x0038, 0x0667);
  937. if (phy->gmode || phy->rev >= 2) {
  938. if (phy->radio_ver == 0x2050) {
  939. b43_radio_write16(dev, 0x007A,
  940. b43_radio_read16(dev, 0x007A)
  941. | 0x0020);
  942. b43_radio_write16(dev, 0x0051,
  943. b43_radio_read16(dev, 0x0051)
  944. | 0x0004);
  945. }
  946. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  947. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  948. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  949. b43_phy_write(dev, 0x001C, 0x186A);
  950. b43_phy_write(dev, 0x0013,
  951. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  952. b43_phy_write(dev, 0x0035,
  953. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  954. b43_phy_write(dev, 0x005D,
  955. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  956. }
  957. if (dev->bad_frames_preempt) {
  958. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  959. b43_phy_read(dev,
  960. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  961. }
  962. if (phy->analog == 1) {
  963. b43_phy_write(dev, 0x0026, 0xCE00);
  964. b43_phy_write(dev, 0x0021, 0x3763);
  965. b43_phy_write(dev, 0x0022, 0x1BC3);
  966. b43_phy_write(dev, 0x0023, 0x06F9);
  967. b43_phy_write(dev, 0x0024, 0x037E);
  968. } else
  969. b43_phy_write(dev, 0x0026, 0xCC00);
  970. b43_phy_write(dev, 0x0030, 0x00C6);
  971. b43_write16(dev, 0x03EC, 0x3F22);
  972. if (phy->analog == 1)
  973. b43_phy_write(dev, 0x0020, 0x3E1C);
  974. else
  975. b43_phy_write(dev, 0x0020, 0x301C);
  976. if (phy->analog == 0)
  977. b43_write16(dev, 0x03E4, 0x3000);
  978. old_channel = phy->channel;
  979. /* Force to channel 7, even if not supported. */
  980. b43_radio_selectchannel(dev, 7, 0);
  981. if (phy->radio_ver != 0x2050) {
  982. b43_radio_write16(dev, 0x0075, 0x0080);
  983. b43_radio_write16(dev, 0x0079, 0x0081);
  984. }
  985. b43_radio_write16(dev, 0x0050, 0x0020);
  986. b43_radio_write16(dev, 0x0050, 0x0023);
  987. if (phy->radio_ver == 0x2050) {
  988. b43_radio_write16(dev, 0x0050, 0x0020);
  989. b43_radio_write16(dev, 0x005A, 0x0070);
  990. }
  991. b43_radio_write16(dev, 0x005B, 0x007B);
  992. b43_radio_write16(dev, 0x005C, 0x00B0);
  993. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  994. b43_radio_selectchannel(dev, old_channel, 0);
  995. b43_phy_write(dev, 0x0014, 0x0080);
  996. b43_phy_write(dev, 0x0032, 0x00CA);
  997. b43_phy_write(dev, 0x002A, 0x88A3);
  998. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  999. if (phy->radio_ver == 0x2050)
  1000. b43_radio_write16(dev, 0x005D, 0x000D);
  1001. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  1002. }
  1003. static void b43_phy_initb6(struct b43_wldev *dev)
  1004. {
  1005. struct b43_phy *phy = &dev->phy;
  1006. u16 offset, val;
  1007. u8 old_channel;
  1008. b43_phy_write(dev, 0x003E, 0x817A);
  1009. b43_radio_write16(dev, 0x007A,
  1010. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1011. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1012. b43_radio_write16(dev, 0x51, 0x37);
  1013. b43_radio_write16(dev, 0x52, 0x70);
  1014. b43_radio_write16(dev, 0x53, 0xB3);
  1015. b43_radio_write16(dev, 0x54, 0x9B);
  1016. b43_radio_write16(dev, 0x5A, 0x88);
  1017. b43_radio_write16(dev, 0x5B, 0x88);
  1018. b43_radio_write16(dev, 0x5D, 0x88);
  1019. b43_radio_write16(dev, 0x5E, 0x88);
  1020. b43_radio_write16(dev, 0x7D, 0x88);
  1021. b43_hf_write(dev, b43_hf_read(dev)
  1022. | B43_HF_TSSIRPSMW);
  1023. }
  1024. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1025. if (phy->radio_rev == 8) {
  1026. b43_radio_write16(dev, 0x51, 0);
  1027. b43_radio_write16(dev, 0x52, 0x40);
  1028. b43_radio_write16(dev, 0x53, 0xB7);
  1029. b43_radio_write16(dev, 0x54, 0x98);
  1030. b43_radio_write16(dev, 0x5A, 0x88);
  1031. b43_radio_write16(dev, 0x5B, 0x6B);
  1032. b43_radio_write16(dev, 0x5C, 0x0F);
  1033. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  1034. b43_radio_write16(dev, 0x5D, 0xFA);
  1035. b43_radio_write16(dev, 0x5E, 0xD8);
  1036. } else {
  1037. b43_radio_write16(dev, 0x5D, 0xF5);
  1038. b43_radio_write16(dev, 0x5E, 0xB8);
  1039. }
  1040. b43_radio_write16(dev, 0x0073, 0x0003);
  1041. b43_radio_write16(dev, 0x007D, 0x00A8);
  1042. b43_radio_write16(dev, 0x007C, 0x0001);
  1043. b43_radio_write16(dev, 0x007E, 0x0008);
  1044. }
  1045. val = 0x1E1F;
  1046. for (offset = 0x0088; offset < 0x0098; offset++) {
  1047. b43_phy_write(dev, offset, val);
  1048. val -= 0x0202;
  1049. }
  1050. val = 0x3E3F;
  1051. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1052. b43_phy_write(dev, offset, val);
  1053. val -= 0x0202;
  1054. }
  1055. val = 0x2120;
  1056. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1057. b43_phy_write(dev, offset, (val & 0x3F3F));
  1058. val += 0x0202;
  1059. }
  1060. if (phy->type == B43_PHYTYPE_G) {
  1061. b43_radio_write16(dev, 0x007A,
  1062. b43_radio_read16(dev, 0x007A) | 0x0020);
  1063. b43_radio_write16(dev, 0x0051,
  1064. b43_radio_read16(dev, 0x0051) | 0x0004);
  1065. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1066. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1067. b43_phy_write(dev, 0x5B, 0);
  1068. b43_phy_write(dev, 0x5C, 0);
  1069. }
  1070. old_channel = phy->channel;
  1071. if (old_channel >= 8)
  1072. b43_radio_selectchannel(dev, 1, 0);
  1073. else
  1074. b43_radio_selectchannel(dev, 13, 0);
  1075. b43_radio_write16(dev, 0x0050, 0x0020);
  1076. b43_radio_write16(dev, 0x0050, 0x0023);
  1077. udelay(40);
  1078. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1079. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1080. | 0x0002));
  1081. b43_radio_write16(dev, 0x50, 0x20);
  1082. }
  1083. if (phy->radio_rev <= 2) {
  1084. b43_radio_write16(dev, 0x7C, 0x20);
  1085. b43_radio_write16(dev, 0x5A, 0x70);
  1086. b43_radio_write16(dev, 0x5B, 0x7B);
  1087. b43_radio_write16(dev, 0x5C, 0xB0);
  1088. }
  1089. b43_radio_write16(dev, 0x007A,
  1090. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1091. b43_radio_selectchannel(dev, old_channel, 0);
  1092. b43_phy_write(dev, 0x0014, 0x0200);
  1093. if (phy->radio_rev >= 6)
  1094. b43_phy_write(dev, 0x2A, 0x88C2);
  1095. else
  1096. b43_phy_write(dev, 0x2A, 0x8AC0);
  1097. b43_phy_write(dev, 0x0038, 0x0668);
  1098. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1099. if (phy->radio_rev <= 5) {
  1100. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1101. & 0xFF80) | 0x0003);
  1102. }
  1103. if (phy->radio_rev <= 2)
  1104. b43_radio_write16(dev, 0x005D, 0x000D);
  1105. if (phy->analog == 4) {
  1106. b43_write16(dev, 0x3E4, 9);
  1107. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1108. & 0x0FFF);
  1109. } else {
  1110. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1111. | 0x0004);
  1112. }
  1113. if (phy->type == B43_PHYTYPE_B) {
  1114. b43_write16(dev, 0x03E6, 0x8140);
  1115. b43_phy_write(dev, 0x0016, 0x0410);
  1116. b43_phy_write(dev, 0x0017, 0x0820);
  1117. b43_phy_write(dev, 0x0062, 0x0007);
  1118. b43_radio_init2050(dev);
  1119. b43_lo_g_measure(dev);
  1120. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  1121. b43_calc_nrssi_slope(dev);
  1122. b43_calc_nrssi_threshold(dev);
  1123. }
  1124. b43_phy_init_pctl(dev);
  1125. } else if (phy->type == B43_PHYTYPE_G)
  1126. b43_write16(dev, 0x03E6, 0x0);
  1127. }
  1128. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1129. {
  1130. struct b43_phy *phy = &dev->phy;
  1131. u16 backup_phy[16] = { 0 };
  1132. u16 backup_radio[3];
  1133. u16 backup_bband;
  1134. u16 i, j, loop_i_max;
  1135. u16 trsw_rx;
  1136. u16 loop1_outer_done, loop1_inner_done;
  1137. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1138. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1139. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1140. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1141. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1142. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1143. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1144. }
  1145. backup_phy[6] = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  1146. backup_phy[7] = b43_phy_read(dev, B43_PHY_CCK(0x59));
  1147. backup_phy[8] = b43_phy_read(dev, B43_PHY_CCK(0x58));
  1148. backup_phy[9] = b43_phy_read(dev, B43_PHY_CCK(0x0A));
  1149. backup_phy[10] = b43_phy_read(dev, B43_PHY_CCK(0x03));
  1150. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1151. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1152. backup_phy[13] = b43_phy_read(dev, B43_PHY_CCK(0x2B));
  1153. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1154. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1155. backup_bband = phy->bbatt.att;
  1156. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1157. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1158. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1159. b43_phy_write(dev, B43_PHY_CRS0,
  1160. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1161. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1162. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1163. b43_phy_write(dev, B43_PHY_RFOVER,
  1164. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1165. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1166. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1167. b43_phy_write(dev, B43_PHY_RFOVER,
  1168. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1169. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1170. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1171. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1172. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1173. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1174. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1175. b43_phy_read(dev,
  1176. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1177. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1178. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1179. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1180. b43_phy_read(dev,
  1181. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1182. }
  1183. b43_phy_write(dev, B43_PHY_RFOVER,
  1184. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1185. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1186. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1187. b43_phy_write(dev, B43_PHY_RFOVER,
  1188. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1189. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1190. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1191. & 0xFFCF) | 0x10);
  1192. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0780);
  1193. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  1194. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  1195. b43_phy_write(dev, B43_PHY_CCK(0x0A),
  1196. b43_phy_read(dev, B43_PHY_CCK(0x0A)) | 0x2000);
  1197. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1198. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1199. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1200. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1201. b43_phy_read(dev,
  1202. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1203. }
  1204. b43_phy_write(dev, B43_PHY_CCK(0x03),
  1205. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  1206. & 0xFF9F) | 0x40);
  1207. if (phy->radio_rev == 8) {
  1208. b43_radio_write16(dev, 0x43, 0x000F);
  1209. } else {
  1210. b43_radio_write16(dev, 0x52, 0);
  1211. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1212. & 0xFFF0) | 0x9);
  1213. }
  1214. b43_phy_set_baseband_attenuation(dev, 11);
  1215. if (phy->rev >= 3)
  1216. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1217. else
  1218. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1219. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1220. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1221. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1222. & 0xFFC0) | 0x01);
  1223. b43_phy_write(dev, B43_PHY_CCK(0x2B),
  1224. (b43_phy_read(dev, B43_PHY_CCK(0x2B))
  1225. & 0xC0FF) | 0x800);
  1226. b43_phy_write(dev, B43_PHY_RFOVER,
  1227. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1228. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1229. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1230. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1231. if (phy->rev >= 7) {
  1232. b43_phy_write(dev, B43_PHY_RFOVER,
  1233. b43_phy_read(dev, B43_PHY_RFOVER)
  1234. | 0x0800);
  1235. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1236. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1237. | 0x8000);
  1238. }
  1239. }
  1240. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1241. & 0x00F7);
  1242. j = 0;
  1243. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1244. for (i = 0; i < loop_i_max; i++) {
  1245. for (j = 0; j < 16; j++) {
  1246. b43_radio_write16(dev, 0x43, i);
  1247. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1248. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1249. & 0xF0FF) | (j << 8));
  1250. b43_phy_write(dev, B43_PHY_PGACTL,
  1251. (b43_phy_read(dev, B43_PHY_PGACTL)
  1252. & 0x0FFF) | 0xA000);
  1253. b43_phy_write(dev, B43_PHY_PGACTL,
  1254. b43_phy_read(dev, B43_PHY_PGACTL)
  1255. | 0xF000);
  1256. udelay(20);
  1257. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1258. goto exit_loop1;
  1259. }
  1260. }
  1261. exit_loop1:
  1262. loop1_outer_done = i;
  1263. loop1_inner_done = j;
  1264. if (j >= 8) {
  1265. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1266. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1267. | 0x30);
  1268. trsw_rx = 0x1B;
  1269. for (j = j - 8; j < 16; j++) {
  1270. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1271. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1272. & 0xF0FF) | (j << 8));
  1273. b43_phy_write(dev, B43_PHY_PGACTL,
  1274. (b43_phy_read(dev, B43_PHY_PGACTL)
  1275. & 0x0FFF) | 0xA000);
  1276. b43_phy_write(dev, B43_PHY_PGACTL,
  1277. b43_phy_read(dev, B43_PHY_PGACTL)
  1278. | 0xF000);
  1279. udelay(20);
  1280. trsw_rx -= 3;
  1281. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1282. goto exit_loop2;
  1283. }
  1284. } else
  1285. trsw_rx = 0x18;
  1286. exit_loop2:
  1287. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1288. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1289. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1290. }
  1291. b43_phy_write(dev, B43_PHY_CCK(0x5A), backup_phy[6]);
  1292. b43_phy_write(dev, B43_PHY_CCK(0x59), backup_phy[7]);
  1293. b43_phy_write(dev, B43_PHY_CCK(0x58), backup_phy[8]);
  1294. b43_phy_write(dev, B43_PHY_CCK(0x0A), backup_phy[9]);
  1295. b43_phy_write(dev, B43_PHY_CCK(0x03), backup_phy[10]);
  1296. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1297. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1298. b43_phy_write(dev, B43_PHY_CCK(0x2B), backup_phy[13]);
  1299. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1300. b43_phy_set_baseband_attenuation(dev, backup_bband);
  1301. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1302. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1303. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1304. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1305. udelay(10);
  1306. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1307. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1308. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1309. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1310. phy->max_lb_gain =
  1311. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1312. phy->trsw_rx_gain = trsw_rx * 2;
  1313. }
  1314. static void b43_phy_initg(struct b43_wldev *dev)
  1315. {
  1316. struct b43_phy *phy = &dev->phy;
  1317. u16 tmp;
  1318. if (phy->rev == 1)
  1319. b43_phy_initb5(dev);
  1320. else
  1321. b43_phy_initb6(dev);
  1322. if (phy->rev >= 2 || phy->gmode)
  1323. b43_phy_inita(dev);
  1324. if (phy->rev >= 2) {
  1325. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1326. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1327. }
  1328. if (phy->rev == 2) {
  1329. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1330. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1331. }
  1332. if (phy->rev > 5) {
  1333. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1334. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1335. }
  1336. if (phy->gmode || phy->rev >= 2) {
  1337. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1338. tmp &= B43_PHYVER_VERSION;
  1339. if (tmp == 3 || tmp == 5) {
  1340. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1341. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1342. }
  1343. if (tmp == 5) {
  1344. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  1345. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  1346. & 0x00FF) | 0x1F00);
  1347. }
  1348. }
  1349. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1350. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1351. if (phy->radio_rev == 8) {
  1352. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  1353. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  1354. | 0x80);
  1355. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  1356. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  1357. | 0x4);
  1358. }
  1359. if (has_loopback_gain(phy))
  1360. b43_calc_loopback_gain(dev);
  1361. if (phy->radio_rev != 8) {
  1362. if (phy->initval == 0xFFFF)
  1363. phy->initval = b43_radio_init2050(dev);
  1364. else
  1365. b43_radio_write16(dev, 0x0078, phy->initval);
  1366. }
  1367. if (phy->lo_control->tx_bias == 0xFF) {
  1368. b43_lo_g_measure(dev);
  1369. } else {
  1370. if (has_tx_magnification(phy)) {
  1371. b43_radio_write16(dev, 0x52,
  1372. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1373. | phy->lo_control->tx_bias | phy->
  1374. lo_control->tx_magn);
  1375. } else {
  1376. b43_radio_write16(dev, 0x52,
  1377. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1378. | phy->lo_control->tx_bias);
  1379. }
  1380. if (phy->rev >= 6) {
  1381. b43_phy_write(dev, B43_PHY_CCK(0x36),
  1382. (b43_phy_read(dev, B43_PHY_CCK(0x36))
  1383. & 0x0FFF) | (phy->lo_control->
  1384. tx_bias << 12));
  1385. }
  1386. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  1387. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x8075);
  1388. else
  1389. b43_phy_write(dev, B43_PHY_CCK(0x2E), 0x807F);
  1390. if (phy->rev < 2)
  1391. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x101);
  1392. else
  1393. b43_phy_write(dev, B43_PHY_CCK(0x2F), 0x202);
  1394. }
  1395. if (phy->gmode || phy->rev >= 2) {
  1396. b43_lo_g_adjust(dev);
  1397. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1398. }
  1399. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  1400. /* The specs state to update the NRSSI LT with
  1401. * the value 0x7FFFFFFF here. I think that is some weird
  1402. * compiler optimization in the original driver.
  1403. * Essentially, what we do here is resetting all NRSSI LT
  1404. * entries to -32 (see the limit_value() in nrssi_hw_update())
  1405. */
  1406. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1407. b43_calc_nrssi_threshold(dev);
  1408. } else if (phy->gmode || phy->rev >= 2) {
  1409. if (phy->nrssi[0] == -1000) {
  1410. B43_WARN_ON(phy->nrssi[1] != -1000);
  1411. b43_calc_nrssi_slope(dev);
  1412. } else
  1413. b43_calc_nrssi_threshold(dev);
  1414. }
  1415. if (phy->radio_rev == 8)
  1416. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1417. b43_phy_init_pctl(dev);
  1418. /* FIXME: The spec says in the following if, the 0 should be replaced
  1419. 'if OFDM may not be used in the current locale'
  1420. but OFDM is legal everywhere */
  1421. if ((dev->dev->bus->chip_id == 0x4306
  1422. && dev->dev->bus->chip_package == 2) || 0) {
  1423. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1424. & 0xBFFF);
  1425. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  1426. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  1427. & 0x7FFF);
  1428. }
  1429. }
  1430. /* Set the baseband attenuation value on chip. */
  1431. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  1432. u16 baseband_attenuation)
  1433. {
  1434. struct b43_phy *phy = &dev->phy;
  1435. if (phy->analog == 0) {
  1436. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  1437. & 0xFFF0) |
  1438. baseband_attenuation);
  1439. } else if (phy->analog > 1) {
  1440. b43_phy_write(dev, B43_PHY_DACCTL,
  1441. (b43_phy_read(dev, B43_PHY_DACCTL)
  1442. & 0xFFC3) | (baseband_attenuation << 2));
  1443. } else {
  1444. b43_phy_write(dev, B43_PHY_DACCTL,
  1445. (b43_phy_read(dev, B43_PHY_DACCTL)
  1446. & 0xFF87) | (baseband_attenuation << 3));
  1447. }
  1448. }
  1449. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  1450. * This function converts a TSSI value to dBm in Q5.2
  1451. */
  1452. static s8 b43_phy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  1453. {
  1454. struct b43_phy *phy = &dev->phy;
  1455. s8 dbm = 0;
  1456. s32 tmp;
  1457. tmp = (phy->tgt_idle_tssi - phy->cur_idle_tssi + tssi);
  1458. switch (phy->type) {
  1459. case B43_PHYTYPE_A:
  1460. tmp += 0x80;
  1461. tmp = limit_value(tmp, 0x00, 0xFF);
  1462. dbm = phy->tssi2dbm[tmp];
  1463. //TODO: There's a FIXME on the specs
  1464. break;
  1465. case B43_PHYTYPE_B:
  1466. case B43_PHYTYPE_G:
  1467. tmp = limit_value(tmp, 0x00, 0x3F);
  1468. dbm = phy->tssi2dbm[tmp];
  1469. break;
  1470. default:
  1471. B43_WARN_ON(1);
  1472. }
  1473. return dbm;
  1474. }
  1475. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  1476. int *_bbatt, int *_rfatt)
  1477. {
  1478. int rfatt = *_rfatt;
  1479. int bbatt = *_bbatt;
  1480. struct b43_txpower_lo_control *lo = dev->phy.lo_control;
  1481. /* Get baseband and radio attenuation values into their permitted ranges.
  1482. * Radio attenuation affects power level 4 times as much as baseband. */
  1483. /* Range constants */
  1484. const int rf_min = lo->rfatt_list.min_val;
  1485. const int rf_max = lo->rfatt_list.max_val;
  1486. const int bb_min = lo->bbatt_list.min_val;
  1487. const int bb_max = lo->bbatt_list.max_val;
  1488. while (1) {
  1489. if (rfatt > rf_max && bbatt > bb_max - 4)
  1490. break; /* Can not get it into ranges */
  1491. if (rfatt < rf_min && bbatt < bb_min + 4)
  1492. break; /* Can not get it into ranges */
  1493. if (bbatt > bb_max && rfatt > rf_max - 1)
  1494. break; /* Can not get it into ranges */
  1495. if (bbatt < bb_min && rfatt < rf_min + 1)
  1496. break; /* Can not get it into ranges */
  1497. if (bbatt > bb_max) {
  1498. bbatt -= 4;
  1499. rfatt += 1;
  1500. continue;
  1501. }
  1502. if (bbatt < bb_min) {
  1503. bbatt += 4;
  1504. rfatt -= 1;
  1505. continue;
  1506. }
  1507. if (rfatt > rf_max) {
  1508. rfatt -= 1;
  1509. bbatt += 4;
  1510. continue;
  1511. }
  1512. if (rfatt < rf_min) {
  1513. rfatt += 1;
  1514. bbatt -= 4;
  1515. continue;
  1516. }
  1517. break;
  1518. }
  1519. *_rfatt = limit_value(rfatt, rf_min, rf_max);
  1520. *_bbatt = limit_value(bbatt, bb_min, bb_max);
  1521. }
  1522. /* http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower */
  1523. void b43_phy_xmitpower(struct b43_wldev *dev)
  1524. {
  1525. struct ssb_bus *bus = dev->dev->bus;
  1526. struct b43_phy *phy = &dev->phy;
  1527. if (phy->cur_idle_tssi == 0)
  1528. return;
  1529. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1530. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1531. return;
  1532. #ifdef CONFIG_B43_DEBUG
  1533. if (phy->manual_txpower_control)
  1534. return;
  1535. #endif
  1536. switch (phy->type) {
  1537. case B43_PHYTYPE_A:{
  1538. //TODO: Nothing for A PHYs yet :-/
  1539. break;
  1540. }
  1541. case B43_PHYTYPE_B:
  1542. case B43_PHYTYPE_G:{
  1543. u16 tmp;
  1544. s8 v0, v1, v2, v3;
  1545. s8 average;
  1546. int max_pwr;
  1547. int desired_pwr, estimated_pwr, pwr_adjust;
  1548. int rfatt_delta, bbatt_delta;
  1549. int rfatt, bbatt;
  1550. u8 tx_control;
  1551. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x0058);
  1552. v0 = (s8) (tmp & 0x00FF);
  1553. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1554. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x005A);
  1555. v2 = (s8) (tmp & 0x00FF);
  1556. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1557. tmp = 0;
  1558. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1559. || v3 == 0x7F) {
  1560. tmp =
  1561. b43_shm_read16(dev, B43_SHM_SHARED, 0x0070);
  1562. v0 = (s8) (tmp & 0x00FF);
  1563. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1564. tmp =
  1565. b43_shm_read16(dev, B43_SHM_SHARED, 0x0072);
  1566. v2 = (s8) (tmp & 0x00FF);
  1567. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1568. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1569. || v3 == 0x7F)
  1570. return;
  1571. v0 = (v0 + 0x20) & 0x3F;
  1572. v1 = (v1 + 0x20) & 0x3F;
  1573. v2 = (v2 + 0x20) & 0x3F;
  1574. v3 = (v3 + 0x20) & 0x3F;
  1575. tmp = 1;
  1576. }
  1577. b43_shm_clear_tssi(dev);
  1578. average = (v0 + v1 + v2 + v3 + 2) / 4;
  1579. if (tmp
  1580. && (b43_shm_read16(dev, B43_SHM_SHARED, 0x005E) &
  1581. 0x8))
  1582. average -= 13;
  1583. estimated_pwr =
  1584. b43_phy_estimate_power_out(dev, average);
  1585. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  1586. if ((dev->dev->bus->sprom.boardflags_lo
  1587. & B43_BFL_PACTRL) && (phy->type == B43_PHYTYPE_G))
  1588. max_pwr -= 0x3;
  1589. if (unlikely(max_pwr <= 0)) {
  1590. b43warn(dev->wl,
  1591. "Invalid max-TX-power value in SPROM.\n");
  1592. max_pwr = 60; /* fake it */
  1593. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  1594. }
  1595. /*TODO:
  1596. max_pwr = min(REG - dev->dev->bus->sprom.antennagain_bgphy - 0x6, max_pwr)
  1597. where REG is the max power as per the regulatory domain
  1598. */
  1599. /* Get desired power (in Q5.2) */
  1600. desired_pwr = INT_TO_Q52(phy->power_level);
  1601. /* And limit it. max_pwr already is Q5.2 */
  1602. desired_pwr = limit_value(desired_pwr, 0, max_pwr);
  1603. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  1604. b43dbg(dev->wl,
  1605. "Current TX power output: " Q52_FMT
  1606. " dBm, " "Desired TX power output: "
  1607. Q52_FMT " dBm\n", Q52_ARG(estimated_pwr),
  1608. Q52_ARG(desired_pwr));
  1609. }
  1610. /* Calculate the adjustment delta. */
  1611. pwr_adjust = desired_pwr - estimated_pwr;
  1612. /* RF attenuation delta. */
  1613. rfatt_delta = ((pwr_adjust + 7) / 8);
  1614. /* Lower attenuation => Bigger power output. Negate it. */
  1615. rfatt_delta = -rfatt_delta;
  1616. /* Baseband attenuation delta. */
  1617. bbatt_delta = pwr_adjust / 2;
  1618. /* Lower attenuation => Bigger power output. Negate it. */
  1619. bbatt_delta = -bbatt_delta;
  1620. /* RF att affects power level 4 times as much as
  1621. * Baseband attennuation. Subtract it. */
  1622. bbatt_delta -= 4 * rfatt_delta;
  1623. /* So do we finally need to adjust something? */
  1624. if ((rfatt_delta == 0) && (bbatt_delta == 0)) {
  1625. b43_lo_g_ctl_mark_cur_used(dev);
  1626. return;
  1627. }
  1628. /* Calculate the new attenuation values. */
  1629. bbatt = phy->bbatt.att;
  1630. bbatt += bbatt_delta;
  1631. rfatt = phy->rfatt.att;
  1632. rfatt += rfatt_delta;
  1633. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1634. tx_control = phy->tx_control;
  1635. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  1636. if (rfatt <= 1) {
  1637. if (tx_control == 0) {
  1638. tx_control =
  1639. B43_TXCTL_PA2DB |
  1640. B43_TXCTL_TXMIX;
  1641. rfatt += 2;
  1642. bbatt += 2;
  1643. } else if (dev->dev->bus->sprom.
  1644. boardflags_lo &
  1645. B43_BFL_PACTRL) {
  1646. bbatt += 4 * (rfatt - 2);
  1647. rfatt = 2;
  1648. }
  1649. } else if (rfatt > 4 && tx_control) {
  1650. tx_control = 0;
  1651. if (bbatt < 3) {
  1652. rfatt -= 3;
  1653. bbatt += 2;
  1654. } else {
  1655. rfatt -= 2;
  1656. bbatt -= 2;
  1657. }
  1658. }
  1659. }
  1660. /* Save the control values */
  1661. phy->tx_control = tx_control;
  1662. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1663. phy->rfatt.att = rfatt;
  1664. phy->bbatt.att = bbatt;
  1665. /* Adjust the hardware */
  1666. b43_phy_lock(dev);
  1667. b43_radio_lock(dev);
  1668. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt,
  1669. phy->tx_control);
  1670. b43_lo_g_ctl_mark_cur_used(dev);
  1671. b43_radio_unlock(dev);
  1672. b43_phy_unlock(dev);
  1673. break;
  1674. }
  1675. default:
  1676. B43_WARN_ON(1);
  1677. }
  1678. }
  1679. static inline s32 b43_tssi2dbm_ad(s32 num, s32 den)
  1680. {
  1681. if (num < 0)
  1682. return num / den;
  1683. else
  1684. return (num + den / 2) / den;
  1685. }
  1686. static inline
  1687. s8 b43_tssi2dbm_entry(s8 entry[], u8 index, s16 pab0, s16 pab1, s16 pab2)
  1688. {
  1689. s32 m1, m2, f = 256, q, delta;
  1690. s8 i = 0;
  1691. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  1692. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  1693. do {
  1694. if (i > 15)
  1695. return -EINVAL;
  1696. q = b43_tssi2dbm_ad(f * 4096 -
  1697. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  1698. delta = abs(q - f);
  1699. f = q;
  1700. i++;
  1701. } while (delta >= 2);
  1702. entry[index] = limit_value(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  1703. return 0;
  1704. }
  1705. /* http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table */
  1706. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev)
  1707. {
  1708. struct b43_phy *phy = &dev->phy;
  1709. s16 pab0, pab1, pab2;
  1710. u8 idx;
  1711. s8 *dyn_tssi2dbm;
  1712. if (phy->type == B43_PHYTYPE_A) {
  1713. pab0 = (s16) (dev->dev->bus->sprom.pa1b0);
  1714. pab1 = (s16) (dev->dev->bus->sprom.pa1b1);
  1715. pab2 = (s16) (dev->dev->bus->sprom.pa1b2);
  1716. } else {
  1717. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  1718. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  1719. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  1720. }
  1721. if ((dev->dev->bus->chip_id == 0x4301) && (phy->radio_ver != 0x2050)) {
  1722. phy->tgt_idle_tssi = 0x34;
  1723. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1724. return 0;
  1725. }
  1726. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  1727. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  1728. /* The pabX values are set in SPROM. Use them. */
  1729. if (phy->type == B43_PHYTYPE_A) {
  1730. if ((s8) dev->dev->bus->sprom.itssi_a != 0 &&
  1731. (s8) dev->dev->bus->sprom.itssi_a != -1)
  1732. phy->tgt_idle_tssi =
  1733. (s8) (dev->dev->bus->sprom.itssi_a);
  1734. else
  1735. phy->tgt_idle_tssi = 62;
  1736. } else {
  1737. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  1738. (s8) dev->dev->bus->sprom.itssi_bg != -1)
  1739. phy->tgt_idle_tssi =
  1740. (s8) (dev->dev->bus->sprom.itssi_bg);
  1741. else
  1742. phy->tgt_idle_tssi = 62;
  1743. }
  1744. dyn_tssi2dbm = kmalloc(64, GFP_KERNEL);
  1745. if (dyn_tssi2dbm == NULL) {
  1746. b43err(dev->wl, "Could not allocate memory "
  1747. "for tssi2dbm table\n");
  1748. return -ENOMEM;
  1749. }
  1750. for (idx = 0; idx < 64; idx++)
  1751. if (b43_tssi2dbm_entry
  1752. (dyn_tssi2dbm, idx, pab0, pab1, pab2)) {
  1753. phy->tssi2dbm = NULL;
  1754. b43err(dev->wl, "Could not generate "
  1755. "tssi2dBm table\n");
  1756. kfree(dyn_tssi2dbm);
  1757. return -ENODEV;
  1758. }
  1759. phy->tssi2dbm = dyn_tssi2dbm;
  1760. phy->dyn_tssi_tbl = 1;
  1761. } else {
  1762. /* pabX values not set in SPROM. */
  1763. switch (phy->type) {
  1764. case B43_PHYTYPE_A:
  1765. /* APHY needs a generated table. */
  1766. phy->tssi2dbm = NULL;
  1767. b43err(dev->wl, "Could not generate tssi2dBm "
  1768. "table (wrong SPROM info)!\n");
  1769. return -ENODEV;
  1770. case B43_PHYTYPE_B:
  1771. phy->tgt_idle_tssi = 0x34;
  1772. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1773. break;
  1774. case B43_PHYTYPE_G:
  1775. phy->tgt_idle_tssi = 0x34;
  1776. phy->tssi2dbm = b43_tssi2dbm_g_table;
  1777. break;
  1778. }
  1779. }
  1780. return 0;
  1781. }
  1782. int b43_phy_init(struct b43_wldev *dev)
  1783. {
  1784. struct b43_phy *phy = &dev->phy;
  1785. bool unsupported = 0;
  1786. int err = 0;
  1787. switch (phy->type) {
  1788. case B43_PHYTYPE_A:
  1789. if (phy->rev == 2 || phy->rev == 3)
  1790. b43_phy_inita(dev);
  1791. else
  1792. unsupported = 1;
  1793. break;
  1794. case B43_PHYTYPE_B:
  1795. switch (phy->rev) {
  1796. case 2:
  1797. b43_phy_initb2(dev);
  1798. break;
  1799. case 4:
  1800. b43_phy_initb4(dev);
  1801. break;
  1802. case 5:
  1803. b43_phy_initb5(dev);
  1804. break;
  1805. case 6:
  1806. b43_phy_initb6(dev);
  1807. break;
  1808. default:
  1809. unsupported = 1;
  1810. }
  1811. break;
  1812. case B43_PHYTYPE_G:
  1813. b43_phy_initg(dev);
  1814. break;
  1815. case B43_PHYTYPE_N:
  1816. err = b43_phy_initn(dev);
  1817. break;
  1818. default:
  1819. unsupported = 1;
  1820. }
  1821. if (unsupported)
  1822. b43err(dev->wl, "Unknown PHYTYPE found\n");
  1823. return err;
  1824. }
  1825. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna)
  1826. {
  1827. struct b43_phy *phy = &dev->phy;
  1828. u32 hf;
  1829. u16 tmp;
  1830. int autodiv = 0;
  1831. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  1832. autodiv = 1;
  1833. hf = b43_hf_read(dev);
  1834. hf &= ~B43_HF_ANTDIVHELP;
  1835. b43_hf_write(dev, hf);
  1836. switch (phy->type) {
  1837. case B43_PHYTYPE_A:
  1838. case B43_PHYTYPE_G:
  1839. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  1840. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1841. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1842. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1843. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  1844. if (autodiv) {
  1845. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1846. if (antenna == B43_ANTENNA_AUTO0)
  1847. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  1848. else
  1849. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  1850. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1851. }
  1852. if (phy->type == B43_PHYTYPE_G) {
  1853. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  1854. if (autodiv)
  1855. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  1856. else
  1857. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  1858. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  1859. if (phy->rev >= 2) {
  1860. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1861. tmp |= B43_PHY_OFDM61_10;
  1862. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1863. tmp =
  1864. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  1865. tmp = (tmp & 0xFF00) | 0x15;
  1866. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  1867. tmp);
  1868. if (phy->rev == 2) {
  1869. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1870. 8);
  1871. } else {
  1872. tmp =
  1873. b43_phy_read(dev,
  1874. B43_PHY_ADIVRELATED);
  1875. tmp = (tmp & 0xFF00) | 8;
  1876. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1877. tmp);
  1878. }
  1879. }
  1880. if (phy->rev >= 6)
  1881. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  1882. } else {
  1883. if (phy->rev < 3) {
  1884. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1885. tmp = (tmp & 0xFF00) | 0x24;
  1886. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1887. } else {
  1888. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1889. tmp |= 0x10;
  1890. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1891. if (phy->analog == 3) {
  1892. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1893. 0x1D);
  1894. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1895. 8);
  1896. } else {
  1897. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1898. 0x3A);
  1899. tmp =
  1900. b43_phy_read(dev,
  1901. B43_PHY_ADIVRELATED);
  1902. tmp = (tmp & 0xFF00) | 8;
  1903. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1904. tmp);
  1905. }
  1906. }
  1907. }
  1908. break;
  1909. case B43_PHYTYPE_B:
  1910. tmp = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1911. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1912. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1913. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1914. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, tmp);
  1915. break;
  1916. default:
  1917. B43_WARN_ON(1);
  1918. }
  1919. hf |= B43_HF_ANTDIVHELP;
  1920. b43_hf_write(dev, hf);
  1921. }
  1922. /* Get the freq, as it has to be written to the device. */
  1923. static inline u16 channel2freq_bg(u8 channel)
  1924. {
  1925. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  1926. return b43_radio_channel_codes_bg[channel - 1];
  1927. }
  1928. /* Get the freq, as it has to be written to the device. */
  1929. static inline u16 channel2freq_a(u8 channel)
  1930. {
  1931. B43_WARN_ON(channel > 200);
  1932. return (5000 + 5 * channel);
  1933. }
  1934. void b43_radio_lock(struct b43_wldev *dev)
  1935. {
  1936. u32 macctl;
  1937. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1938. B43_WARN_ON(macctl & B43_MACCTL_RADIOLOCK);
  1939. macctl |= B43_MACCTL_RADIOLOCK;
  1940. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1941. /* Commit the write and wait for the device
  1942. * to exit any radio register access. */
  1943. b43_read32(dev, B43_MMIO_MACCTL);
  1944. udelay(10);
  1945. }
  1946. void b43_radio_unlock(struct b43_wldev *dev)
  1947. {
  1948. u32 macctl;
  1949. /* Commit any write */
  1950. b43_read16(dev, B43_MMIO_PHY_VER);
  1951. /* unlock */
  1952. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1953. B43_WARN_ON(!(macctl & B43_MACCTL_RADIOLOCK));
  1954. macctl &= ~B43_MACCTL_RADIOLOCK;
  1955. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1956. }
  1957. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset)
  1958. {
  1959. struct b43_phy *phy = &dev->phy;
  1960. /* Offset 1 is a 32-bit register. */
  1961. B43_WARN_ON(offset == 1);
  1962. switch (phy->type) {
  1963. case B43_PHYTYPE_A:
  1964. offset |= 0x40;
  1965. break;
  1966. case B43_PHYTYPE_B:
  1967. if (phy->radio_ver == 0x2053) {
  1968. if (offset < 0x70)
  1969. offset += 0x80;
  1970. else if (offset < 0x80)
  1971. offset += 0x70;
  1972. } else if (phy->radio_ver == 0x2050) {
  1973. offset |= 0x80;
  1974. } else
  1975. B43_WARN_ON(1);
  1976. break;
  1977. case B43_PHYTYPE_G:
  1978. offset |= 0x80;
  1979. break;
  1980. case B43_PHYTYPE_N:
  1981. offset |= 0x100;
  1982. break;
  1983. case B43_PHYTYPE_LP:
  1984. /* No adjustment required. */
  1985. break;
  1986. default:
  1987. B43_WARN_ON(1);
  1988. }
  1989. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1990. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  1991. }
  1992. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val)
  1993. {
  1994. /* Offset 1 is a 32-bit register. */
  1995. B43_WARN_ON(offset == 1);
  1996. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1997. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, val);
  1998. }
  1999. static void b43_set_all_gains(struct b43_wldev *dev,
  2000. s16 first, s16 second, s16 third)
  2001. {
  2002. struct b43_phy *phy = &dev->phy;
  2003. u16 i;
  2004. u16 start = 0x08, end = 0x18;
  2005. u16 tmp;
  2006. u16 table;
  2007. if (phy->rev <= 1) {
  2008. start = 0x10;
  2009. end = 0x20;
  2010. }
  2011. table = B43_OFDMTAB_GAINX;
  2012. if (phy->rev <= 1)
  2013. table = B43_OFDMTAB_GAINX_R1;
  2014. for (i = 0; i < 4; i++)
  2015. b43_ofdmtab_write16(dev, table, i, first);
  2016. for (i = start; i < end; i++)
  2017. b43_ofdmtab_write16(dev, table, i, second);
  2018. if (third != -1) {
  2019. tmp = ((u16) third << 14) | ((u16) third << 6);
  2020. b43_phy_write(dev, 0x04A0,
  2021. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  2022. b43_phy_write(dev, 0x04A1,
  2023. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  2024. b43_phy_write(dev, 0x04A2,
  2025. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  2026. }
  2027. b43_dummy_transmission(dev);
  2028. }
  2029. static void b43_set_original_gains(struct b43_wldev *dev)
  2030. {
  2031. struct b43_phy *phy = &dev->phy;
  2032. u16 i, tmp;
  2033. u16 table;
  2034. u16 start = 0x0008, end = 0x0018;
  2035. if (phy->rev <= 1) {
  2036. start = 0x0010;
  2037. end = 0x0020;
  2038. }
  2039. table = B43_OFDMTAB_GAINX;
  2040. if (phy->rev <= 1)
  2041. table = B43_OFDMTAB_GAINX_R1;
  2042. for (i = 0; i < 4; i++) {
  2043. tmp = (i & 0xFFFC);
  2044. tmp |= (i & 0x0001) << 1;
  2045. tmp |= (i & 0x0002) >> 1;
  2046. b43_ofdmtab_write16(dev, table, i, tmp);
  2047. }
  2048. for (i = start; i < end; i++)
  2049. b43_ofdmtab_write16(dev, table, i, i - start);
  2050. b43_phy_write(dev, 0x04A0,
  2051. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  2052. b43_phy_write(dev, 0x04A1,
  2053. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  2054. b43_phy_write(dev, 0x04A2,
  2055. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  2056. b43_dummy_transmission(dev);
  2057. }
  2058. /* Synthetic PU workaround */
  2059. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  2060. {
  2061. struct b43_phy *phy = &dev->phy;
  2062. might_sleep();
  2063. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  2064. /* We do not need the workaround. */
  2065. return;
  2066. }
  2067. if (channel <= 10) {
  2068. b43_write16(dev, B43_MMIO_CHANNEL,
  2069. channel2freq_bg(channel + 4));
  2070. } else {
  2071. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  2072. }
  2073. msleep(1);
  2074. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2075. }
  2076. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel)
  2077. {
  2078. struct b43_phy *phy = &dev->phy;
  2079. u8 ret = 0;
  2080. u16 saved, rssi, temp;
  2081. int i, j = 0;
  2082. saved = b43_phy_read(dev, 0x0403);
  2083. b43_radio_selectchannel(dev, channel, 0);
  2084. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2085. if (phy->aci_hw_rssi)
  2086. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2087. else
  2088. rssi = saved & 0x3F;
  2089. /* clamp temp to signed 5bit */
  2090. if (rssi > 32)
  2091. rssi -= 64;
  2092. for (i = 0; i < 100; i++) {
  2093. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2094. if (temp > 32)
  2095. temp -= 64;
  2096. if (temp < rssi)
  2097. j++;
  2098. if (j >= 20)
  2099. ret = 1;
  2100. }
  2101. b43_phy_write(dev, 0x0403, saved);
  2102. return ret;
  2103. }
  2104. u8 b43_radio_aci_scan(struct b43_wldev * dev)
  2105. {
  2106. struct b43_phy *phy = &dev->phy;
  2107. u8 ret[13];
  2108. unsigned int channel = phy->channel;
  2109. unsigned int i, j, start, end;
  2110. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2111. return 0;
  2112. b43_phy_lock(dev);
  2113. b43_radio_lock(dev);
  2114. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2115. b43_phy_write(dev, B43_PHY_G_CRS,
  2116. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2117. b43_set_all_gains(dev, 3, 8, 1);
  2118. start = (channel - 5 > 0) ? channel - 5 : 1;
  2119. end = (channel + 5 < 14) ? channel + 5 : 13;
  2120. for (i = start; i <= end; i++) {
  2121. if (abs(channel - i) > 2)
  2122. ret[i - 1] = b43_radio_aci_detect(dev, i);
  2123. }
  2124. b43_radio_selectchannel(dev, channel, 0);
  2125. b43_phy_write(dev, 0x0802,
  2126. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2127. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2128. b43_phy_write(dev, B43_PHY_G_CRS,
  2129. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2130. b43_set_original_gains(dev);
  2131. for (i = 0; i < 13; i++) {
  2132. if (!ret[i])
  2133. continue;
  2134. end = (i + 5 < 13) ? i + 5 : 13;
  2135. for (j = i; j < end; j++)
  2136. ret[j] = 1;
  2137. }
  2138. b43_radio_unlock(dev);
  2139. b43_phy_unlock(dev);
  2140. return ret[channel - 1];
  2141. }
  2142. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2143. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  2144. {
  2145. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2146. mmiowb();
  2147. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  2148. }
  2149. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2150. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  2151. {
  2152. u16 val;
  2153. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2154. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  2155. return (s16) val;
  2156. }
  2157. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2158. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  2159. {
  2160. u16 i;
  2161. s16 tmp;
  2162. for (i = 0; i < 64; i++) {
  2163. tmp = b43_nrssi_hw_read(dev, i);
  2164. tmp -= val;
  2165. tmp = limit_value(tmp, -32, 31);
  2166. b43_nrssi_hw_write(dev, i, tmp);
  2167. }
  2168. }
  2169. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2170. void b43_nrssi_mem_update(struct b43_wldev *dev)
  2171. {
  2172. struct b43_phy *phy = &dev->phy;
  2173. s16 i, delta;
  2174. s32 tmp;
  2175. delta = 0x1F - phy->nrssi[0];
  2176. for (i = 0; i < 64; i++) {
  2177. tmp = (i - delta) * phy->nrssislope;
  2178. tmp /= 0x10000;
  2179. tmp += 0x3A;
  2180. tmp = limit_value(tmp, 0, 0x3F);
  2181. phy->nrssi_lt[i] = tmp;
  2182. }
  2183. }
  2184. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  2185. {
  2186. struct b43_phy *phy = &dev->phy;
  2187. u16 backup[20] = { 0 };
  2188. s16 v47F;
  2189. u16 i;
  2190. u16 saved = 0xFFFF;
  2191. backup[0] = b43_phy_read(dev, 0x0001);
  2192. backup[1] = b43_phy_read(dev, 0x0811);
  2193. backup[2] = b43_phy_read(dev, 0x0812);
  2194. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2195. backup[3] = b43_phy_read(dev, 0x0814);
  2196. backup[4] = b43_phy_read(dev, 0x0815);
  2197. }
  2198. backup[5] = b43_phy_read(dev, 0x005A);
  2199. backup[6] = b43_phy_read(dev, 0x0059);
  2200. backup[7] = b43_phy_read(dev, 0x0058);
  2201. backup[8] = b43_phy_read(dev, 0x000A);
  2202. backup[9] = b43_phy_read(dev, 0x0003);
  2203. backup[10] = b43_radio_read16(dev, 0x007A);
  2204. backup[11] = b43_radio_read16(dev, 0x0043);
  2205. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  2206. b43_phy_write(dev, 0x0001,
  2207. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  2208. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2209. b43_phy_write(dev, 0x0812,
  2210. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  2211. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  2212. if (phy->rev >= 6) {
  2213. backup[12] = b43_phy_read(dev, 0x002E);
  2214. backup[13] = b43_phy_read(dev, 0x002F);
  2215. backup[14] = b43_phy_read(dev, 0x080F);
  2216. backup[15] = b43_phy_read(dev, 0x0810);
  2217. backup[16] = b43_phy_read(dev, 0x0801);
  2218. backup[17] = b43_phy_read(dev, 0x0060);
  2219. backup[18] = b43_phy_read(dev, 0x0014);
  2220. backup[19] = b43_phy_read(dev, 0x0478);
  2221. b43_phy_write(dev, 0x002E, 0);
  2222. b43_phy_write(dev, 0x002F, 0);
  2223. b43_phy_write(dev, 0x080F, 0);
  2224. b43_phy_write(dev, 0x0810, 0);
  2225. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  2226. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  2227. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  2228. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  2229. }
  2230. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  2231. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  2232. udelay(30);
  2233. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2234. if (v47F >= 0x20)
  2235. v47F -= 0x40;
  2236. if (v47F == 31) {
  2237. for (i = 7; i >= 4; i--) {
  2238. b43_radio_write16(dev, 0x007B, i);
  2239. udelay(20);
  2240. v47F =
  2241. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2242. if (v47F >= 0x20)
  2243. v47F -= 0x40;
  2244. if (v47F < 31 && saved == 0xFFFF)
  2245. saved = i;
  2246. }
  2247. if (saved == 0xFFFF)
  2248. saved = 4;
  2249. } else {
  2250. b43_radio_write16(dev, 0x007A,
  2251. b43_radio_read16(dev, 0x007A) & 0x007F);
  2252. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2253. b43_phy_write(dev, 0x0814,
  2254. b43_phy_read(dev, 0x0814) | 0x0001);
  2255. b43_phy_write(dev, 0x0815,
  2256. b43_phy_read(dev, 0x0815) & 0xFFFE);
  2257. }
  2258. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2259. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  2260. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  2261. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  2262. b43_phy_write(dev, 0x005A, 0x0480);
  2263. b43_phy_write(dev, 0x0059, 0x0810);
  2264. b43_phy_write(dev, 0x0058, 0x000D);
  2265. if (phy->rev == 0) {
  2266. b43_phy_write(dev, 0x0003, 0x0122);
  2267. } else {
  2268. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  2269. | 0x2000);
  2270. }
  2271. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2272. b43_phy_write(dev, 0x0814,
  2273. b43_phy_read(dev, 0x0814) | 0x0004);
  2274. b43_phy_write(dev, 0x0815,
  2275. b43_phy_read(dev, 0x0815) & 0xFFFB);
  2276. }
  2277. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  2278. | 0x0040);
  2279. b43_radio_write16(dev, 0x007A,
  2280. b43_radio_read16(dev, 0x007A) | 0x000F);
  2281. b43_set_all_gains(dev, 3, 0, 1);
  2282. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  2283. & 0x00F0) | 0x000F);
  2284. udelay(30);
  2285. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2286. if (v47F >= 0x20)
  2287. v47F -= 0x40;
  2288. if (v47F == -32) {
  2289. for (i = 0; i < 4; i++) {
  2290. b43_radio_write16(dev, 0x007B, i);
  2291. udelay(20);
  2292. v47F =
  2293. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  2294. 0x003F);
  2295. if (v47F >= 0x20)
  2296. v47F -= 0x40;
  2297. if (v47F > -31 && saved == 0xFFFF)
  2298. saved = i;
  2299. }
  2300. if (saved == 0xFFFF)
  2301. saved = 3;
  2302. } else
  2303. saved = 0;
  2304. }
  2305. b43_radio_write16(dev, 0x007B, saved);
  2306. if (phy->rev >= 6) {
  2307. b43_phy_write(dev, 0x002E, backup[12]);
  2308. b43_phy_write(dev, 0x002F, backup[13]);
  2309. b43_phy_write(dev, 0x080F, backup[14]);
  2310. b43_phy_write(dev, 0x0810, backup[15]);
  2311. }
  2312. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2313. b43_phy_write(dev, 0x0814, backup[3]);
  2314. b43_phy_write(dev, 0x0815, backup[4]);
  2315. }
  2316. b43_phy_write(dev, 0x005A, backup[5]);
  2317. b43_phy_write(dev, 0x0059, backup[6]);
  2318. b43_phy_write(dev, 0x0058, backup[7]);
  2319. b43_phy_write(dev, 0x000A, backup[8]);
  2320. b43_phy_write(dev, 0x0003, backup[9]);
  2321. b43_radio_write16(dev, 0x0043, backup[11]);
  2322. b43_radio_write16(dev, 0x007A, backup[10]);
  2323. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  2324. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  2325. b43_set_original_gains(dev);
  2326. if (phy->rev >= 6) {
  2327. b43_phy_write(dev, 0x0801, backup[16]);
  2328. b43_phy_write(dev, 0x0060, backup[17]);
  2329. b43_phy_write(dev, 0x0014, backup[18]);
  2330. b43_phy_write(dev, 0x0478, backup[19]);
  2331. }
  2332. b43_phy_write(dev, 0x0001, backup[0]);
  2333. b43_phy_write(dev, 0x0812, backup[2]);
  2334. b43_phy_write(dev, 0x0811, backup[1]);
  2335. }
  2336. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  2337. {
  2338. struct b43_phy *phy = &dev->phy;
  2339. u16 backup[18] = { 0 };
  2340. u16 tmp;
  2341. s16 nrssi0, nrssi1;
  2342. switch (phy->type) {
  2343. case B43_PHYTYPE_B:
  2344. backup[0] = b43_radio_read16(dev, 0x007A);
  2345. backup[1] = b43_radio_read16(dev, 0x0052);
  2346. backup[2] = b43_radio_read16(dev, 0x0043);
  2347. backup[3] = b43_phy_read(dev, 0x0030);
  2348. backup[4] = b43_phy_read(dev, 0x0026);
  2349. backup[5] = b43_phy_read(dev, 0x0015);
  2350. backup[6] = b43_phy_read(dev, 0x002A);
  2351. backup[7] = b43_phy_read(dev, 0x0020);
  2352. backup[8] = b43_phy_read(dev, 0x005A);
  2353. backup[9] = b43_phy_read(dev, 0x0059);
  2354. backup[10] = b43_phy_read(dev, 0x0058);
  2355. backup[11] = b43_read16(dev, 0x03E2);
  2356. backup[12] = b43_read16(dev, 0x03E6);
  2357. backup[13] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2358. tmp = b43_radio_read16(dev, 0x007A);
  2359. tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
  2360. b43_radio_write16(dev, 0x007A, tmp);
  2361. b43_phy_write(dev, 0x0030, 0x00FF);
  2362. b43_write16(dev, 0x03EC, 0x7F7F);
  2363. b43_phy_write(dev, 0x0026, 0x0000);
  2364. b43_phy_write(dev, 0x0015, b43_phy_read(dev, 0x0015) | 0x0020);
  2365. b43_phy_write(dev, 0x002A, 0x08A3);
  2366. b43_radio_write16(dev, 0x007A,
  2367. b43_radio_read16(dev, 0x007A) | 0x0080);
  2368. nrssi0 = (s16) b43_phy_read(dev, 0x0027);
  2369. b43_radio_write16(dev, 0x007A,
  2370. b43_radio_read16(dev, 0x007A) & 0x007F);
  2371. if (phy->rev >= 2) {
  2372. b43_write16(dev, 0x03E6, 0x0040);
  2373. } else if (phy->rev == 0) {
  2374. b43_write16(dev, 0x03E6, 0x0122);
  2375. } else {
  2376. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2377. b43_read16(dev,
  2378. B43_MMIO_CHANNEL_EXT) & 0x2000);
  2379. }
  2380. b43_phy_write(dev, 0x0020, 0x3F3F);
  2381. b43_phy_write(dev, 0x0015, 0xF330);
  2382. b43_radio_write16(dev, 0x005A, 0x0060);
  2383. b43_radio_write16(dev, 0x0043,
  2384. b43_radio_read16(dev, 0x0043) & 0x00F0);
  2385. b43_phy_write(dev, 0x005A, 0x0480);
  2386. b43_phy_write(dev, 0x0059, 0x0810);
  2387. b43_phy_write(dev, 0x0058, 0x000D);
  2388. udelay(20);
  2389. nrssi1 = (s16) b43_phy_read(dev, 0x0027);
  2390. b43_phy_write(dev, 0x0030, backup[3]);
  2391. b43_radio_write16(dev, 0x007A, backup[0]);
  2392. b43_write16(dev, 0x03E2, backup[11]);
  2393. b43_phy_write(dev, 0x0026, backup[4]);
  2394. b43_phy_write(dev, 0x0015, backup[5]);
  2395. b43_phy_write(dev, 0x002A, backup[6]);
  2396. b43_synth_pu_workaround(dev, phy->channel);
  2397. if (phy->rev != 0)
  2398. b43_write16(dev, 0x03F4, backup[13]);
  2399. b43_phy_write(dev, 0x0020, backup[7]);
  2400. b43_phy_write(dev, 0x005A, backup[8]);
  2401. b43_phy_write(dev, 0x0059, backup[9]);
  2402. b43_phy_write(dev, 0x0058, backup[10]);
  2403. b43_radio_write16(dev, 0x0052, backup[1]);
  2404. b43_radio_write16(dev, 0x0043, backup[2]);
  2405. if (nrssi0 == nrssi1)
  2406. phy->nrssislope = 0x00010000;
  2407. else
  2408. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2409. if (nrssi0 <= -4) {
  2410. phy->nrssi[0] = nrssi0;
  2411. phy->nrssi[1] = nrssi1;
  2412. }
  2413. break;
  2414. case B43_PHYTYPE_G:
  2415. if (phy->radio_rev >= 9)
  2416. return;
  2417. if (phy->radio_rev == 8)
  2418. b43_calc_nrssi_offset(dev);
  2419. b43_phy_write(dev, B43_PHY_G_CRS,
  2420. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2421. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2422. backup[7] = b43_read16(dev, 0x03E2);
  2423. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  2424. backup[0] = b43_radio_read16(dev, 0x007A);
  2425. backup[1] = b43_radio_read16(dev, 0x0052);
  2426. backup[2] = b43_radio_read16(dev, 0x0043);
  2427. backup[3] = b43_phy_read(dev, 0x0015);
  2428. backup[4] = b43_phy_read(dev, 0x005A);
  2429. backup[5] = b43_phy_read(dev, 0x0059);
  2430. backup[6] = b43_phy_read(dev, 0x0058);
  2431. backup[8] = b43_read16(dev, 0x03E6);
  2432. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2433. if (phy->rev >= 3) {
  2434. backup[10] = b43_phy_read(dev, 0x002E);
  2435. backup[11] = b43_phy_read(dev, 0x002F);
  2436. backup[12] = b43_phy_read(dev, 0x080F);
  2437. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  2438. backup[14] = b43_phy_read(dev, 0x0801);
  2439. backup[15] = b43_phy_read(dev, 0x0060);
  2440. backup[16] = b43_phy_read(dev, 0x0014);
  2441. backup[17] = b43_phy_read(dev, 0x0478);
  2442. b43_phy_write(dev, 0x002E, 0);
  2443. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  2444. switch (phy->rev) {
  2445. case 4:
  2446. case 6:
  2447. case 7:
  2448. b43_phy_write(dev, 0x0478,
  2449. b43_phy_read(dev, 0x0478)
  2450. | 0x0100);
  2451. b43_phy_write(dev, 0x0801,
  2452. b43_phy_read(dev, 0x0801)
  2453. | 0x0040);
  2454. break;
  2455. case 3:
  2456. case 5:
  2457. b43_phy_write(dev, 0x0801,
  2458. b43_phy_read(dev, 0x0801)
  2459. & 0xFFBF);
  2460. break;
  2461. }
  2462. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  2463. | 0x0040);
  2464. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  2465. | 0x0200);
  2466. }
  2467. b43_radio_write16(dev, 0x007A,
  2468. b43_radio_read16(dev, 0x007A) | 0x0070);
  2469. b43_set_all_gains(dev, 0, 8, 0);
  2470. b43_radio_write16(dev, 0x007A,
  2471. b43_radio_read16(dev, 0x007A) & 0x00F7);
  2472. if (phy->rev >= 2) {
  2473. b43_phy_write(dev, 0x0811,
  2474. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2475. 0x0030);
  2476. b43_phy_write(dev, 0x0812,
  2477. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2478. 0x0010);
  2479. }
  2480. b43_radio_write16(dev, 0x007A,
  2481. b43_radio_read16(dev, 0x007A) | 0x0080);
  2482. udelay(20);
  2483. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2484. if (nrssi0 >= 0x0020)
  2485. nrssi0 -= 0x0040;
  2486. b43_radio_write16(dev, 0x007A,
  2487. b43_radio_read16(dev, 0x007A) & 0x007F);
  2488. if (phy->rev >= 2) {
  2489. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  2490. & 0xFF9F) | 0x0040);
  2491. }
  2492. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2493. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2494. | 0x2000);
  2495. b43_radio_write16(dev, 0x007A,
  2496. b43_radio_read16(dev, 0x007A) | 0x000F);
  2497. b43_phy_write(dev, 0x0015, 0xF330);
  2498. if (phy->rev >= 2) {
  2499. b43_phy_write(dev, 0x0812,
  2500. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2501. 0x0020);
  2502. b43_phy_write(dev, 0x0811,
  2503. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2504. 0x0020);
  2505. }
  2506. b43_set_all_gains(dev, 3, 0, 1);
  2507. if (phy->radio_rev == 8) {
  2508. b43_radio_write16(dev, 0x0043, 0x001F);
  2509. } else {
  2510. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  2511. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  2512. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  2513. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  2514. }
  2515. b43_phy_write(dev, 0x005A, 0x0480);
  2516. b43_phy_write(dev, 0x0059, 0x0810);
  2517. b43_phy_write(dev, 0x0058, 0x000D);
  2518. udelay(20);
  2519. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2520. if (nrssi1 >= 0x0020)
  2521. nrssi1 -= 0x0040;
  2522. if (nrssi0 == nrssi1)
  2523. phy->nrssislope = 0x00010000;
  2524. else
  2525. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2526. if (nrssi0 >= -4) {
  2527. phy->nrssi[0] = nrssi1;
  2528. phy->nrssi[1] = nrssi0;
  2529. }
  2530. if (phy->rev >= 3) {
  2531. b43_phy_write(dev, 0x002E, backup[10]);
  2532. b43_phy_write(dev, 0x002F, backup[11]);
  2533. b43_phy_write(dev, 0x080F, backup[12]);
  2534. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  2535. }
  2536. if (phy->rev >= 2) {
  2537. b43_phy_write(dev, 0x0812,
  2538. b43_phy_read(dev, 0x0812) & 0xFFCF);
  2539. b43_phy_write(dev, 0x0811,
  2540. b43_phy_read(dev, 0x0811) & 0xFFCF);
  2541. }
  2542. b43_radio_write16(dev, 0x007A, backup[0]);
  2543. b43_radio_write16(dev, 0x0052, backup[1]);
  2544. b43_radio_write16(dev, 0x0043, backup[2]);
  2545. b43_write16(dev, 0x03E2, backup[7]);
  2546. b43_write16(dev, 0x03E6, backup[8]);
  2547. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  2548. b43_phy_write(dev, 0x0015, backup[3]);
  2549. b43_phy_write(dev, 0x005A, backup[4]);
  2550. b43_phy_write(dev, 0x0059, backup[5]);
  2551. b43_phy_write(dev, 0x0058, backup[6]);
  2552. b43_synth_pu_workaround(dev, phy->channel);
  2553. b43_phy_write(dev, 0x0802,
  2554. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  2555. b43_set_original_gains(dev);
  2556. b43_phy_write(dev, B43_PHY_G_CRS,
  2557. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2558. if (phy->rev >= 3) {
  2559. b43_phy_write(dev, 0x0801, backup[14]);
  2560. b43_phy_write(dev, 0x0060, backup[15]);
  2561. b43_phy_write(dev, 0x0014, backup[16]);
  2562. b43_phy_write(dev, 0x0478, backup[17]);
  2563. }
  2564. b43_nrssi_mem_update(dev);
  2565. b43_calc_nrssi_threshold(dev);
  2566. break;
  2567. default:
  2568. B43_WARN_ON(1);
  2569. }
  2570. }
  2571. void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  2572. {
  2573. struct b43_phy *phy = &dev->phy;
  2574. s32 threshold;
  2575. s32 a, b;
  2576. s16 tmp16;
  2577. u16 tmp_u16;
  2578. switch (phy->type) {
  2579. case B43_PHYTYPE_B:{
  2580. if (phy->radio_ver != 0x2050)
  2581. return;
  2582. if (!
  2583. (dev->dev->bus->sprom.
  2584. boardflags_lo & B43_BFL_RSSI))
  2585. return;
  2586. if (phy->radio_rev >= 6) {
  2587. threshold =
  2588. (phy->nrssi[1] - phy->nrssi[0]) * 32;
  2589. threshold += 20 * (phy->nrssi[0] + 1);
  2590. threshold /= 40;
  2591. } else
  2592. threshold = phy->nrssi[1] - 5;
  2593. threshold = limit_value(threshold, 0, 0x3E);
  2594. b43_phy_read(dev, 0x0020); /* dummy read */
  2595. b43_phy_write(dev, 0x0020,
  2596. (((u16) threshold) << 8) | 0x001C);
  2597. if (phy->radio_rev >= 6) {
  2598. b43_phy_write(dev, 0x0087, 0x0E0D);
  2599. b43_phy_write(dev, 0x0086, 0x0C0B);
  2600. b43_phy_write(dev, 0x0085, 0x0A09);
  2601. b43_phy_write(dev, 0x0084, 0x0808);
  2602. b43_phy_write(dev, 0x0083, 0x0808);
  2603. b43_phy_write(dev, 0x0082, 0x0604);
  2604. b43_phy_write(dev, 0x0081, 0x0302);
  2605. b43_phy_write(dev, 0x0080, 0x0100);
  2606. }
  2607. break;
  2608. }
  2609. case B43_PHYTYPE_G:
  2610. if (!phy->gmode ||
  2611. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  2612. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  2613. if (tmp16 >= 0x20)
  2614. tmp16 -= 0x40;
  2615. if (tmp16 < 3) {
  2616. b43_phy_write(dev, 0x048A,
  2617. (b43_phy_read(dev, 0x048A)
  2618. & 0xF000) | 0x09EB);
  2619. } else {
  2620. b43_phy_write(dev, 0x048A,
  2621. (b43_phy_read(dev, 0x048A)
  2622. & 0xF000) | 0x0AED);
  2623. }
  2624. } else {
  2625. if (phy->interfmode == B43_INTERFMODE_NONWLAN) {
  2626. a = 0xE;
  2627. b = 0xA;
  2628. } else if (!phy->aci_wlan_automatic && phy->aci_enable) {
  2629. a = 0x13;
  2630. b = 0x12;
  2631. } else {
  2632. a = 0xE;
  2633. b = 0x11;
  2634. }
  2635. a = a * (phy->nrssi[1] - phy->nrssi[0]);
  2636. a += (phy->nrssi[0] << 6);
  2637. if (a < 32)
  2638. a += 31;
  2639. else
  2640. a += 32;
  2641. a = a >> 6;
  2642. a = limit_value(a, -31, 31);
  2643. b = b * (phy->nrssi[1] - phy->nrssi[0]);
  2644. b += (phy->nrssi[0] << 6);
  2645. if (b < 32)
  2646. b += 31;
  2647. else
  2648. b += 32;
  2649. b = b >> 6;
  2650. b = limit_value(b, -31, 31);
  2651. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  2652. tmp_u16 |= ((u32) b & 0x0000003F);
  2653. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  2654. b43_phy_write(dev, 0x048A, tmp_u16);
  2655. }
  2656. break;
  2657. default:
  2658. B43_WARN_ON(1);
  2659. }
  2660. }
  2661. /* Stack implementation to save/restore values from the
  2662. * interference mitigation code.
  2663. * It is save to restore values in random order.
  2664. */
  2665. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  2666. u8 id, u16 offset, u16 value)
  2667. {
  2668. u32 *stackptr = &(_stackptr[*stackidx]);
  2669. B43_WARN_ON(offset & 0xF000);
  2670. B43_WARN_ON(id & 0xF0);
  2671. *stackptr = offset;
  2672. *stackptr |= ((u32) id) << 12;
  2673. *stackptr |= ((u32) value) << 16;
  2674. (*stackidx)++;
  2675. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  2676. }
  2677. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  2678. {
  2679. size_t i;
  2680. B43_WARN_ON(offset & 0xF000);
  2681. B43_WARN_ON(id & 0xF0);
  2682. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  2683. if ((*stackptr & 0x00000FFF) != offset)
  2684. continue;
  2685. if (((*stackptr & 0x0000F000) >> 12) != id)
  2686. continue;
  2687. return ((*stackptr & 0xFFFF0000) >> 16);
  2688. }
  2689. B43_WARN_ON(1);
  2690. return 0;
  2691. }
  2692. #define phy_stacksave(offset) \
  2693. do { \
  2694. _stack_save(stack, &stackidx, 0x1, (offset), \
  2695. b43_phy_read(dev, (offset))); \
  2696. } while (0)
  2697. #define phy_stackrestore(offset) \
  2698. do { \
  2699. b43_phy_write(dev, (offset), \
  2700. _stack_restore(stack, 0x1, \
  2701. (offset))); \
  2702. } while (0)
  2703. #define radio_stacksave(offset) \
  2704. do { \
  2705. _stack_save(stack, &stackidx, 0x2, (offset), \
  2706. b43_radio_read16(dev, (offset))); \
  2707. } while (0)
  2708. #define radio_stackrestore(offset) \
  2709. do { \
  2710. b43_radio_write16(dev, (offset), \
  2711. _stack_restore(stack, 0x2, \
  2712. (offset))); \
  2713. } while (0)
  2714. #define ofdmtab_stacksave(table, offset) \
  2715. do { \
  2716. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  2717. b43_ofdmtab_read16(dev, (table), (offset))); \
  2718. } while (0)
  2719. #define ofdmtab_stackrestore(table, offset) \
  2720. do { \
  2721. b43_ofdmtab_write16(dev, (table), (offset), \
  2722. _stack_restore(stack, 0x3, \
  2723. (offset)|(table))); \
  2724. } while (0)
  2725. static void
  2726. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  2727. {
  2728. struct b43_phy *phy = &dev->phy;
  2729. u16 tmp, flipped;
  2730. size_t stackidx = 0;
  2731. u32 *stack = phy->interfstack;
  2732. switch (mode) {
  2733. case B43_INTERFMODE_NONWLAN:
  2734. if (phy->rev != 1) {
  2735. b43_phy_write(dev, 0x042B,
  2736. b43_phy_read(dev, 0x042B) | 0x0800);
  2737. b43_phy_write(dev, B43_PHY_G_CRS,
  2738. b43_phy_read(dev,
  2739. B43_PHY_G_CRS) & ~0x4000);
  2740. break;
  2741. }
  2742. radio_stacksave(0x0078);
  2743. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  2744. flipped = flip_4bit(tmp);
  2745. if (flipped < 10 && flipped >= 8)
  2746. flipped = 7;
  2747. else if (flipped >= 10)
  2748. flipped -= 3;
  2749. flipped = flip_4bit(flipped);
  2750. flipped = (flipped << 1) | 0x0020;
  2751. b43_radio_write16(dev, 0x0078, flipped);
  2752. b43_calc_nrssi_threshold(dev);
  2753. phy_stacksave(0x0406);
  2754. b43_phy_write(dev, 0x0406, 0x7E28);
  2755. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  2756. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2757. b43_phy_read(dev,
  2758. B43_PHY_RADIO_BITFIELD) | 0x1000);
  2759. phy_stacksave(0x04A0);
  2760. b43_phy_write(dev, 0x04A0,
  2761. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  2762. phy_stacksave(0x04A1);
  2763. b43_phy_write(dev, 0x04A1,
  2764. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  2765. phy_stacksave(0x04A2);
  2766. b43_phy_write(dev, 0x04A2,
  2767. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  2768. phy_stacksave(0x04A8);
  2769. b43_phy_write(dev, 0x04A8,
  2770. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  2771. phy_stacksave(0x04AB);
  2772. b43_phy_write(dev, 0x04AB,
  2773. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  2774. phy_stacksave(0x04A7);
  2775. b43_phy_write(dev, 0x04A7, 0x0002);
  2776. phy_stacksave(0x04A3);
  2777. b43_phy_write(dev, 0x04A3, 0x287A);
  2778. phy_stacksave(0x04A9);
  2779. b43_phy_write(dev, 0x04A9, 0x2027);
  2780. phy_stacksave(0x0493);
  2781. b43_phy_write(dev, 0x0493, 0x32F5);
  2782. phy_stacksave(0x04AA);
  2783. b43_phy_write(dev, 0x04AA, 0x2027);
  2784. phy_stacksave(0x04AC);
  2785. b43_phy_write(dev, 0x04AC, 0x32F5);
  2786. break;
  2787. case B43_INTERFMODE_MANUALWLAN:
  2788. if (b43_phy_read(dev, 0x0033) & 0x0800)
  2789. break;
  2790. phy->aci_enable = 1;
  2791. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  2792. phy_stacksave(B43_PHY_G_CRS);
  2793. if (phy->rev < 2) {
  2794. phy_stacksave(0x0406);
  2795. } else {
  2796. phy_stacksave(0x04C0);
  2797. phy_stacksave(0x04C1);
  2798. }
  2799. phy_stacksave(0x0033);
  2800. phy_stacksave(0x04A7);
  2801. phy_stacksave(0x04A3);
  2802. phy_stacksave(0x04A9);
  2803. phy_stacksave(0x04AA);
  2804. phy_stacksave(0x04AC);
  2805. phy_stacksave(0x0493);
  2806. phy_stacksave(0x04A1);
  2807. phy_stacksave(0x04A0);
  2808. phy_stacksave(0x04A2);
  2809. phy_stacksave(0x048A);
  2810. phy_stacksave(0x04A8);
  2811. phy_stacksave(0x04AB);
  2812. if (phy->rev == 2) {
  2813. phy_stacksave(0x04AD);
  2814. phy_stacksave(0x04AE);
  2815. } else if (phy->rev >= 3) {
  2816. phy_stacksave(0x04AD);
  2817. phy_stacksave(0x0415);
  2818. phy_stacksave(0x0416);
  2819. phy_stacksave(0x0417);
  2820. ofdmtab_stacksave(0x1A00, 0x2);
  2821. ofdmtab_stacksave(0x1A00, 0x3);
  2822. }
  2823. phy_stacksave(0x042B);
  2824. phy_stacksave(0x048C);
  2825. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2826. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2827. & ~0x1000);
  2828. b43_phy_write(dev, B43_PHY_G_CRS,
  2829. (b43_phy_read(dev, B43_PHY_G_CRS)
  2830. & 0xFFFC) | 0x0002);
  2831. b43_phy_write(dev, 0x0033, 0x0800);
  2832. b43_phy_write(dev, 0x04A3, 0x2027);
  2833. b43_phy_write(dev, 0x04A9, 0x1CA8);
  2834. b43_phy_write(dev, 0x0493, 0x287A);
  2835. b43_phy_write(dev, 0x04AA, 0x1CA8);
  2836. b43_phy_write(dev, 0x04AC, 0x287A);
  2837. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2838. & 0xFFC0) | 0x001A);
  2839. b43_phy_write(dev, 0x04A7, 0x000D);
  2840. if (phy->rev < 2) {
  2841. b43_phy_write(dev, 0x0406, 0xFF0D);
  2842. } else if (phy->rev == 2) {
  2843. b43_phy_write(dev, 0x04C0, 0xFFFF);
  2844. b43_phy_write(dev, 0x04C1, 0x00A9);
  2845. } else {
  2846. b43_phy_write(dev, 0x04C0, 0x00C1);
  2847. b43_phy_write(dev, 0x04C1, 0x0059);
  2848. }
  2849. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2850. & 0xC0FF) | 0x1800);
  2851. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2852. & 0xFFC0) | 0x0015);
  2853. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2854. & 0xCFFF) | 0x1000);
  2855. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2856. & 0xF0FF) | 0x0A00);
  2857. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2858. & 0xCFFF) | 0x1000);
  2859. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2860. & 0xF0FF) | 0x0800);
  2861. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2862. & 0xFFCF) | 0x0010);
  2863. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2864. & 0xFFF0) | 0x0005);
  2865. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2866. & 0xFFCF) | 0x0010);
  2867. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2868. & 0xFFF0) | 0x0006);
  2869. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2870. & 0xF0FF) | 0x0800);
  2871. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2872. & 0xF0FF) | 0x0500);
  2873. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2874. & 0xFFF0) | 0x000B);
  2875. if (phy->rev >= 3) {
  2876. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2877. & ~0x8000);
  2878. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  2879. & 0x8000) | 0x36D8);
  2880. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  2881. & 0x8000) | 0x36D8);
  2882. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  2883. & 0xFE00) | 0x016D);
  2884. } else {
  2885. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2886. | 0x1000);
  2887. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  2888. & 0x9FFF) | 0x2000);
  2889. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  2890. }
  2891. if (phy->rev >= 2) {
  2892. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  2893. | 0x0800);
  2894. }
  2895. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  2896. & 0xF0FF) | 0x0200);
  2897. if (phy->rev == 2) {
  2898. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  2899. & 0xFF00) | 0x007F);
  2900. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  2901. & 0x00FF) | 0x1300);
  2902. } else if (phy->rev >= 6) {
  2903. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  2904. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  2905. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  2906. & 0x00FF);
  2907. }
  2908. b43_calc_nrssi_slope(dev);
  2909. break;
  2910. default:
  2911. B43_WARN_ON(1);
  2912. }
  2913. }
  2914. static void
  2915. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  2916. {
  2917. struct b43_phy *phy = &dev->phy;
  2918. u32 *stack = phy->interfstack;
  2919. switch (mode) {
  2920. case B43_INTERFMODE_NONWLAN:
  2921. if (phy->rev != 1) {
  2922. b43_phy_write(dev, 0x042B,
  2923. b43_phy_read(dev, 0x042B) & ~0x0800);
  2924. b43_phy_write(dev, B43_PHY_G_CRS,
  2925. b43_phy_read(dev,
  2926. B43_PHY_G_CRS) | 0x4000);
  2927. break;
  2928. }
  2929. radio_stackrestore(0x0078);
  2930. b43_calc_nrssi_threshold(dev);
  2931. phy_stackrestore(0x0406);
  2932. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  2933. if (!dev->bad_frames_preempt) {
  2934. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2935. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2936. & ~(1 << 11));
  2937. }
  2938. b43_phy_write(dev, B43_PHY_G_CRS,
  2939. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  2940. phy_stackrestore(0x04A0);
  2941. phy_stackrestore(0x04A1);
  2942. phy_stackrestore(0x04A2);
  2943. phy_stackrestore(0x04A8);
  2944. phy_stackrestore(0x04AB);
  2945. phy_stackrestore(0x04A7);
  2946. phy_stackrestore(0x04A3);
  2947. phy_stackrestore(0x04A9);
  2948. phy_stackrestore(0x0493);
  2949. phy_stackrestore(0x04AA);
  2950. phy_stackrestore(0x04AC);
  2951. break;
  2952. case B43_INTERFMODE_MANUALWLAN:
  2953. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  2954. break;
  2955. phy->aci_enable = 0;
  2956. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  2957. phy_stackrestore(B43_PHY_G_CRS);
  2958. phy_stackrestore(0x0033);
  2959. phy_stackrestore(0x04A3);
  2960. phy_stackrestore(0x04A9);
  2961. phy_stackrestore(0x0493);
  2962. phy_stackrestore(0x04AA);
  2963. phy_stackrestore(0x04AC);
  2964. phy_stackrestore(0x04A0);
  2965. phy_stackrestore(0x04A7);
  2966. if (phy->rev >= 2) {
  2967. phy_stackrestore(0x04C0);
  2968. phy_stackrestore(0x04C1);
  2969. } else
  2970. phy_stackrestore(0x0406);
  2971. phy_stackrestore(0x04A1);
  2972. phy_stackrestore(0x04AB);
  2973. phy_stackrestore(0x04A8);
  2974. if (phy->rev == 2) {
  2975. phy_stackrestore(0x04AD);
  2976. phy_stackrestore(0x04AE);
  2977. } else if (phy->rev >= 3) {
  2978. phy_stackrestore(0x04AD);
  2979. phy_stackrestore(0x0415);
  2980. phy_stackrestore(0x0416);
  2981. phy_stackrestore(0x0417);
  2982. ofdmtab_stackrestore(0x1A00, 0x2);
  2983. ofdmtab_stackrestore(0x1A00, 0x3);
  2984. }
  2985. phy_stackrestore(0x04A2);
  2986. phy_stackrestore(0x048A);
  2987. phy_stackrestore(0x042B);
  2988. phy_stackrestore(0x048C);
  2989. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  2990. b43_calc_nrssi_slope(dev);
  2991. break;
  2992. default:
  2993. B43_WARN_ON(1);
  2994. }
  2995. }
  2996. #undef phy_stacksave
  2997. #undef phy_stackrestore
  2998. #undef radio_stacksave
  2999. #undef radio_stackrestore
  3000. #undef ofdmtab_stacksave
  3001. #undef ofdmtab_stackrestore
  3002. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode)
  3003. {
  3004. struct b43_phy *phy = &dev->phy;
  3005. int currentmode;
  3006. if ((phy->type != B43_PHYTYPE_G) || (phy->rev == 0) || (!phy->gmode))
  3007. return -ENODEV;
  3008. phy->aci_wlan_automatic = 0;
  3009. switch (mode) {
  3010. case B43_INTERFMODE_AUTOWLAN:
  3011. phy->aci_wlan_automatic = 1;
  3012. if (phy->aci_enable)
  3013. mode = B43_INTERFMODE_MANUALWLAN;
  3014. else
  3015. mode = B43_INTERFMODE_NONE;
  3016. break;
  3017. case B43_INTERFMODE_NONE:
  3018. case B43_INTERFMODE_NONWLAN:
  3019. case B43_INTERFMODE_MANUALWLAN:
  3020. break;
  3021. default:
  3022. return -EINVAL;
  3023. }
  3024. currentmode = phy->interfmode;
  3025. if (currentmode == mode)
  3026. return 0;
  3027. if (currentmode != B43_INTERFMODE_NONE)
  3028. b43_radio_interference_mitigation_disable(dev, currentmode);
  3029. if (mode == B43_INTERFMODE_NONE) {
  3030. phy->aci_enable = 0;
  3031. phy->aci_hw_rssi = 0;
  3032. } else
  3033. b43_radio_interference_mitigation_enable(dev, mode);
  3034. phy->interfmode = mode;
  3035. return 0;
  3036. }
  3037. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  3038. {
  3039. u16 reg, index, ret;
  3040. static const u8 rcc_table[] = {
  3041. 0x02, 0x03, 0x01, 0x0F,
  3042. 0x06, 0x07, 0x05, 0x0F,
  3043. 0x0A, 0x0B, 0x09, 0x0F,
  3044. 0x0E, 0x0F, 0x0D, 0x0F,
  3045. };
  3046. reg = b43_radio_read16(dev, 0x60);
  3047. index = (reg & 0x001E) >> 1;
  3048. ret = rcc_table[index] << 1;
  3049. ret |= (reg & 0x0001);
  3050. ret |= 0x0020;
  3051. return ret;
  3052. }
  3053. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  3054. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  3055. u16 phy_register, unsigned int lpd)
  3056. {
  3057. struct b43_phy *phy = &dev->phy;
  3058. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  3059. if (!phy->gmode)
  3060. return 0;
  3061. if (has_loopback_gain(phy)) {
  3062. int max_lb_gain = phy->max_lb_gain;
  3063. u16 extlna;
  3064. u16 i;
  3065. if (phy->radio_rev == 8)
  3066. max_lb_gain += 0x3E;
  3067. else
  3068. max_lb_gain += 0x26;
  3069. if (max_lb_gain >= 0x46) {
  3070. extlna = 0x3000;
  3071. max_lb_gain -= 0x46;
  3072. } else if (max_lb_gain >= 0x3A) {
  3073. extlna = 0x1000;
  3074. max_lb_gain -= 0x3A;
  3075. } else if (max_lb_gain >= 0x2E) {
  3076. extlna = 0x2000;
  3077. max_lb_gain -= 0x2E;
  3078. } else {
  3079. extlna = 0;
  3080. max_lb_gain -= 0x10;
  3081. }
  3082. for (i = 0; i < 16; i++) {
  3083. max_lb_gain -= (i * 6);
  3084. if (max_lb_gain < 6)
  3085. break;
  3086. }
  3087. if ((phy->rev < 7) ||
  3088. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  3089. if (phy_register == B43_PHY_RFOVER) {
  3090. return 0x1B3;
  3091. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3092. extlna |= (i << 8);
  3093. switch (lpd) {
  3094. case LPD(0, 1, 1):
  3095. return 0x0F92;
  3096. case LPD(0, 0, 1):
  3097. case LPD(1, 0, 1):
  3098. return (0x0092 | extlna);
  3099. case LPD(1, 0, 0):
  3100. return (0x0093 | extlna);
  3101. }
  3102. B43_WARN_ON(1);
  3103. }
  3104. B43_WARN_ON(1);
  3105. } else {
  3106. if (phy_register == B43_PHY_RFOVER) {
  3107. return 0x9B3;
  3108. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3109. if (extlna)
  3110. extlna |= 0x8000;
  3111. extlna |= (i << 8);
  3112. switch (lpd) {
  3113. case LPD(0, 1, 1):
  3114. return 0x8F92;
  3115. case LPD(0, 0, 1):
  3116. return (0x8092 | extlna);
  3117. case LPD(1, 0, 1):
  3118. return (0x2092 | extlna);
  3119. case LPD(1, 0, 0):
  3120. return (0x2093 | extlna);
  3121. }
  3122. B43_WARN_ON(1);
  3123. }
  3124. B43_WARN_ON(1);
  3125. }
  3126. } else {
  3127. if ((phy->rev < 7) ||
  3128. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  3129. if (phy_register == B43_PHY_RFOVER) {
  3130. return 0x1B3;
  3131. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3132. switch (lpd) {
  3133. case LPD(0, 1, 1):
  3134. return 0x0FB2;
  3135. case LPD(0, 0, 1):
  3136. return 0x00B2;
  3137. case LPD(1, 0, 1):
  3138. return 0x30B2;
  3139. case LPD(1, 0, 0):
  3140. return 0x30B3;
  3141. }
  3142. B43_WARN_ON(1);
  3143. }
  3144. B43_WARN_ON(1);
  3145. } else {
  3146. if (phy_register == B43_PHY_RFOVER) {
  3147. return 0x9B3;
  3148. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3149. switch (lpd) {
  3150. case LPD(0, 1, 1):
  3151. return 0x8FB2;
  3152. case LPD(0, 0, 1):
  3153. return 0x80B2;
  3154. case LPD(1, 0, 1):
  3155. return 0x20B2;
  3156. case LPD(1, 0, 0):
  3157. return 0x20B3;
  3158. }
  3159. B43_WARN_ON(1);
  3160. }
  3161. B43_WARN_ON(1);
  3162. }
  3163. }
  3164. return 0;
  3165. }
  3166. struct init2050_saved_values {
  3167. /* Core registers */
  3168. u16 reg_3EC;
  3169. u16 reg_3E6;
  3170. u16 reg_3F4;
  3171. /* Radio registers */
  3172. u16 radio_43;
  3173. u16 radio_51;
  3174. u16 radio_52;
  3175. /* PHY registers */
  3176. u16 phy_pgactl;
  3177. u16 phy_cck_5A;
  3178. u16 phy_cck_59;
  3179. u16 phy_cck_58;
  3180. u16 phy_cck_30;
  3181. u16 phy_rfover;
  3182. u16 phy_rfoverval;
  3183. u16 phy_analogover;
  3184. u16 phy_analogoverval;
  3185. u16 phy_crs0;
  3186. u16 phy_classctl;
  3187. u16 phy_lo_mask;
  3188. u16 phy_lo_ctl;
  3189. u16 phy_syncctl;
  3190. };
  3191. u16 b43_radio_init2050(struct b43_wldev *dev)
  3192. {
  3193. struct b43_phy *phy = &dev->phy;
  3194. struct init2050_saved_values sav;
  3195. u16 rcc;
  3196. u16 radio78;
  3197. u16 ret;
  3198. u16 i, j;
  3199. u32 tmp1 = 0, tmp2 = 0;
  3200. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  3201. sav.radio_43 = b43_radio_read16(dev, 0x43);
  3202. sav.radio_51 = b43_radio_read16(dev, 0x51);
  3203. sav.radio_52 = b43_radio_read16(dev, 0x52);
  3204. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  3205. sav.phy_cck_5A = b43_phy_read(dev, B43_PHY_CCK(0x5A));
  3206. sav.phy_cck_59 = b43_phy_read(dev, B43_PHY_CCK(0x59));
  3207. sav.phy_cck_58 = b43_phy_read(dev, B43_PHY_CCK(0x58));
  3208. if (phy->type == B43_PHYTYPE_B) {
  3209. sav.phy_cck_30 = b43_phy_read(dev, B43_PHY_CCK(0x30));
  3210. sav.reg_3EC = b43_read16(dev, 0x3EC);
  3211. b43_phy_write(dev, B43_PHY_CCK(0x30), 0xFF);
  3212. b43_write16(dev, 0x3EC, 0x3F3F);
  3213. } else if (phy->gmode || phy->rev >= 2) {
  3214. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3215. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3216. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  3217. sav.phy_analogoverval =
  3218. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  3219. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  3220. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  3221. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  3222. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  3223. | 0x0003);
  3224. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3225. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  3226. & 0xFFFC);
  3227. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  3228. & 0x7FFF);
  3229. b43_phy_write(dev, B43_PHY_CLASSCTL,
  3230. b43_phy_read(dev, B43_PHY_CLASSCTL)
  3231. & 0xFFFC);
  3232. if (has_loopback_gain(phy)) {
  3233. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  3234. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  3235. if (phy->rev >= 3)
  3236. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  3237. else
  3238. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  3239. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  3240. }
  3241. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3242. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3243. LPD(0, 1, 1)));
  3244. b43_phy_write(dev, B43_PHY_RFOVER,
  3245. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  3246. }
  3247. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  3248. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  3249. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  3250. & 0xFF7F);
  3251. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  3252. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  3253. if (phy->analog == 0) {
  3254. b43_write16(dev, 0x03E6, 0x0122);
  3255. } else {
  3256. if (phy->analog >= 2) {
  3257. b43_phy_write(dev, B43_PHY_CCK(0x03),
  3258. (b43_phy_read(dev, B43_PHY_CCK(0x03))
  3259. & 0xFFBF) | 0x40);
  3260. }
  3261. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3262. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  3263. }
  3264. rcc = b43_radio_core_calibration_value(dev);
  3265. if (phy->type == B43_PHYTYPE_B)
  3266. b43_radio_write16(dev, 0x78, 0x26);
  3267. if (phy->gmode || phy->rev >= 2) {
  3268. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3269. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3270. LPD(0, 1, 1)));
  3271. }
  3272. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  3273. b43_phy_write(dev, B43_PHY_CCK(0x2B), 0x1403);
  3274. if (phy->gmode || phy->rev >= 2) {
  3275. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3276. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3277. LPD(0, 0, 1)));
  3278. }
  3279. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  3280. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  3281. | 0x0004);
  3282. if (phy->radio_rev == 8) {
  3283. b43_radio_write16(dev, 0x43, 0x1F);
  3284. } else {
  3285. b43_radio_write16(dev, 0x52, 0);
  3286. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  3287. & 0xFFF0) | 0x0009);
  3288. }
  3289. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3290. for (i = 0; i < 16; i++) {
  3291. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0480);
  3292. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  3293. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  3294. if (phy->gmode || phy->rev >= 2) {
  3295. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3296. radio2050_rfover_val(dev,
  3297. B43_PHY_RFOVERVAL,
  3298. LPD(1, 0, 1)));
  3299. }
  3300. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3301. udelay(10);
  3302. if (phy->gmode || phy->rev >= 2) {
  3303. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3304. radio2050_rfover_val(dev,
  3305. B43_PHY_RFOVERVAL,
  3306. LPD(1, 0, 1)));
  3307. }
  3308. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3309. udelay(10);
  3310. if (phy->gmode || phy->rev >= 2) {
  3311. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3312. radio2050_rfover_val(dev,
  3313. B43_PHY_RFOVERVAL,
  3314. LPD(1, 0, 0)));
  3315. }
  3316. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3317. udelay(20);
  3318. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3319. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3320. if (phy->gmode || phy->rev >= 2) {
  3321. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3322. radio2050_rfover_val(dev,
  3323. B43_PHY_RFOVERVAL,
  3324. LPD(1, 0, 1)));
  3325. }
  3326. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3327. }
  3328. udelay(10);
  3329. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3330. tmp1++;
  3331. tmp1 >>= 9;
  3332. for (i = 0; i < 16; i++) {
  3333. radio78 = ((flip_4bit(i) << 1) | 0x20);
  3334. b43_radio_write16(dev, 0x78, radio78);
  3335. udelay(10);
  3336. for (j = 0; j < 16; j++) {
  3337. b43_phy_write(dev, B43_PHY_CCK(0x5A), 0x0D80);
  3338. b43_phy_write(dev, B43_PHY_CCK(0x59), 0xC810);
  3339. b43_phy_write(dev, B43_PHY_CCK(0x58), 0x000D);
  3340. if (phy->gmode || phy->rev >= 2) {
  3341. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3342. radio2050_rfover_val(dev,
  3343. B43_PHY_RFOVERVAL,
  3344. LPD(1, 0,
  3345. 1)));
  3346. }
  3347. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3348. udelay(10);
  3349. if (phy->gmode || phy->rev >= 2) {
  3350. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3351. radio2050_rfover_val(dev,
  3352. B43_PHY_RFOVERVAL,
  3353. LPD(1, 0,
  3354. 1)));
  3355. }
  3356. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3357. udelay(10);
  3358. if (phy->gmode || phy->rev >= 2) {
  3359. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3360. radio2050_rfover_val(dev,
  3361. B43_PHY_RFOVERVAL,
  3362. LPD(1, 0,
  3363. 0)));
  3364. }
  3365. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3366. udelay(10);
  3367. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3368. b43_phy_write(dev, B43_PHY_CCK(0x58), 0);
  3369. if (phy->gmode || phy->rev >= 2) {
  3370. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3371. radio2050_rfover_val(dev,
  3372. B43_PHY_RFOVERVAL,
  3373. LPD(1, 0,
  3374. 1)));
  3375. }
  3376. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3377. }
  3378. tmp2++;
  3379. tmp2 >>= 8;
  3380. if (tmp1 < tmp2)
  3381. break;
  3382. }
  3383. /* Restore the registers */
  3384. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  3385. b43_radio_write16(dev, 0x51, sav.radio_51);
  3386. b43_radio_write16(dev, 0x52, sav.radio_52);
  3387. b43_radio_write16(dev, 0x43, sav.radio_43);
  3388. b43_phy_write(dev, B43_PHY_CCK(0x5A), sav.phy_cck_5A);
  3389. b43_phy_write(dev, B43_PHY_CCK(0x59), sav.phy_cck_59);
  3390. b43_phy_write(dev, B43_PHY_CCK(0x58), sav.phy_cck_58);
  3391. b43_write16(dev, 0x3E6, sav.reg_3E6);
  3392. if (phy->analog != 0)
  3393. b43_write16(dev, 0x3F4, sav.reg_3F4);
  3394. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  3395. b43_synth_pu_workaround(dev, phy->channel);
  3396. if (phy->type == B43_PHYTYPE_B) {
  3397. b43_phy_write(dev, B43_PHY_CCK(0x30), sav.phy_cck_30);
  3398. b43_write16(dev, 0x3EC, sav.reg_3EC);
  3399. } else if (phy->gmode) {
  3400. b43_write16(dev, B43_MMIO_PHY_RADIO,
  3401. b43_read16(dev, B43_MMIO_PHY_RADIO)
  3402. & 0x7FFF);
  3403. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  3404. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  3405. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  3406. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3407. sav.phy_analogoverval);
  3408. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  3409. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  3410. if (has_loopback_gain(phy)) {
  3411. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  3412. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  3413. }
  3414. }
  3415. if (i > 15)
  3416. ret = radio78;
  3417. else
  3418. ret = rcc;
  3419. return ret;
  3420. }
  3421. void b43_radio_init2060(struct b43_wldev *dev)
  3422. {
  3423. int err;
  3424. b43_radio_write16(dev, 0x0004, 0x00C0);
  3425. b43_radio_write16(dev, 0x0005, 0x0008);
  3426. b43_radio_write16(dev, 0x0009, 0x0040);
  3427. b43_radio_write16(dev, 0x0005, 0x00AA);
  3428. b43_radio_write16(dev, 0x0032, 0x008F);
  3429. b43_radio_write16(dev, 0x0006, 0x008F);
  3430. b43_radio_write16(dev, 0x0034, 0x008F);
  3431. b43_radio_write16(dev, 0x002C, 0x0007);
  3432. b43_radio_write16(dev, 0x0082, 0x0080);
  3433. b43_radio_write16(dev, 0x0080, 0x0000);
  3434. b43_radio_write16(dev, 0x003F, 0x00DA);
  3435. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3436. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  3437. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3438. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3439. msleep(1); /* delay 400usec */
  3440. b43_radio_write16(dev, 0x0081,
  3441. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  3442. msleep(1); /* delay 400usec */
  3443. b43_radio_write16(dev, 0x0005,
  3444. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  3445. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  3446. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3447. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  3448. b43_radio_write16(dev, 0x0081,
  3449. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  3450. b43_radio_write16(dev, 0x0005,
  3451. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  3452. b43_phy_write(dev, 0x0063, 0xDDC6);
  3453. b43_phy_write(dev, 0x0069, 0x07BE);
  3454. b43_phy_write(dev, 0x006A, 0x0000);
  3455. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_A, 0);
  3456. B43_WARN_ON(err);
  3457. msleep(1);
  3458. }
  3459. static inline u16 freq_r3A_value(u16 frequency)
  3460. {
  3461. u16 value;
  3462. if (frequency < 5091)
  3463. value = 0x0040;
  3464. else if (frequency < 5321)
  3465. value = 0x0000;
  3466. else if (frequency < 5806)
  3467. value = 0x0080;
  3468. else
  3469. value = 0x0040;
  3470. return value;
  3471. }
  3472. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  3473. {
  3474. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  3475. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  3476. u16 tmp = b43_radio_read16(dev, 0x001E);
  3477. int i, j;
  3478. for (i = 0; i < 5; i++) {
  3479. for (j = 0; j < 5; j++) {
  3480. if (tmp == (data_high[i] << 4 | data_low[j])) {
  3481. b43_phy_write(dev, 0x0069,
  3482. (i - j) << 8 | 0x00C0);
  3483. return;
  3484. }
  3485. }
  3486. }
  3487. }
  3488. int b43_radio_selectchannel(struct b43_wldev *dev,
  3489. u8 channel, int synthetic_pu_workaround)
  3490. {
  3491. struct b43_phy *phy = &dev->phy;
  3492. u16 r8, tmp;
  3493. u16 freq;
  3494. u16 channelcookie;
  3495. if (channel == 0xFF) {
  3496. switch (phy->type) {
  3497. case B43_PHYTYPE_A:
  3498. channel = B43_DEFAULT_CHANNEL_A;
  3499. break;
  3500. case B43_PHYTYPE_B:
  3501. case B43_PHYTYPE_G:
  3502. channel = B43_DEFAULT_CHANNEL_BG;
  3503. break;
  3504. default:
  3505. B43_WARN_ON(1);
  3506. }
  3507. }
  3508. /* First we set the channel radio code to prevent the
  3509. * firmware from sending ghost packets.
  3510. */
  3511. channelcookie = channel;
  3512. if (phy->type == B43_PHYTYPE_A)
  3513. channelcookie |= 0x100;
  3514. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
  3515. if (phy->type == B43_PHYTYPE_A) {
  3516. if (channel > 200)
  3517. return -EINVAL;
  3518. freq = channel2freq_a(channel);
  3519. r8 = b43_radio_read16(dev, 0x0008);
  3520. b43_write16(dev, 0x03F0, freq);
  3521. b43_radio_write16(dev, 0x0008, r8);
  3522. //TODO: write max channel TX power? to Radio 0x2D
  3523. tmp = b43_radio_read16(dev, 0x002E);
  3524. tmp &= 0x0080;
  3525. //TODO: OR tmp with the Power out estimation for this channel?
  3526. b43_radio_write16(dev, 0x002E, tmp);
  3527. if (freq >= 4920 && freq <= 5500) {
  3528. /*
  3529. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  3530. * = (freq * 0.025862069
  3531. */
  3532. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  3533. }
  3534. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  3535. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  3536. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  3537. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  3538. & 0x000F) | (r8 << 4));
  3539. b43_radio_write16(dev, 0x002A, (r8 << 4));
  3540. b43_radio_write16(dev, 0x002B, (r8 << 4));
  3541. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  3542. & 0x00F0) | (r8 << 4));
  3543. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  3544. & 0xFF0F) | 0x00B0);
  3545. b43_radio_write16(dev, 0x0035, 0x00AA);
  3546. b43_radio_write16(dev, 0x0036, 0x0085);
  3547. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  3548. & 0xFF20) |
  3549. freq_r3A_value(freq));
  3550. b43_radio_write16(dev, 0x003D,
  3551. b43_radio_read16(dev, 0x003D) & 0x00FF);
  3552. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  3553. & 0xFF7F) | 0x0080);
  3554. b43_radio_write16(dev, 0x0035,
  3555. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  3556. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  3557. & 0xFFEF) | 0x0010);
  3558. b43_radio_set_tx_iq(dev);
  3559. //TODO: TSSI2dbm workaround
  3560. b43_phy_xmitpower(dev); //FIXME correct?
  3561. } else {
  3562. if ((channel < 1) || (channel > 14))
  3563. return -EINVAL;
  3564. if (synthetic_pu_workaround)
  3565. b43_synth_pu_workaround(dev, channel);
  3566. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  3567. if (channel == 14) {
  3568. if (dev->dev->bus->sprom.country_code ==
  3569. SSB_SPROM1CCODE_JAPAN)
  3570. b43_hf_write(dev,
  3571. b43_hf_read(dev) & ~B43_HF_ACPR);
  3572. else
  3573. b43_hf_write(dev,
  3574. b43_hf_read(dev) | B43_HF_ACPR);
  3575. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3576. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3577. | (1 << 11));
  3578. } else {
  3579. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3580. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3581. & 0xF7BF);
  3582. }
  3583. }
  3584. phy->channel = channel;
  3585. /* Wait for the radio to tune to the channel and stabilize. */
  3586. msleep(8);
  3587. return 0;
  3588. }
  3589. void b43_radio_turn_on(struct b43_wldev *dev)
  3590. {
  3591. struct b43_phy *phy = &dev->phy;
  3592. int err;
  3593. u8 channel;
  3594. might_sleep();
  3595. if (phy->radio_on)
  3596. return;
  3597. switch (phy->type) {
  3598. case B43_PHYTYPE_A:
  3599. b43_radio_write16(dev, 0x0004, 0x00C0);
  3600. b43_radio_write16(dev, 0x0005, 0x0008);
  3601. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
  3602. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
  3603. b43_radio_init2060(dev);
  3604. break;
  3605. case B43_PHYTYPE_B:
  3606. case B43_PHYTYPE_G:
  3607. b43_phy_write(dev, 0x0015, 0x8000);
  3608. b43_phy_write(dev, 0x0015, 0xCC00);
  3609. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  3610. if (phy->radio_off_context.valid) {
  3611. /* Restore the RFover values. */
  3612. b43_phy_write(dev, B43_PHY_RFOVER,
  3613. phy->radio_off_context.rfover);
  3614. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3615. phy->radio_off_context.rfoverval);
  3616. phy->radio_off_context.valid = 0;
  3617. }
  3618. channel = phy->channel;
  3619. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 1);
  3620. err |= b43_radio_selectchannel(dev, channel, 0);
  3621. B43_WARN_ON(err);
  3622. break;
  3623. default:
  3624. B43_WARN_ON(1);
  3625. }
  3626. phy->radio_on = 1;
  3627. }
  3628. void b43_radio_turn_off(struct b43_wldev *dev, bool force)
  3629. {
  3630. struct b43_phy *phy = &dev->phy;
  3631. if (!phy->radio_on && !force)
  3632. return;
  3633. if (phy->type == B43_PHYTYPE_A) {
  3634. b43_radio_write16(dev, 0x0004, 0x00FF);
  3635. b43_radio_write16(dev, 0x0005, 0x00FB);
  3636. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
  3637. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
  3638. }
  3639. if (phy->type == B43_PHYTYPE_G && dev->dev->id.revision >= 5) {
  3640. u16 rfover, rfoverval;
  3641. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3642. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3643. if (!force) {
  3644. phy->radio_off_context.rfover = rfover;
  3645. phy->radio_off_context.rfoverval = rfoverval;
  3646. phy->radio_off_context.valid = 1;
  3647. }
  3648. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  3649. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  3650. } else
  3651. b43_phy_write(dev, 0x0015, 0xAA00);
  3652. phy->radio_on = 0;
  3653. }