r600_cs.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u32 cb_color_bo_offset[8];
  51. struct radeon_bo *cb_color_frag_bo[8];
  52. struct radeon_bo *cb_color_tile_bo[8];
  53. u32 cb_color_info[8];
  54. u32 cb_color_size_idx[8];
  55. u32 cb_target_mask;
  56. u32 cb_shader_mask;
  57. u32 cb_color_size[8];
  58. u32 vgt_strmout_en;
  59. u32 vgt_strmout_buffer_en;
  60. u32 db_depth_control;
  61. u32 db_depth_info;
  62. u32 db_depth_size_idx;
  63. u32 db_depth_view;
  64. u32 db_depth_size;
  65. u32 db_offset;
  66. struct radeon_bo *db_bo;
  67. };
  68. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  69. {
  70. switch (format) {
  71. case V_038004_COLOR_8:
  72. case V_038004_COLOR_4_4:
  73. case V_038004_COLOR_3_3_2:
  74. case V_038004_FMT_1:
  75. *bpe = 1;
  76. break;
  77. case V_038004_COLOR_16:
  78. case V_038004_COLOR_16_FLOAT:
  79. case V_038004_COLOR_8_8:
  80. case V_038004_COLOR_5_6_5:
  81. case V_038004_COLOR_6_5_5:
  82. case V_038004_COLOR_1_5_5_5:
  83. case V_038004_COLOR_4_4_4_4:
  84. case V_038004_COLOR_5_5_5_1:
  85. *bpe = 2;
  86. break;
  87. case V_038004_FMT_8_8_8:
  88. *bpe = 3;
  89. break;
  90. case V_038004_COLOR_32:
  91. case V_038004_COLOR_32_FLOAT:
  92. case V_038004_COLOR_16_16:
  93. case V_038004_COLOR_16_16_FLOAT:
  94. case V_038004_COLOR_8_24:
  95. case V_038004_COLOR_8_24_FLOAT:
  96. case V_038004_COLOR_24_8:
  97. case V_038004_COLOR_24_8_FLOAT:
  98. case V_038004_COLOR_10_11_11:
  99. case V_038004_COLOR_10_11_11_FLOAT:
  100. case V_038004_COLOR_11_11_10:
  101. case V_038004_COLOR_11_11_10_FLOAT:
  102. case V_038004_COLOR_2_10_10_10:
  103. case V_038004_COLOR_8_8_8_8:
  104. case V_038004_COLOR_10_10_10_2:
  105. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  106. case V_038004_FMT_32_AS_8:
  107. case V_038004_FMT_32_AS_8_8:
  108. *bpe = 4;
  109. break;
  110. case V_038004_COLOR_X24_8_32_FLOAT:
  111. case V_038004_COLOR_32_32:
  112. case V_038004_COLOR_32_32_FLOAT:
  113. case V_038004_COLOR_16_16_16_16:
  114. case V_038004_COLOR_16_16_16_16_FLOAT:
  115. *bpe = 8;
  116. break;
  117. case V_038004_FMT_16_16_16:
  118. case V_038004_FMT_16_16_16_FLOAT:
  119. *bpe = 6;
  120. break;
  121. case V_038004_FMT_32_32_32:
  122. case V_038004_FMT_32_32_32_FLOAT:
  123. *bpe = 12;
  124. break;
  125. case V_038004_COLOR_32_32_32_32:
  126. case V_038004_COLOR_32_32_32_32_FLOAT:
  127. *bpe = 16;
  128. break;
  129. case V_038004_FMT_GB_GR:
  130. case V_038004_FMT_BG_RG:
  131. case V_038004_COLOR_INVALID:
  132. default:
  133. *bpe = 16;
  134. return -EINVAL;
  135. }
  136. return 0;
  137. }
  138. static void r600_cs_track_init(struct r600_cs_track *track)
  139. {
  140. int i;
  141. /* assume DX9 mode */
  142. track->sq_config = DX9_CONSTS;
  143. for (i = 0; i < 8; i++) {
  144. track->cb_color_base_last[i] = 0;
  145. track->cb_color_size[i] = 0;
  146. track->cb_color_size_idx[i] = 0;
  147. track->cb_color_info[i] = 0;
  148. track->cb_color_bo[i] = NULL;
  149. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  150. }
  151. track->cb_target_mask = 0xFFFFFFFF;
  152. track->cb_shader_mask = 0xFFFFFFFF;
  153. track->db_bo = NULL;
  154. /* assume the biggest format and that htile is enabled */
  155. track->db_depth_info = 7 | (1 << 25);
  156. track->db_depth_view = 0xFFFFC000;
  157. track->db_depth_size = 0xFFFFFFFF;
  158. track->db_depth_size_idx = 0;
  159. track->db_depth_control = 0xFFFFFFFF;
  160. }
  161. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  162. {
  163. struct r600_cs_track *track = p->track;
  164. u32 bpe = 0, pitch, slice_tile_max, size, tmp, height, pitch_align;
  165. volatile u32 *ib = p->ib->ptr;
  166. unsigned array_mode;
  167. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  168. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  169. return -EINVAL;
  170. }
  171. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  172. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  173. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  174. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  175. i, track->cb_color_info[i]);
  176. return -EINVAL;
  177. }
  178. /* pitch is the number of 8x8 tiles per row */
  179. pitch = G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1;
  180. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  181. slice_tile_max *= 64;
  182. height = slice_tile_max / (pitch * 8);
  183. if (height > 8192)
  184. height = 8192;
  185. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  186. switch (array_mode) {
  187. case V_0280A0_ARRAY_LINEAR_GENERAL:
  188. /* technically height & 0x7 */
  189. break;
  190. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  191. pitch_align = max((u32)64, (u32)(track->group_size / bpe)) / 8;
  192. if (!IS_ALIGNED(pitch, pitch_align)) {
  193. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  194. __func__, __LINE__, pitch);
  195. return -EINVAL;
  196. }
  197. if (!IS_ALIGNED(height, 8)) {
  198. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  199. __func__, __LINE__, height);
  200. return -EINVAL;
  201. }
  202. break;
  203. case V_0280A0_ARRAY_1D_TILED_THIN1:
  204. pitch_align = max((u32)8, (u32)(track->group_size / (8 * bpe * track->nsamples))) / 8;
  205. if (!IS_ALIGNED(pitch, pitch_align)) {
  206. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  207. __func__, __LINE__, pitch);
  208. return -EINVAL;
  209. }
  210. if (!IS_ALIGNED(height, 8)) {
  211. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  212. __func__, __LINE__, height);
  213. return -EINVAL;
  214. }
  215. break;
  216. case V_0280A0_ARRAY_2D_TILED_THIN1:
  217. pitch_align = max((u32)track->nbanks,
  218. (u32)(((track->group_size / 8) / (bpe * track->nsamples)) * track->nbanks)) / 8;
  219. if (!IS_ALIGNED(pitch, pitch_align)) {
  220. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  221. __func__, __LINE__, pitch);
  222. return -EINVAL;
  223. }
  224. if (!IS_ALIGNED((height / 8), track->nbanks)) {
  225. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  226. __func__, __LINE__, height);
  227. return -EINVAL;
  228. }
  229. break;
  230. default:
  231. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  232. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  233. track->cb_color_info[i]);
  234. return -EINVAL;
  235. }
  236. /* check offset */
  237. tmp = height * pitch * 8 * bpe;
  238. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  239. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  240. /* the initial DDX does bad things with the CB size occasionally */
  241. /* it rounds up height too far for slice tile max but the BO is smaller */
  242. tmp = (height - 7) * 8 * bpe;
  243. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  244. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  245. return -EINVAL;
  246. }
  247. } else {
  248. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  249. return -EINVAL;
  250. }
  251. }
  252. if (!IS_ALIGNED(track->cb_color_bo_offset[i], track->group_size)) {
  253. dev_warn(p->dev, "%s offset[%d] %d not aligned\n", __func__, i, track->cb_color_bo_offset[i]);
  254. return -EINVAL;
  255. }
  256. /* limit max tile */
  257. tmp = (height * pitch * 8) >> 6;
  258. if (tmp < slice_tile_max)
  259. slice_tile_max = tmp;
  260. tmp = S_028060_PITCH_TILE_MAX(pitch - 1) |
  261. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  262. ib[track->cb_color_size_idx[i]] = tmp;
  263. return 0;
  264. }
  265. static int r600_cs_track_check(struct radeon_cs_parser *p)
  266. {
  267. struct r600_cs_track *track = p->track;
  268. u32 tmp;
  269. int r, i;
  270. volatile u32 *ib = p->ib->ptr;
  271. /* on legacy kernel we don't perform advanced check */
  272. if (p->rdev == NULL)
  273. return 0;
  274. /* we don't support out buffer yet */
  275. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  276. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  277. return -EINVAL;
  278. }
  279. /* check that we have a cb for each enabled target, we don't check
  280. * shader_mask because it seems mesa isn't always setting it :(
  281. */
  282. tmp = track->cb_target_mask;
  283. for (i = 0; i < 8; i++) {
  284. if ((tmp >> (i * 4)) & 0xF) {
  285. /* at least one component is enabled */
  286. if (track->cb_color_bo[i] == NULL) {
  287. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  288. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  289. return -EINVAL;
  290. }
  291. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  292. r = r600_cs_track_validate_cb(p, i);
  293. if (r)
  294. return r;
  295. }
  296. }
  297. /* Check depth buffer */
  298. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  299. G_028800_Z_ENABLE(track->db_depth_control)) {
  300. u32 nviews, bpe, ntiles, pitch, pitch_align, height, size;
  301. if (track->db_bo == NULL) {
  302. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  303. return -EINVAL;
  304. }
  305. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  306. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  307. return -EINVAL;
  308. }
  309. switch (G_028010_FORMAT(track->db_depth_info)) {
  310. case V_028010_DEPTH_16:
  311. bpe = 2;
  312. break;
  313. case V_028010_DEPTH_X8_24:
  314. case V_028010_DEPTH_8_24:
  315. case V_028010_DEPTH_X8_24_FLOAT:
  316. case V_028010_DEPTH_8_24_FLOAT:
  317. case V_028010_DEPTH_32_FLOAT:
  318. bpe = 4;
  319. break;
  320. case V_028010_DEPTH_X24_8_32_FLOAT:
  321. bpe = 8;
  322. break;
  323. default:
  324. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  325. return -EINVAL;
  326. }
  327. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  328. if (!track->db_depth_size_idx) {
  329. dev_warn(p->dev, "z/stencil buffer size not set\n");
  330. return -EINVAL;
  331. }
  332. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  333. tmp = (tmp / bpe) >> 6;
  334. if (!tmp) {
  335. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  336. track->db_depth_size, bpe, track->db_offset,
  337. radeon_bo_size(track->db_bo));
  338. return -EINVAL;
  339. }
  340. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  341. } else {
  342. size = radeon_bo_size(track->db_bo);
  343. pitch = G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1;
  344. height = size / (pitch * 8 * bpe);
  345. height &= ~0x7;
  346. if (!height)
  347. height = 8;
  348. switch (G_028010_ARRAY_MODE(track->db_depth_info)) {
  349. case V_028010_ARRAY_1D_TILED_THIN1:
  350. pitch_align = (max((u32)8, (u32)(track->group_size / (8 * bpe))) / 8);
  351. if (!IS_ALIGNED(pitch, pitch_align)) {
  352. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  353. __func__, __LINE__, pitch);
  354. return -EINVAL;
  355. }
  356. if (!IS_ALIGNED(height, 8)) {
  357. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  358. __func__, __LINE__, height);
  359. return -EINVAL;
  360. }
  361. break;
  362. case V_028010_ARRAY_2D_TILED_THIN1:
  363. pitch_align = max((u32)track->nbanks,
  364. (u32)(((track->group_size / 8) / bpe) * track->nbanks)) / 8;
  365. if (!IS_ALIGNED(pitch, pitch_align)) {
  366. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  367. __func__, __LINE__, pitch);
  368. return -EINVAL;
  369. }
  370. if ((height / 8) & (track->nbanks - 1)) {
  371. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  372. __func__, __LINE__, height);
  373. return -EINVAL;
  374. }
  375. break;
  376. default:
  377. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  378. G_028010_ARRAY_MODE(track->db_depth_info),
  379. track->db_depth_info);
  380. return -EINVAL;
  381. }
  382. if (!IS_ALIGNED(track->db_offset, track->group_size)) {
  383. dev_warn(p->dev, "%s offset[%d] %d not aligned\n", __func__, i, track->db_offset);
  384. return -EINVAL;
  385. }
  386. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  387. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  388. tmp = ntiles * bpe * 64 * nviews;
  389. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  390. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %d have %ld)\n",
  391. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  392. radeon_bo_size(track->db_bo));
  393. return -EINVAL;
  394. }
  395. }
  396. }
  397. return 0;
  398. }
  399. /**
  400. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  401. * @parser: parser structure holding parsing context.
  402. * @pkt: where to store packet informations
  403. *
  404. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  405. * if packet is bigger than remaining ib size. or if packets is unknown.
  406. **/
  407. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  408. struct radeon_cs_packet *pkt,
  409. unsigned idx)
  410. {
  411. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  412. uint32_t header;
  413. if (idx >= ib_chunk->length_dw) {
  414. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  415. idx, ib_chunk->length_dw);
  416. return -EINVAL;
  417. }
  418. header = radeon_get_ib_value(p, idx);
  419. pkt->idx = idx;
  420. pkt->type = CP_PACKET_GET_TYPE(header);
  421. pkt->count = CP_PACKET_GET_COUNT(header);
  422. pkt->one_reg_wr = 0;
  423. switch (pkt->type) {
  424. case PACKET_TYPE0:
  425. pkt->reg = CP_PACKET0_GET_REG(header);
  426. break;
  427. case PACKET_TYPE3:
  428. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  429. break;
  430. case PACKET_TYPE2:
  431. pkt->count = -1;
  432. break;
  433. default:
  434. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  435. return -EINVAL;
  436. }
  437. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  438. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  439. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  440. return -EINVAL;
  441. }
  442. return 0;
  443. }
  444. /**
  445. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  446. * @parser: parser structure holding parsing context.
  447. * @data: pointer to relocation data
  448. * @offset_start: starting offset
  449. * @offset_mask: offset mask (to align start offset on)
  450. * @reloc: reloc informations
  451. *
  452. * Check next packet is relocation packet3, do bo validation and compute
  453. * GPU offset using the provided start.
  454. **/
  455. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  456. struct radeon_cs_reloc **cs_reloc)
  457. {
  458. struct radeon_cs_chunk *relocs_chunk;
  459. struct radeon_cs_packet p3reloc;
  460. unsigned idx;
  461. int r;
  462. if (p->chunk_relocs_idx == -1) {
  463. DRM_ERROR("No relocation chunk !\n");
  464. return -EINVAL;
  465. }
  466. *cs_reloc = NULL;
  467. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  468. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  469. if (r) {
  470. return r;
  471. }
  472. p->idx += p3reloc.count + 2;
  473. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  474. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  475. p3reloc.idx);
  476. return -EINVAL;
  477. }
  478. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  479. if (idx >= relocs_chunk->length_dw) {
  480. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  481. idx, relocs_chunk->length_dw);
  482. return -EINVAL;
  483. }
  484. /* FIXME: we assume reloc size is 4 dwords */
  485. *cs_reloc = p->relocs_ptr[(idx / 4)];
  486. return 0;
  487. }
  488. /**
  489. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  490. * @parser: parser structure holding parsing context.
  491. * @data: pointer to relocation data
  492. * @offset_start: starting offset
  493. * @offset_mask: offset mask (to align start offset on)
  494. * @reloc: reloc informations
  495. *
  496. * Check next packet is relocation packet3, do bo validation and compute
  497. * GPU offset using the provided start.
  498. **/
  499. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  500. struct radeon_cs_reloc **cs_reloc)
  501. {
  502. struct radeon_cs_chunk *relocs_chunk;
  503. struct radeon_cs_packet p3reloc;
  504. unsigned idx;
  505. int r;
  506. if (p->chunk_relocs_idx == -1) {
  507. DRM_ERROR("No relocation chunk !\n");
  508. return -EINVAL;
  509. }
  510. *cs_reloc = NULL;
  511. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  512. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  513. if (r) {
  514. return r;
  515. }
  516. p->idx += p3reloc.count + 2;
  517. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  518. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  519. p3reloc.idx);
  520. return -EINVAL;
  521. }
  522. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  523. if (idx >= relocs_chunk->length_dw) {
  524. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  525. idx, relocs_chunk->length_dw);
  526. return -EINVAL;
  527. }
  528. *cs_reloc = p->relocs;
  529. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  530. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  531. return 0;
  532. }
  533. /**
  534. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  535. * @parser: parser structure holding parsing context.
  536. *
  537. * Check next packet is relocation packet3, do bo validation and compute
  538. * GPU offset using the provided start.
  539. **/
  540. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  541. {
  542. struct radeon_cs_packet p3reloc;
  543. int r;
  544. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  545. if (r) {
  546. return 0;
  547. }
  548. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  549. return 0;
  550. }
  551. return 1;
  552. }
  553. /**
  554. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  555. * @parser: parser structure holding parsing context.
  556. *
  557. * Userspace sends a special sequence for VLINE waits.
  558. * PACKET0 - VLINE_START_END + value
  559. * PACKET3 - WAIT_REG_MEM poll vline status reg
  560. * RELOC (P3) - crtc_id in reloc.
  561. *
  562. * This function parses this and relocates the VLINE START END
  563. * and WAIT_REG_MEM packets to the correct crtc.
  564. * It also detects a switched off crtc and nulls out the
  565. * wait in that case.
  566. */
  567. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  568. {
  569. struct drm_mode_object *obj;
  570. struct drm_crtc *crtc;
  571. struct radeon_crtc *radeon_crtc;
  572. struct radeon_cs_packet p3reloc, wait_reg_mem;
  573. int crtc_id;
  574. int r;
  575. uint32_t header, h_idx, reg, wait_reg_mem_info;
  576. volatile uint32_t *ib;
  577. ib = p->ib->ptr;
  578. /* parse the WAIT_REG_MEM */
  579. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  580. if (r)
  581. return r;
  582. /* check its a WAIT_REG_MEM */
  583. if (wait_reg_mem.type != PACKET_TYPE3 ||
  584. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  585. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  586. r = -EINVAL;
  587. return r;
  588. }
  589. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  590. /* bit 4 is reg (0) or mem (1) */
  591. if (wait_reg_mem_info & 0x10) {
  592. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  593. r = -EINVAL;
  594. return r;
  595. }
  596. /* waiting for value to be equal */
  597. if ((wait_reg_mem_info & 0x7) != 0x3) {
  598. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  599. r = -EINVAL;
  600. return r;
  601. }
  602. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  603. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  604. r = -EINVAL;
  605. return r;
  606. }
  607. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  608. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  609. r = -EINVAL;
  610. return r;
  611. }
  612. /* jump over the NOP */
  613. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  614. if (r)
  615. return r;
  616. h_idx = p->idx - 2;
  617. p->idx += wait_reg_mem.count + 2;
  618. p->idx += p3reloc.count + 2;
  619. header = radeon_get_ib_value(p, h_idx);
  620. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  621. reg = CP_PACKET0_GET_REG(header);
  622. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  623. if (!obj) {
  624. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  625. r = -EINVAL;
  626. goto out;
  627. }
  628. crtc = obj_to_crtc(obj);
  629. radeon_crtc = to_radeon_crtc(crtc);
  630. crtc_id = radeon_crtc->crtc_id;
  631. if (!crtc->enabled) {
  632. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  633. ib[h_idx + 2] = PACKET2(0);
  634. ib[h_idx + 3] = PACKET2(0);
  635. ib[h_idx + 4] = PACKET2(0);
  636. ib[h_idx + 5] = PACKET2(0);
  637. ib[h_idx + 6] = PACKET2(0);
  638. ib[h_idx + 7] = PACKET2(0);
  639. ib[h_idx + 8] = PACKET2(0);
  640. } else if (crtc_id == 1) {
  641. switch (reg) {
  642. case AVIVO_D1MODE_VLINE_START_END:
  643. header &= ~R600_CP_PACKET0_REG_MASK;
  644. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  645. break;
  646. default:
  647. DRM_ERROR("unknown crtc reloc\n");
  648. r = -EINVAL;
  649. goto out;
  650. }
  651. ib[h_idx] = header;
  652. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  653. }
  654. out:
  655. return r;
  656. }
  657. static int r600_packet0_check(struct radeon_cs_parser *p,
  658. struct radeon_cs_packet *pkt,
  659. unsigned idx, unsigned reg)
  660. {
  661. int r;
  662. switch (reg) {
  663. case AVIVO_D1MODE_VLINE_START_END:
  664. r = r600_cs_packet_parse_vline(p);
  665. if (r) {
  666. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  667. idx, reg);
  668. return r;
  669. }
  670. break;
  671. default:
  672. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  673. reg, idx);
  674. return -EINVAL;
  675. }
  676. return 0;
  677. }
  678. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  679. struct radeon_cs_packet *pkt)
  680. {
  681. unsigned reg, i;
  682. unsigned idx;
  683. int r;
  684. idx = pkt->idx + 1;
  685. reg = pkt->reg;
  686. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  687. r = r600_packet0_check(p, pkt, idx, reg);
  688. if (r) {
  689. return r;
  690. }
  691. }
  692. return 0;
  693. }
  694. /**
  695. * r600_cs_check_reg() - check if register is authorized or not
  696. * @parser: parser structure holding parsing context
  697. * @reg: register we are testing
  698. * @idx: index into the cs buffer
  699. *
  700. * This function will test against r600_reg_safe_bm and return 0
  701. * if register is safe. If register is not flag as safe this function
  702. * will test it against a list of register needind special handling.
  703. */
  704. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  705. {
  706. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  707. struct radeon_cs_reloc *reloc;
  708. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  709. u32 m, i, tmp, *ib;
  710. int r;
  711. i = (reg >> 7);
  712. if (i > last_reg) {
  713. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  714. return -EINVAL;
  715. }
  716. m = 1 << ((reg >> 2) & 31);
  717. if (!(r600_reg_safe_bm[i] & m))
  718. return 0;
  719. ib = p->ib->ptr;
  720. switch (reg) {
  721. /* force following reg to 0 in an attemp to disable out buffer
  722. * which will need us to better understand how it works to perform
  723. * security check on it (Jerome)
  724. */
  725. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  726. case R_008C44_SQ_ESGS_RING_SIZE:
  727. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  728. case R_008C54_SQ_ESTMP_RING_SIZE:
  729. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  730. case R_008C74_SQ_FBUF_RING_SIZE:
  731. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  732. case R_008C5C_SQ_GSTMP_RING_SIZE:
  733. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  734. case R_008C4C_SQ_GSVS_RING_SIZE:
  735. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  736. case R_008C6C_SQ_PSTMP_RING_SIZE:
  737. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  738. case R_008C7C_SQ_REDUC_RING_SIZE:
  739. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  740. case R_008C64_SQ_VSTMP_RING_SIZE:
  741. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  742. /* get value to populate the IB don't remove */
  743. tmp =radeon_get_ib_value(p, idx);
  744. ib[idx] = 0;
  745. break;
  746. case SQ_CONFIG:
  747. track->sq_config = radeon_get_ib_value(p, idx);
  748. break;
  749. case R_028800_DB_DEPTH_CONTROL:
  750. track->db_depth_control = radeon_get_ib_value(p, idx);
  751. break;
  752. case R_028010_DB_DEPTH_INFO:
  753. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  754. r = r600_cs_packet_next_reloc(p, &reloc);
  755. if (r) {
  756. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  757. "0x%04X\n", reg);
  758. return -EINVAL;
  759. }
  760. track->db_depth_info = radeon_get_ib_value(p, idx);
  761. ib[idx] &= C_028010_ARRAY_MODE;
  762. track->db_depth_info &= C_028010_ARRAY_MODE;
  763. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  764. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  765. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  766. } else {
  767. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  768. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  769. }
  770. } else
  771. track->db_depth_info = radeon_get_ib_value(p, idx);
  772. break;
  773. case R_028004_DB_DEPTH_VIEW:
  774. track->db_depth_view = radeon_get_ib_value(p, idx);
  775. break;
  776. case R_028000_DB_DEPTH_SIZE:
  777. track->db_depth_size = radeon_get_ib_value(p, idx);
  778. track->db_depth_size_idx = idx;
  779. break;
  780. case R_028AB0_VGT_STRMOUT_EN:
  781. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  782. break;
  783. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  784. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  785. break;
  786. case R_028238_CB_TARGET_MASK:
  787. track->cb_target_mask = radeon_get_ib_value(p, idx);
  788. break;
  789. case R_02823C_CB_SHADER_MASK:
  790. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  791. break;
  792. case R_028C04_PA_SC_AA_CONFIG:
  793. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  794. track->nsamples = 1 << tmp;
  795. break;
  796. case R_0280A0_CB_COLOR0_INFO:
  797. case R_0280A4_CB_COLOR1_INFO:
  798. case R_0280A8_CB_COLOR2_INFO:
  799. case R_0280AC_CB_COLOR3_INFO:
  800. case R_0280B0_CB_COLOR4_INFO:
  801. case R_0280B4_CB_COLOR5_INFO:
  802. case R_0280B8_CB_COLOR6_INFO:
  803. case R_0280BC_CB_COLOR7_INFO:
  804. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  805. r = r600_cs_packet_next_reloc(p, &reloc);
  806. if (r) {
  807. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  808. return -EINVAL;
  809. }
  810. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  811. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  812. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  813. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  814. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  815. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  816. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  817. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  818. }
  819. } else {
  820. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  821. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  822. }
  823. break;
  824. case R_028060_CB_COLOR0_SIZE:
  825. case R_028064_CB_COLOR1_SIZE:
  826. case R_028068_CB_COLOR2_SIZE:
  827. case R_02806C_CB_COLOR3_SIZE:
  828. case R_028070_CB_COLOR4_SIZE:
  829. case R_028074_CB_COLOR5_SIZE:
  830. case R_028078_CB_COLOR6_SIZE:
  831. case R_02807C_CB_COLOR7_SIZE:
  832. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  833. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  834. track->cb_color_size_idx[tmp] = idx;
  835. break;
  836. /* This register were added late, there is userspace
  837. * which does provide relocation for those but set
  838. * 0 offset. In order to avoid breaking old userspace
  839. * we detect this and set address to point to last
  840. * CB_COLOR0_BASE, note that if userspace doesn't set
  841. * CB_COLOR0_BASE before this register we will report
  842. * error. Old userspace always set CB_COLOR0_BASE
  843. * before any of this.
  844. */
  845. case R_0280E0_CB_COLOR0_FRAG:
  846. case R_0280E4_CB_COLOR1_FRAG:
  847. case R_0280E8_CB_COLOR2_FRAG:
  848. case R_0280EC_CB_COLOR3_FRAG:
  849. case R_0280F0_CB_COLOR4_FRAG:
  850. case R_0280F4_CB_COLOR5_FRAG:
  851. case R_0280F8_CB_COLOR6_FRAG:
  852. case R_0280FC_CB_COLOR7_FRAG:
  853. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  854. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  855. if (!track->cb_color_base_last[tmp]) {
  856. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  857. return -EINVAL;
  858. }
  859. ib[idx] = track->cb_color_base_last[tmp];
  860. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  861. } else {
  862. r = r600_cs_packet_next_reloc(p, &reloc);
  863. if (r) {
  864. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  865. return -EINVAL;
  866. }
  867. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  868. track->cb_color_frag_bo[tmp] = reloc->robj;
  869. }
  870. break;
  871. case R_0280C0_CB_COLOR0_TILE:
  872. case R_0280C4_CB_COLOR1_TILE:
  873. case R_0280C8_CB_COLOR2_TILE:
  874. case R_0280CC_CB_COLOR3_TILE:
  875. case R_0280D0_CB_COLOR4_TILE:
  876. case R_0280D4_CB_COLOR5_TILE:
  877. case R_0280D8_CB_COLOR6_TILE:
  878. case R_0280DC_CB_COLOR7_TILE:
  879. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  880. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  881. if (!track->cb_color_base_last[tmp]) {
  882. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  883. return -EINVAL;
  884. }
  885. ib[idx] = track->cb_color_base_last[tmp];
  886. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  887. } else {
  888. r = r600_cs_packet_next_reloc(p, &reloc);
  889. if (r) {
  890. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  891. return -EINVAL;
  892. }
  893. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  894. track->cb_color_tile_bo[tmp] = reloc->robj;
  895. }
  896. break;
  897. case CB_COLOR0_BASE:
  898. case CB_COLOR1_BASE:
  899. case CB_COLOR2_BASE:
  900. case CB_COLOR3_BASE:
  901. case CB_COLOR4_BASE:
  902. case CB_COLOR5_BASE:
  903. case CB_COLOR6_BASE:
  904. case CB_COLOR7_BASE:
  905. r = r600_cs_packet_next_reloc(p, &reloc);
  906. if (r) {
  907. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  908. "0x%04X\n", reg);
  909. return -EINVAL;
  910. }
  911. tmp = (reg - CB_COLOR0_BASE) / 4;
  912. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  913. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  914. track->cb_color_base_last[tmp] = ib[idx];
  915. track->cb_color_bo[tmp] = reloc->robj;
  916. break;
  917. case DB_DEPTH_BASE:
  918. r = r600_cs_packet_next_reloc(p, &reloc);
  919. if (r) {
  920. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  921. "0x%04X\n", reg);
  922. return -EINVAL;
  923. }
  924. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  925. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  926. track->db_bo = reloc->robj;
  927. break;
  928. case DB_HTILE_DATA_BASE:
  929. case SQ_PGM_START_FS:
  930. case SQ_PGM_START_ES:
  931. case SQ_PGM_START_VS:
  932. case SQ_PGM_START_GS:
  933. case SQ_PGM_START_PS:
  934. case SQ_ALU_CONST_CACHE_GS_0:
  935. case SQ_ALU_CONST_CACHE_GS_1:
  936. case SQ_ALU_CONST_CACHE_GS_2:
  937. case SQ_ALU_CONST_CACHE_GS_3:
  938. case SQ_ALU_CONST_CACHE_GS_4:
  939. case SQ_ALU_CONST_CACHE_GS_5:
  940. case SQ_ALU_CONST_CACHE_GS_6:
  941. case SQ_ALU_CONST_CACHE_GS_7:
  942. case SQ_ALU_CONST_CACHE_GS_8:
  943. case SQ_ALU_CONST_CACHE_GS_9:
  944. case SQ_ALU_CONST_CACHE_GS_10:
  945. case SQ_ALU_CONST_CACHE_GS_11:
  946. case SQ_ALU_CONST_CACHE_GS_12:
  947. case SQ_ALU_CONST_CACHE_GS_13:
  948. case SQ_ALU_CONST_CACHE_GS_14:
  949. case SQ_ALU_CONST_CACHE_GS_15:
  950. case SQ_ALU_CONST_CACHE_PS_0:
  951. case SQ_ALU_CONST_CACHE_PS_1:
  952. case SQ_ALU_CONST_CACHE_PS_2:
  953. case SQ_ALU_CONST_CACHE_PS_3:
  954. case SQ_ALU_CONST_CACHE_PS_4:
  955. case SQ_ALU_CONST_CACHE_PS_5:
  956. case SQ_ALU_CONST_CACHE_PS_6:
  957. case SQ_ALU_CONST_CACHE_PS_7:
  958. case SQ_ALU_CONST_CACHE_PS_8:
  959. case SQ_ALU_CONST_CACHE_PS_9:
  960. case SQ_ALU_CONST_CACHE_PS_10:
  961. case SQ_ALU_CONST_CACHE_PS_11:
  962. case SQ_ALU_CONST_CACHE_PS_12:
  963. case SQ_ALU_CONST_CACHE_PS_13:
  964. case SQ_ALU_CONST_CACHE_PS_14:
  965. case SQ_ALU_CONST_CACHE_PS_15:
  966. case SQ_ALU_CONST_CACHE_VS_0:
  967. case SQ_ALU_CONST_CACHE_VS_1:
  968. case SQ_ALU_CONST_CACHE_VS_2:
  969. case SQ_ALU_CONST_CACHE_VS_3:
  970. case SQ_ALU_CONST_CACHE_VS_4:
  971. case SQ_ALU_CONST_CACHE_VS_5:
  972. case SQ_ALU_CONST_CACHE_VS_6:
  973. case SQ_ALU_CONST_CACHE_VS_7:
  974. case SQ_ALU_CONST_CACHE_VS_8:
  975. case SQ_ALU_CONST_CACHE_VS_9:
  976. case SQ_ALU_CONST_CACHE_VS_10:
  977. case SQ_ALU_CONST_CACHE_VS_11:
  978. case SQ_ALU_CONST_CACHE_VS_12:
  979. case SQ_ALU_CONST_CACHE_VS_13:
  980. case SQ_ALU_CONST_CACHE_VS_14:
  981. case SQ_ALU_CONST_CACHE_VS_15:
  982. r = r600_cs_packet_next_reloc(p, &reloc);
  983. if (r) {
  984. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  985. "0x%04X\n", reg);
  986. return -EINVAL;
  987. }
  988. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  989. break;
  990. default:
  991. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  992. return -EINVAL;
  993. }
  994. return 0;
  995. }
  996. static inline unsigned minify(unsigned size, unsigned levels)
  997. {
  998. size = size >> levels;
  999. if (size < 1)
  1000. size = 1;
  1001. return size;
  1002. }
  1003. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  1004. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  1005. unsigned pitch_align,
  1006. unsigned *l0_size, unsigned *mipmap_size)
  1007. {
  1008. unsigned offset, i, level, face;
  1009. unsigned width, height, depth, rowstride, size;
  1010. w0 = minify(w0, 0);
  1011. h0 = minify(h0, 0);
  1012. d0 = minify(d0, 0);
  1013. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1014. width = minify(w0, i);
  1015. height = minify(h0, i);
  1016. depth = minify(d0, i);
  1017. for(face = 0; face < nfaces; face++) {
  1018. rowstride = ALIGN((width * bpe), pitch_align);
  1019. size = height * rowstride * depth;
  1020. offset += size;
  1021. offset = (offset + 0x1f) & ~0x1f;
  1022. }
  1023. }
  1024. *l0_size = ALIGN((w0 * bpe), pitch_align) * h0 * d0;
  1025. *mipmap_size = offset;
  1026. if (!nlevels)
  1027. *mipmap_size = *l0_size;
  1028. if (!blevel)
  1029. *mipmap_size -= *l0_size;
  1030. }
  1031. /**
  1032. * r600_check_texture_resource() - check if register is authorized or not
  1033. * @p: parser structure holding parsing context
  1034. * @idx: index into the cs buffer
  1035. * @texture: texture's bo structure
  1036. * @mipmap: mipmap's bo structure
  1037. *
  1038. * This function will check that the resource has valid field and that
  1039. * the texture and mipmap bo object are big enough to cover this resource.
  1040. */
  1041. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1042. struct radeon_bo *texture,
  1043. struct radeon_bo *mipmap,
  1044. u32 tiling_flags)
  1045. {
  1046. struct r600_cs_track *track = p->track;
  1047. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  1048. u32 word0, word1, l0_size, mipmap_size, pitch, pitch_align;
  1049. /* on legacy kernel we don't perform advanced check */
  1050. if (p->rdev == NULL)
  1051. return 0;
  1052. word0 = radeon_get_ib_value(p, idx + 0);
  1053. if (tiling_flags & RADEON_TILING_MACRO)
  1054. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1055. else if (tiling_flags & RADEON_TILING_MICRO)
  1056. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1057. word1 = radeon_get_ib_value(p, idx + 1);
  1058. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1059. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1060. d0 = G_038004_TEX_DEPTH(word1);
  1061. nfaces = 1;
  1062. switch (G_038000_DIM(word0)) {
  1063. case V_038000_SQ_TEX_DIM_1D:
  1064. case V_038000_SQ_TEX_DIM_2D:
  1065. case V_038000_SQ_TEX_DIM_3D:
  1066. break;
  1067. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1068. nfaces = 6;
  1069. break;
  1070. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1071. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1072. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1073. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1074. default:
  1075. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1076. return -EINVAL;
  1077. }
  1078. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1079. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1080. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1081. return -EINVAL;
  1082. }
  1083. pitch = G_038000_PITCH(word0) + 1;
  1084. switch (G_038000_TILE_MODE(word0)) {
  1085. case V_038000_ARRAY_LINEAR_GENERAL:
  1086. pitch_align = 1;
  1087. /* XXX check height align */
  1088. break;
  1089. case V_038000_ARRAY_LINEAR_ALIGNED:
  1090. pitch_align = max((u32)64, (u32)(track->group_size / bpe)) / 8;
  1091. if (!IS_ALIGNED(pitch, pitch_align)) {
  1092. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1093. __func__, __LINE__, pitch);
  1094. return -EINVAL;
  1095. }
  1096. /* XXX check height align */
  1097. break;
  1098. case V_038000_ARRAY_1D_TILED_THIN1:
  1099. pitch_align = max((u32)8, (u32)(track->group_size / (8 * bpe))) / 8;
  1100. if (!IS_ALIGNED(pitch, pitch_align)) {
  1101. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1102. __func__, __LINE__, pitch);
  1103. return -EINVAL;
  1104. }
  1105. /* XXX check height align */
  1106. break;
  1107. case V_038000_ARRAY_2D_TILED_THIN1:
  1108. pitch_align = max((u32)track->nbanks,
  1109. (u32)(((track->group_size / 8) / bpe) * track->nbanks)) / 8;
  1110. if (!IS_ALIGNED(pitch, pitch_align)) {
  1111. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1112. __func__, __LINE__, pitch);
  1113. return -EINVAL;
  1114. }
  1115. /* XXX check height align */
  1116. break;
  1117. default:
  1118. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  1119. G_038000_TILE_MODE(word0), word0);
  1120. return -EINVAL;
  1121. }
  1122. /* XXX check offset align */
  1123. word0 = radeon_get_ib_value(p, idx + 4);
  1124. word1 = radeon_get_ib_value(p, idx + 5);
  1125. blevel = G_038010_BASE_LEVEL(word0);
  1126. nlevels = G_038014_LAST_LEVEL(word1);
  1127. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe,
  1128. (pitch_align * bpe),
  1129. &l0_size, &mipmap_size);
  1130. /* using get ib will give us the offset into the texture bo */
  1131. word0 = radeon_get_ib_value(p, idx + 2) << 8;
  1132. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1133. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1134. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1135. return -EINVAL;
  1136. }
  1137. /* using get ib will give us the offset into the mipmap bo */
  1138. word0 = radeon_get_ib_value(p, idx + 3) << 8;
  1139. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1140. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1141. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));*/
  1142. }
  1143. return 0;
  1144. }
  1145. static int r600_packet3_check(struct radeon_cs_parser *p,
  1146. struct radeon_cs_packet *pkt)
  1147. {
  1148. struct radeon_cs_reloc *reloc;
  1149. struct r600_cs_track *track;
  1150. volatile u32 *ib;
  1151. unsigned idx;
  1152. unsigned i;
  1153. unsigned start_reg, end_reg, reg;
  1154. int r;
  1155. u32 idx_value;
  1156. track = (struct r600_cs_track *)p->track;
  1157. ib = p->ib->ptr;
  1158. idx = pkt->idx + 1;
  1159. idx_value = radeon_get_ib_value(p, idx);
  1160. switch (pkt->opcode) {
  1161. case PACKET3_START_3D_CMDBUF:
  1162. if (p->family >= CHIP_RV770 || pkt->count) {
  1163. DRM_ERROR("bad START_3D\n");
  1164. return -EINVAL;
  1165. }
  1166. break;
  1167. case PACKET3_CONTEXT_CONTROL:
  1168. if (pkt->count != 1) {
  1169. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1170. return -EINVAL;
  1171. }
  1172. break;
  1173. case PACKET3_INDEX_TYPE:
  1174. case PACKET3_NUM_INSTANCES:
  1175. if (pkt->count) {
  1176. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1177. return -EINVAL;
  1178. }
  1179. break;
  1180. case PACKET3_DRAW_INDEX:
  1181. if (pkt->count != 3) {
  1182. DRM_ERROR("bad DRAW_INDEX\n");
  1183. return -EINVAL;
  1184. }
  1185. r = r600_cs_packet_next_reloc(p, &reloc);
  1186. if (r) {
  1187. DRM_ERROR("bad DRAW_INDEX\n");
  1188. return -EINVAL;
  1189. }
  1190. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1191. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1192. r = r600_cs_track_check(p);
  1193. if (r) {
  1194. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1195. return r;
  1196. }
  1197. break;
  1198. case PACKET3_DRAW_INDEX_AUTO:
  1199. if (pkt->count != 1) {
  1200. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1201. return -EINVAL;
  1202. }
  1203. r = r600_cs_track_check(p);
  1204. if (r) {
  1205. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1206. return r;
  1207. }
  1208. break;
  1209. case PACKET3_DRAW_INDEX_IMMD_BE:
  1210. case PACKET3_DRAW_INDEX_IMMD:
  1211. if (pkt->count < 2) {
  1212. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1213. return -EINVAL;
  1214. }
  1215. r = r600_cs_track_check(p);
  1216. if (r) {
  1217. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1218. return r;
  1219. }
  1220. break;
  1221. case PACKET3_WAIT_REG_MEM:
  1222. if (pkt->count != 5) {
  1223. DRM_ERROR("bad WAIT_REG_MEM\n");
  1224. return -EINVAL;
  1225. }
  1226. /* bit 4 is reg (0) or mem (1) */
  1227. if (idx_value & 0x10) {
  1228. r = r600_cs_packet_next_reloc(p, &reloc);
  1229. if (r) {
  1230. DRM_ERROR("bad WAIT_REG_MEM\n");
  1231. return -EINVAL;
  1232. }
  1233. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1234. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1235. }
  1236. break;
  1237. case PACKET3_SURFACE_SYNC:
  1238. if (pkt->count != 3) {
  1239. DRM_ERROR("bad SURFACE_SYNC\n");
  1240. return -EINVAL;
  1241. }
  1242. /* 0xffffffff/0x0 is flush all cache flag */
  1243. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1244. radeon_get_ib_value(p, idx + 2) != 0) {
  1245. r = r600_cs_packet_next_reloc(p, &reloc);
  1246. if (r) {
  1247. DRM_ERROR("bad SURFACE_SYNC\n");
  1248. return -EINVAL;
  1249. }
  1250. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1251. }
  1252. break;
  1253. case PACKET3_EVENT_WRITE:
  1254. if (pkt->count != 2 && pkt->count != 0) {
  1255. DRM_ERROR("bad EVENT_WRITE\n");
  1256. return -EINVAL;
  1257. }
  1258. if (pkt->count) {
  1259. r = r600_cs_packet_next_reloc(p, &reloc);
  1260. if (r) {
  1261. DRM_ERROR("bad EVENT_WRITE\n");
  1262. return -EINVAL;
  1263. }
  1264. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1265. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1266. }
  1267. break;
  1268. case PACKET3_EVENT_WRITE_EOP:
  1269. if (pkt->count != 4) {
  1270. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1271. return -EINVAL;
  1272. }
  1273. r = r600_cs_packet_next_reloc(p, &reloc);
  1274. if (r) {
  1275. DRM_ERROR("bad EVENT_WRITE\n");
  1276. return -EINVAL;
  1277. }
  1278. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1279. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1280. break;
  1281. case PACKET3_SET_CONFIG_REG:
  1282. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1283. end_reg = 4 * pkt->count + start_reg - 4;
  1284. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1285. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1286. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1287. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1288. return -EINVAL;
  1289. }
  1290. for (i = 0; i < pkt->count; i++) {
  1291. reg = start_reg + (4 * i);
  1292. r = r600_cs_check_reg(p, reg, idx+1+i);
  1293. if (r)
  1294. return r;
  1295. }
  1296. break;
  1297. case PACKET3_SET_CONTEXT_REG:
  1298. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1299. end_reg = 4 * pkt->count + start_reg - 4;
  1300. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1301. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1302. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1303. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1304. return -EINVAL;
  1305. }
  1306. for (i = 0; i < pkt->count; i++) {
  1307. reg = start_reg + (4 * i);
  1308. r = r600_cs_check_reg(p, reg, idx+1+i);
  1309. if (r)
  1310. return r;
  1311. }
  1312. break;
  1313. case PACKET3_SET_RESOURCE:
  1314. if (pkt->count % 7) {
  1315. DRM_ERROR("bad SET_RESOURCE\n");
  1316. return -EINVAL;
  1317. }
  1318. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1319. end_reg = 4 * pkt->count + start_reg - 4;
  1320. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1321. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1322. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1323. DRM_ERROR("bad SET_RESOURCE\n");
  1324. return -EINVAL;
  1325. }
  1326. for (i = 0; i < (pkt->count / 7); i++) {
  1327. struct radeon_bo *texture, *mipmap;
  1328. u32 size, offset, base_offset, mip_offset;
  1329. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1330. case SQ_TEX_VTX_VALID_TEXTURE:
  1331. /* tex base */
  1332. r = r600_cs_packet_next_reloc(p, &reloc);
  1333. if (r) {
  1334. DRM_ERROR("bad SET_RESOURCE\n");
  1335. return -EINVAL;
  1336. }
  1337. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1338. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1339. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1340. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1341. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1342. texture = reloc->robj;
  1343. /* tex mip base */
  1344. r = r600_cs_packet_next_reloc(p, &reloc);
  1345. if (r) {
  1346. DRM_ERROR("bad SET_RESOURCE\n");
  1347. return -EINVAL;
  1348. }
  1349. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1350. mipmap = reloc->robj;
  1351. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1352. texture, mipmap, reloc->lobj.tiling_flags);
  1353. if (r)
  1354. return r;
  1355. ib[idx+1+(i*7)+2] += base_offset;
  1356. ib[idx+1+(i*7)+3] += mip_offset;
  1357. break;
  1358. case SQ_TEX_VTX_VALID_BUFFER:
  1359. /* vtx base */
  1360. r = r600_cs_packet_next_reloc(p, &reloc);
  1361. if (r) {
  1362. DRM_ERROR("bad SET_RESOURCE\n");
  1363. return -EINVAL;
  1364. }
  1365. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1366. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1367. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1368. /* force size to size of the buffer */
  1369. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1370. size + offset, radeon_bo_size(reloc->robj));
  1371. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1372. }
  1373. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1374. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1375. break;
  1376. case SQ_TEX_VTX_INVALID_TEXTURE:
  1377. case SQ_TEX_VTX_INVALID_BUFFER:
  1378. default:
  1379. DRM_ERROR("bad SET_RESOURCE\n");
  1380. return -EINVAL;
  1381. }
  1382. }
  1383. break;
  1384. case PACKET3_SET_ALU_CONST:
  1385. if (track->sq_config & DX9_CONSTS) {
  1386. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1387. end_reg = 4 * pkt->count + start_reg - 4;
  1388. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1389. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1390. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1391. DRM_ERROR("bad SET_ALU_CONST\n");
  1392. return -EINVAL;
  1393. }
  1394. }
  1395. break;
  1396. case PACKET3_SET_BOOL_CONST:
  1397. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1398. end_reg = 4 * pkt->count + start_reg - 4;
  1399. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1400. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1401. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1402. DRM_ERROR("bad SET_BOOL_CONST\n");
  1403. return -EINVAL;
  1404. }
  1405. break;
  1406. case PACKET3_SET_LOOP_CONST:
  1407. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1408. end_reg = 4 * pkt->count + start_reg - 4;
  1409. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1410. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1411. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1412. DRM_ERROR("bad SET_LOOP_CONST\n");
  1413. return -EINVAL;
  1414. }
  1415. break;
  1416. case PACKET3_SET_CTL_CONST:
  1417. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1418. end_reg = 4 * pkt->count + start_reg - 4;
  1419. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1420. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1421. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1422. DRM_ERROR("bad SET_CTL_CONST\n");
  1423. return -EINVAL;
  1424. }
  1425. break;
  1426. case PACKET3_SET_SAMPLER:
  1427. if (pkt->count % 3) {
  1428. DRM_ERROR("bad SET_SAMPLER\n");
  1429. return -EINVAL;
  1430. }
  1431. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1432. end_reg = 4 * pkt->count + start_reg - 4;
  1433. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1434. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1435. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1436. DRM_ERROR("bad SET_SAMPLER\n");
  1437. return -EINVAL;
  1438. }
  1439. break;
  1440. case PACKET3_SURFACE_BASE_UPDATE:
  1441. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1442. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1443. return -EINVAL;
  1444. }
  1445. if (pkt->count) {
  1446. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1447. return -EINVAL;
  1448. }
  1449. break;
  1450. case PACKET3_NOP:
  1451. break;
  1452. default:
  1453. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1454. return -EINVAL;
  1455. }
  1456. return 0;
  1457. }
  1458. int r600_cs_parse(struct radeon_cs_parser *p)
  1459. {
  1460. struct radeon_cs_packet pkt;
  1461. struct r600_cs_track *track;
  1462. int r;
  1463. if (p->track == NULL) {
  1464. /* initialize tracker, we are in kms */
  1465. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1466. if (track == NULL)
  1467. return -ENOMEM;
  1468. r600_cs_track_init(track);
  1469. if (p->rdev->family < CHIP_RV770) {
  1470. track->npipes = p->rdev->config.r600.tiling_npipes;
  1471. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1472. track->group_size = p->rdev->config.r600.tiling_group_size;
  1473. } else if (p->rdev->family <= CHIP_RV740) {
  1474. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1475. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1476. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1477. }
  1478. p->track = track;
  1479. }
  1480. do {
  1481. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1482. if (r) {
  1483. kfree(p->track);
  1484. p->track = NULL;
  1485. return r;
  1486. }
  1487. p->idx += pkt.count + 2;
  1488. switch (pkt.type) {
  1489. case PACKET_TYPE0:
  1490. r = r600_cs_parse_packet0(p, &pkt);
  1491. break;
  1492. case PACKET_TYPE2:
  1493. break;
  1494. case PACKET_TYPE3:
  1495. r = r600_packet3_check(p, &pkt);
  1496. break;
  1497. default:
  1498. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1499. kfree(p->track);
  1500. p->track = NULL;
  1501. return -EINVAL;
  1502. }
  1503. if (r) {
  1504. kfree(p->track);
  1505. p->track = NULL;
  1506. return r;
  1507. }
  1508. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1509. #if 0
  1510. for (r = 0; r < p->ib->length_dw; r++) {
  1511. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1512. mdelay(1);
  1513. }
  1514. #endif
  1515. kfree(p->track);
  1516. p->track = NULL;
  1517. return 0;
  1518. }
  1519. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1520. {
  1521. if (p->chunk_relocs_idx == -1) {
  1522. return 0;
  1523. }
  1524. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1525. if (p->relocs == NULL) {
  1526. return -ENOMEM;
  1527. }
  1528. return 0;
  1529. }
  1530. /**
  1531. * cs_parser_fini() - clean parser states
  1532. * @parser: parser structure holding parsing context.
  1533. * @error: error number
  1534. *
  1535. * If error is set than unvalidate buffer, otherwise just free memory
  1536. * used by parsing context.
  1537. **/
  1538. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1539. {
  1540. unsigned i;
  1541. kfree(parser->relocs);
  1542. for (i = 0; i < parser->nchunks; i++) {
  1543. kfree(parser->chunks[i].kdata);
  1544. kfree(parser->chunks[i].kpage[0]);
  1545. kfree(parser->chunks[i].kpage[1]);
  1546. }
  1547. kfree(parser->chunks);
  1548. kfree(parser->chunks_array);
  1549. }
  1550. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1551. unsigned family, u32 *ib, int *l)
  1552. {
  1553. struct radeon_cs_parser parser;
  1554. struct radeon_cs_chunk *ib_chunk;
  1555. struct radeon_ib fake_ib;
  1556. struct r600_cs_track *track;
  1557. int r;
  1558. /* initialize tracker */
  1559. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1560. if (track == NULL)
  1561. return -ENOMEM;
  1562. r600_cs_track_init(track);
  1563. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1564. /* initialize parser */
  1565. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1566. parser.filp = filp;
  1567. parser.dev = &dev->pdev->dev;
  1568. parser.rdev = NULL;
  1569. parser.family = family;
  1570. parser.ib = &fake_ib;
  1571. parser.track = track;
  1572. fake_ib.ptr = ib;
  1573. r = radeon_cs_parser_init(&parser, data);
  1574. if (r) {
  1575. DRM_ERROR("Failed to initialize parser !\n");
  1576. r600_cs_parser_fini(&parser, r);
  1577. return r;
  1578. }
  1579. r = r600_cs_parser_relocs_legacy(&parser);
  1580. if (r) {
  1581. DRM_ERROR("Failed to parse relocation !\n");
  1582. r600_cs_parser_fini(&parser, r);
  1583. return r;
  1584. }
  1585. /* Copy the packet into the IB, the parser will read from the
  1586. * input memory (cached) and write to the IB (which can be
  1587. * uncached). */
  1588. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1589. parser.ib->length_dw = ib_chunk->length_dw;
  1590. *l = parser.ib->length_dw;
  1591. r = r600_cs_parse(&parser);
  1592. if (r) {
  1593. DRM_ERROR("Invalid command stream !\n");
  1594. r600_cs_parser_fini(&parser, r);
  1595. return r;
  1596. }
  1597. r = radeon_cs_finish_pages(&parser);
  1598. if (r) {
  1599. DRM_ERROR("Invalid command stream !\n");
  1600. r600_cs_parser_fini(&parser, r);
  1601. return r;
  1602. }
  1603. r600_cs_parser_fini(&parser, r);
  1604. return r;
  1605. }
  1606. void r600_cs_legacy_init(void)
  1607. {
  1608. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1609. }