omap_hwmod_44xx_data.c 143 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /* Backward references (IPs with Bus Master capability) */
  43. static struct omap_hwmod omap44xx_aess_hwmod;
  44. static struct omap_hwmod omap44xx_dma_system_hwmod;
  45. static struct omap_hwmod omap44xx_dmm_hwmod;
  46. static struct omap_hwmod omap44xx_dsp_hwmod;
  47. static struct omap_hwmod omap44xx_dss_hwmod;
  48. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  49. static struct omap_hwmod omap44xx_hsi_hwmod;
  50. static struct omap_hwmod omap44xx_ipu_hwmod;
  51. static struct omap_hwmod omap44xx_iss_hwmod;
  52. static struct omap_hwmod omap44xx_iva_hwmod;
  53. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  56. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  57. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  58. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  59. static struct omap_hwmod omap44xx_l4_per_hwmod;
  60. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  61. static struct omap_hwmod omap44xx_mmc1_hwmod;
  62. static struct omap_hwmod omap44xx_mmc2_hwmod;
  63. static struct omap_hwmod omap44xx_mpu_hwmod;
  64. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  65. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  66. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  67. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  68. /*
  69. * Interconnects omap_hwmod structures
  70. * hwmods that compose the global OMAP interconnect
  71. */
  72. /*
  73. * 'dmm' class
  74. * instance(s): dmm
  75. */
  76. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  77. .name = "dmm",
  78. };
  79. /* dmm */
  80. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  81. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  82. { .irq = -1 }
  83. };
  84. /* l3_main_1 -> dmm */
  85. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  86. .master = &omap44xx_l3_main_1_hwmod,
  87. .slave = &omap44xx_dmm_hwmod,
  88. .clk = "l3_div_ck",
  89. .user = OCP_USER_SDMA,
  90. };
  91. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  92. {
  93. .pa_start = 0x4e000000,
  94. .pa_end = 0x4e0007ff,
  95. .flags = ADDR_TYPE_RT
  96. },
  97. { }
  98. };
  99. /* mpu -> dmm */
  100. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  101. .master = &omap44xx_mpu_hwmod,
  102. .slave = &omap44xx_dmm_hwmod,
  103. .clk = "l3_div_ck",
  104. .addr = omap44xx_dmm_addrs,
  105. .user = OCP_USER_MPU,
  106. };
  107. /* dmm slave ports */
  108. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  109. &omap44xx_l3_main_1__dmm,
  110. &omap44xx_mpu__dmm,
  111. };
  112. static struct omap_hwmod omap44xx_dmm_hwmod = {
  113. .name = "dmm",
  114. .class = &omap44xx_dmm_hwmod_class,
  115. .clkdm_name = "l3_emif_clkdm",
  116. .prcm = {
  117. .omap4 = {
  118. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  119. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  120. },
  121. },
  122. .slaves = omap44xx_dmm_slaves,
  123. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  124. .mpu_irqs = omap44xx_dmm_irqs,
  125. };
  126. /*
  127. * 'emif_fw' class
  128. * instance(s): emif_fw
  129. */
  130. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  131. .name = "emif_fw",
  132. };
  133. /* emif_fw */
  134. /* dmm -> emif_fw */
  135. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  136. .master = &omap44xx_dmm_hwmod,
  137. .slave = &omap44xx_emif_fw_hwmod,
  138. .clk = "l3_div_ck",
  139. .user = OCP_USER_MPU | OCP_USER_SDMA,
  140. };
  141. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  142. {
  143. .pa_start = 0x4a20c000,
  144. .pa_end = 0x4a20c0ff,
  145. .flags = ADDR_TYPE_RT
  146. },
  147. { }
  148. };
  149. /* l4_cfg -> emif_fw */
  150. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  151. .master = &omap44xx_l4_cfg_hwmod,
  152. .slave = &omap44xx_emif_fw_hwmod,
  153. .clk = "l4_div_ck",
  154. .addr = omap44xx_emif_fw_addrs,
  155. .user = OCP_USER_MPU,
  156. };
  157. /* emif_fw slave ports */
  158. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  159. &omap44xx_dmm__emif_fw,
  160. &omap44xx_l4_cfg__emif_fw,
  161. };
  162. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  163. .name = "emif_fw",
  164. .class = &omap44xx_emif_fw_hwmod_class,
  165. .clkdm_name = "l3_emif_clkdm",
  166. .prcm = {
  167. .omap4 = {
  168. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  169. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  170. },
  171. },
  172. .slaves = omap44xx_emif_fw_slaves,
  173. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  174. };
  175. /*
  176. * 'l3' class
  177. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  178. */
  179. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  180. .name = "l3",
  181. };
  182. /* l3_instr */
  183. /* iva -> l3_instr */
  184. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  185. .master = &omap44xx_iva_hwmod,
  186. .slave = &omap44xx_l3_instr_hwmod,
  187. .clk = "l3_div_ck",
  188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  189. };
  190. /* l3_main_3 -> l3_instr */
  191. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  192. .master = &omap44xx_l3_main_3_hwmod,
  193. .slave = &omap44xx_l3_instr_hwmod,
  194. .clk = "l3_div_ck",
  195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  196. };
  197. /* l3_instr slave ports */
  198. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  199. &omap44xx_iva__l3_instr,
  200. &omap44xx_l3_main_3__l3_instr,
  201. };
  202. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  203. .name = "l3_instr",
  204. .class = &omap44xx_l3_hwmod_class,
  205. .clkdm_name = "l3_instr_clkdm",
  206. .prcm = {
  207. .omap4 = {
  208. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  209. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  210. .modulemode = MODULEMODE_HWCTRL,
  211. },
  212. },
  213. .slaves = omap44xx_l3_instr_slaves,
  214. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  215. };
  216. /* l3_main_1 */
  217. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  218. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  219. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  220. { .irq = -1 }
  221. };
  222. /* dsp -> l3_main_1 */
  223. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  224. .master = &omap44xx_dsp_hwmod,
  225. .slave = &omap44xx_l3_main_1_hwmod,
  226. .clk = "l3_div_ck",
  227. .user = OCP_USER_MPU | OCP_USER_SDMA,
  228. };
  229. /* dss -> l3_main_1 */
  230. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  231. .master = &omap44xx_dss_hwmod,
  232. .slave = &omap44xx_l3_main_1_hwmod,
  233. .clk = "l3_div_ck",
  234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  235. };
  236. /* l3_main_2 -> l3_main_1 */
  237. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  238. .master = &omap44xx_l3_main_2_hwmod,
  239. .slave = &omap44xx_l3_main_1_hwmod,
  240. .clk = "l3_div_ck",
  241. .user = OCP_USER_MPU | OCP_USER_SDMA,
  242. };
  243. /* l4_cfg -> l3_main_1 */
  244. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  245. .master = &omap44xx_l4_cfg_hwmod,
  246. .slave = &omap44xx_l3_main_1_hwmod,
  247. .clk = "l4_div_ck",
  248. .user = OCP_USER_MPU | OCP_USER_SDMA,
  249. };
  250. /* mmc1 -> l3_main_1 */
  251. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  252. .master = &omap44xx_mmc1_hwmod,
  253. .slave = &omap44xx_l3_main_1_hwmod,
  254. .clk = "l3_div_ck",
  255. .user = OCP_USER_MPU | OCP_USER_SDMA,
  256. };
  257. /* mmc2 -> l3_main_1 */
  258. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  259. .master = &omap44xx_mmc2_hwmod,
  260. .slave = &omap44xx_l3_main_1_hwmod,
  261. .clk = "l3_div_ck",
  262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  263. };
  264. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  265. {
  266. .pa_start = 0x44000000,
  267. .pa_end = 0x44000fff,
  268. .flags = ADDR_TYPE_RT
  269. },
  270. { }
  271. };
  272. /* mpu -> l3_main_1 */
  273. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  274. .master = &omap44xx_mpu_hwmod,
  275. .slave = &omap44xx_l3_main_1_hwmod,
  276. .clk = "l3_div_ck",
  277. .addr = omap44xx_l3_main_1_addrs,
  278. .user = OCP_USER_MPU,
  279. };
  280. /* l3_main_1 slave ports */
  281. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  282. &omap44xx_dsp__l3_main_1,
  283. &omap44xx_dss__l3_main_1,
  284. &omap44xx_l3_main_2__l3_main_1,
  285. &omap44xx_l4_cfg__l3_main_1,
  286. &omap44xx_mmc1__l3_main_1,
  287. &omap44xx_mmc2__l3_main_1,
  288. &omap44xx_mpu__l3_main_1,
  289. };
  290. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  291. .name = "l3_main_1",
  292. .class = &omap44xx_l3_hwmod_class,
  293. .clkdm_name = "l3_1_clkdm",
  294. .mpu_irqs = omap44xx_l3_main_1_irqs,
  295. .prcm = {
  296. .omap4 = {
  297. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  298. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  299. },
  300. },
  301. .slaves = omap44xx_l3_main_1_slaves,
  302. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  303. };
  304. /* l3_main_2 */
  305. /* dma_system -> l3_main_2 */
  306. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  307. .master = &omap44xx_dma_system_hwmod,
  308. .slave = &omap44xx_l3_main_2_hwmod,
  309. .clk = "l3_div_ck",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* hsi -> l3_main_2 */
  313. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  314. .master = &omap44xx_hsi_hwmod,
  315. .slave = &omap44xx_l3_main_2_hwmod,
  316. .clk = "l3_div_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* ipu -> l3_main_2 */
  320. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  321. .master = &omap44xx_ipu_hwmod,
  322. .slave = &omap44xx_l3_main_2_hwmod,
  323. .clk = "l3_div_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* iss -> l3_main_2 */
  327. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  328. .master = &omap44xx_iss_hwmod,
  329. .slave = &omap44xx_l3_main_2_hwmod,
  330. .clk = "l3_div_ck",
  331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  332. };
  333. /* iva -> l3_main_2 */
  334. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  335. .master = &omap44xx_iva_hwmod,
  336. .slave = &omap44xx_l3_main_2_hwmod,
  337. .clk = "l3_div_ck",
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  341. {
  342. .pa_start = 0x44800000,
  343. .pa_end = 0x44801fff,
  344. .flags = ADDR_TYPE_RT
  345. },
  346. { }
  347. };
  348. /* l3_main_1 -> l3_main_2 */
  349. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  350. .master = &omap44xx_l3_main_1_hwmod,
  351. .slave = &omap44xx_l3_main_2_hwmod,
  352. .clk = "l3_div_ck",
  353. .addr = omap44xx_l3_main_2_addrs,
  354. .user = OCP_USER_MPU,
  355. };
  356. /* l4_cfg -> l3_main_2 */
  357. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  358. .master = &omap44xx_l4_cfg_hwmod,
  359. .slave = &omap44xx_l3_main_2_hwmod,
  360. .clk = "l4_div_ck",
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* usb_otg_hs -> l3_main_2 */
  364. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  365. .master = &omap44xx_usb_otg_hs_hwmod,
  366. .slave = &omap44xx_l3_main_2_hwmod,
  367. .clk = "l3_div_ck",
  368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  369. };
  370. /* l3_main_2 slave ports */
  371. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  372. &omap44xx_dma_system__l3_main_2,
  373. &omap44xx_hsi__l3_main_2,
  374. &omap44xx_ipu__l3_main_2,
  375. &omap44xx_iss__l3_main_2,
  376. &omap44xx_iva__l3_main_2,
  377. &omap44xx_l3_main_1__l3_main_2,
  378. &omap44xx_l4_cfg__l3_main_2,
  379. &omap44xx_usb_otg_hs__l3_main_2,
  380. };
  381. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  382. .name = "l3_main_2",
  383. .class = &omap44xx_l3_hwmod_class,
  384. .clkdm_name = "l3_2_clkdm",
  385. .prcm = {
  386. .omap4 = {
  387. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  388. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  389. },
  390. },
  391. .slaves = omap44xx_l3_main_2_slaves,
  392. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  393. };
  394. /* l3_main_3 */
  395. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  396. {
  397. .pa_start = 0x45000000,
  398. .pa_end = 0x45000fff,
  399. .flags = ADDR_TYPE_RT
  400. },
  401. { }
  402. };
  403. /* l3_main_1 -> l3_main_3 */
  404. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  405. .master = &omap44xx_l3_main_1_hwmod,
  406. .slave = &omap44xx_l3_main_3_hwmod,
  407. .clk = "l3_div_ck",
  408. .addr = omap44xx_l3_main_3_addrs,
  409. .user = OCP_USER_MPU,
  410. };
  411. /* l3_main_2 -> l3_main_3 */
  412. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  413. .master = &omap44xx_l3_main_2_hwmod,
  414. .slave = &omap44xx_l3_main_3_hwmod,
  415. .clk = "l3_div_ck",
  416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  417. };
  418. /* l4_cfg -> l3_main_3 */
  419. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  420. .master = &omap44xx_l4_cfg_hwmod,
  421. .slave = &omap44xx_l3_main_3_hwmod,
  422. .clk = "l4_div_ck",
  423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  424. };
  425. /* l3_main_3 slave ports */
  426. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  427. &omap44xx_l3_main_1__l3_main_3,
  428. &omap44xx_l3_main_2__l3_main_3,
  429. &omap44xx_l4_cfg__l3_main_3,
  430. };
  431. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  432. .name = "l3_main_3",
  433. .class = &omap44xx_l3_hwmod_class,
  434. .clkdm_name = "l3_instr_clkdm",
  435. .prcm = {
  436. .omap4 = {
  437. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  438. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  439. .modulemode = MODULEMODE_HWCTRL,
  440. },
  441. },
  442. .slaves = omap44xx_l3_main_3_slaves,
  443. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  444. };
  445. /*
  446. * 'l4' class
  447. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  448. */
  449. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  450. .name = "l4",
  451. };
  452. /* l4_abe */
  453. /* aess -> l4_abe */
  454. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  455. .master = &omap44xx_aess_hwmod,
  456. .slave = &omap44xx_l4_abe_hwmod,
  457. .clk = "ocp_abe_iclk",
  458. .user = OCP_USER_MPU | OCP_USER_SDMA,
  459. };
  460. /* dsp -> l4_abe */
  461. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  462. .master = &omap44xx_dsp_hwmod,
  463. .slave = &omap44xx_l4_abe_hwmod,
  464. .clk = "ocp_abe_iclk",
  465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  466. };
  467. /* l3_main_1 -> l4_abe */
  468. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  469. .master = &omap44xx_l3_main_1_hwmod,
  470. .slave = &omap44xx_l4_abe_hwmod,
  471. .clk = "l3_div_ck",
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* mpu -> l4_abe */
  475. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  476. .master = &omap44xx_mpu_hwmod,
  477. .slave = &omap44xx_l4_abe_hwmod,
  478. .clk = "ocp_abe_iclk",
  479. .user = OCP_USER_MPU | OCP_USER_SDMA,
  480. };
  481. /* l4_abe slave ports */
  482. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  483. &omap44xx_aess__l4_abe,
  484. &omap44xx_dsp__l4_abe,
  485. &omap44xx_l3_main_1__l4_abe,
  486. &omap44xx_mpu__l4_abe,
  487. };
  488. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  489. .name = "l4_abe",
  490. .class = &omap44xx_l4_hwmod_class,
  491. .clkdm_name = "abe_clkdm",
  492. .prcm = {
  493. .omap4 = {
  494. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  495. },
  496. },
  497. .slaves = omap44xx_l4_abe_slaves,
  498. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  499. };
  500. /* l4_cfg */
  501. /* l3_main_1 -> l4_cfg */
  502. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  503. .master = &omap44xx_l3_main_1_hwmod,
  504. .slave = &omap44xx_l4_cfg_hwmod,
  505. .clk = "l3_div_ck",
  506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  507. };
  508. /* l4_cfg slave ports */
  509. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  510. &omap44xx_l3_main_1__l4_cfg,
  511. };
  512. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  513. .name = "l4_cfg",
  514. .class = &omap44xx_l4_hwmod_class,
  515. .clkdm_name = "l4_cfg_clkdm",
  516. .prcm = {
  517. .omap4 = {
  518. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  519. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  520. },
  521. },
  522. .slaves = omap44xx_l4_cfg_slaves,
  523. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  524. };
  525. /* l4_per */
  526. /* l3_main_2 -> l4_per */
  527. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  528. .master = &omap44xx_l3_main_2_hwmod,
  529. .slave = &omap44xx_l4_per_hwmod,
  530. .clk = "l3_div_ck",
  531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  532. };
  533. /* l4_per slave ports */
  534. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  535. &omap44xx_l3_main_2__l4_per,
  536. };
  537. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  538. .name = "l4_per",
  539. .class = &omap44xx_l4_hwmod_class,
  540. .clkdm_name = "l4_per_clkdm",
  541. .prcm = {
  542. .omap4 = {
  543. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  544. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  545. },
  546. },
  547. .slaves = omap44xx_l4_per_slaves,
  548. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  549. };
  550. /* l4_wkup */
  551. /* l4_cfg -> l4_wkup */
  552. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  553. .master = &omap44xx_l4_cfg_hwmod,
  554. .slave = &omap44xx_l4_wkup_hwmod,
  555. .clk = "l4_div_ck",
  556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  557. };
  558. /* l4_wkup slave ports */
  559. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  560. &omap44xx_l4_cfg__l4_wkup,
  561. };
  562. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  563. .name = "l4_wkup",
  564. .class = &omap44xx_l4_hwmod_class,
  565. .clkdm_name = "l4_wkup_clkdm",
  566. .prcm = {
  567. .omap4 = {
  568. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  569. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  570. },
  571. },
  572. .slaves = omap44xx_l4_wkup_slaves,
  573. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  574. };
  575. /*
  576. * 'mpu_bus' class
  577. * instance(s): mpu_private
  578. */
  579. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  580. .name = "mpu_bus",
  581. };
  582. /* mpu_private */
  583. /* mpu -> mpu_private */
  584. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  585. .master = &omap44xx_mpu_hwmod,
  586. .slave = &omap44xx_mpu_private_hwmod,
  587. .clk = "l3_div_ck",
  588. .user = OCP_USER_MPU | OCP_USER_SDMA,
  589. };
  590. /* mpu_private slave ports */
  591. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  592. &omap44xx_mpu__mpu_private,
  593. };
  594. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  595. .name = "mpu_private",
  596. .class = &omap44xx_mpu_bus_hwmod_class,
  597. .clkdm_name = "mpuss_clkdm",
  598. .slaves = omap44xx_mpu_private_slaves,
  599. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  600. };
  601. /*
  602. * Modules omap_hwmod structures
  603. *
  604. * The following IPs are excluded for the moment because:
  605. * - They do not need an explicit SW control using omap_hwmod API.
  606. * - They still need to be validated with the driver
  607. * properly adapted to omap_hwmod / omap_device
  608. *
  609. * c2c
  610. * c2c_target_fw
  611. * cm_core
  612. * cm_core_aon
  613. * ctrl_module_core
  614. * ctrl_module_pad_core
  615. * ctrl_module_pad_wkup
  616. * ctrl_module_wkup
  617. * debugss
  618. * efuse_ctrl_cust
  619. * efuse_ctrl_std
  620. * elm
  621. * emif1
  622. * emif2
  623. * fdif
  624. * gpmc
  625. * gpu
  626. * hdq1w
  627. * mcasp
  628. * mpu_c0
  629. * mpu_c1
  630. * ocmc_ram
  631. * ocp2scp_usb_phy
  632. * ocp_wp_noc
  633. * prcm_mpu
  634. * prm
  635. * scrm
  636. * sl2if
  637. * slimbus1
  638. * slimbus2
  639. * usb_host_fs
  640. * usb_host_hs
  641. * usb_phy_cm
  642. * usb_tll_hs
  643. * usim
  644. */
  645. /*
  646. * 'aess' class
  647. * audio engine sub system
  648. */
  649. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  650. .rev_offs = 0x0000,
  651. .sysc_offs = 0x0010,
  652. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  653. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  654. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  655. MSTANDBY_SMART_WKUP),
  656. .sysc_fields = &omap_hwmod_sysc_type2,
  657. };
  658. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  659. .name = "aess",
  660. .sysc = &omap44xx_aess_sysc,
  661. };
  662. /* aess */
  663. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  664. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  665. { .irq = -1 }
  666. };
  667. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  668. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  676. { .dma_req = -1 }
  677. };
  678. /* aess master ports */
  679. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  680. &omap44xx_aess__l4_abe,
  681. };
  682. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  683. {
  684. .pa_start = 0x401f1000,
  685. .pa_end = 0x401f13ff,
  686. .flags = ADDR_TYPE_RT
  687. },
  688. { }
  689. };
  690. /* l4_abe -> aess */
  691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  692. .master = &omap44xx_l4_abe_hwmod,
  693. .slave = &omap44xx_aess_hwmod,
  694. .clk = "ocp_abe_iclk",
  695. .addr = omap44xx_aess_addrs,
  696. .user = OCP_USER_MPU,
  697. };
  698. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  699. {
  700. .pa_start = 0x490f1000,
  701. .pa_end = 0x490f13ff,
  702. .flags = ADDR_TYPE_RT
  703. },
  704. { }
  705. };
  706. /* l4_abe -> aess (dma) */
  707. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  708. .master = &omap44xx_l4_abe_hwmod,
  709. .slave = &omap44xx_aess_hwmod,
  710. .clk = "ocp_abe_iclk",
  711. .addr = omap44xx_aess_dma_addrs,
  712. .user = OCP_USER_SDMA,
  713. };
  714. /* aess slave ports */
  715. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  716. &omap44xx_l4_abe__aess,
  717. &omap44xx_l4_abe__aess_dma,
  718. };
  719. static struct omap_hwmod omap44xx_aess_hwmod = {
  720. .name = "aess",
  721. .class = &omap44xx_aess_hwmod_class,
  722. .clkdm_name = "abe_clkdm",
  723. .mpu_irqs = omap44xx_aess_irqs,
  724. .sdma_reqs = omap44xx_aess_sdma_reqs,
  725. .main_clk = "aess_fck",
  726. .prcm = {
  727. .omap4 = {
  728. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  729. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  730. .modulemode = MODULEMODE_SWCTRL,
  731. },
  732. },
  733. .slaves = omap44xx_aess_slaves,
  734. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  735. .masters = omap44xx_aess_masters,
  736. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  737. };
  738. /*
  739. * 'bandgap' class
  740. * bangap reference for ldo regulators
  741. */
  742. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  743. .name = "bandgap",
  744. };
  745. /* bandgap */
  746. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  747. { .role = "fclk", .clk = "bandgap_fclk" },
  748. };
  749. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  750. .name = "bandgap",
  751. .class = &omap44xx_bandgap_hwmod_class,
  752. .clkdm_name = "l4_wkup_clkdm",
  753. .prcm = {
  754. .omap4 = {
  755. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  756. },
  757. },
  758. .opt_clks = bandgap_opt_clks,
  759. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  760. };
  761. /*
  762. * 'counter' class
  763. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  764. */
  765. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  766. .rev_offs = 0x0000,
  767. .sysc_offs = 0x0004,
  768. .sysc_flags = SYSC_HAS_SIDLEMODE,
  769. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  770. SIDLE_SMART_WKUP),
  771. .sysc_fields = &omap_hwmod_sysc_type1,
  772. };
  773. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  774. .name = "counter",
  775. .sysc = &omap44xx_counter_sysc,
  776. };
  777. /* counter_32k */
  778. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  779. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  780. {
  781. .pa_start = 0x4a304000,
  782. .pa_end = 0x4a30401f,
  783. .flags = ADDR_TYPE_RT
  784. },
  785. { }
  786. };
  787. /* l4_wkup -> counter_32k */
  788. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  789. .master = &omap44xx_l4_wkup_hwmod,
  790. .slave = &omap44xx_counter_32k_hwmod,
  791. .clk = "l4_wkup_clk_mux_ck",
  792. .addr = omap44xx_counter_32k_addrs,
  793. .user = OCP_USER_MPU | OCP_USER_SDMA,
  794. };
  795. /* counter_32k slave ports */
  796. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  797. &omap44xx_l4_wkup__counter_32k,
  798. };
  799. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  800. .name = "counter_32k",
  801. .class = &omap44xx_counter_hwmod_class,
  802. .clkdm_name = "l4_wkup_clkdm",
  803. .flags = HWMOD_SWSUP_SIDLE,
  804. .main_clk = "sys_32k_ck",
  805. .prcm = {
  806. .omap4 = {
  807. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  808. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  809. },
  810. },
  811. .slaves = omap44xx_counter_32k_slaves,
  812. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  813. };
  814. /*
  815. * 'dma' class
  816. * dma controller for data exchange between memory to memory (i.e. internal or
  817. * external memory) and gp peripherals to memory or memory to gp peripherals
  818. */
  819. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  820. .rev_offs = 0x0000,
  821. .sysc_offs = 0x002c,
  822. .syss_offs = 0x0028,
  823. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  824. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  825. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  826. SYSS_HAS_RESET_STATUS),
  827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  828. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  829. .sysc_fields = &omap_hwmod_sysc_type1,
  830. };
  831. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  832. .name = "dma",
  833. .sysc = &omap44xx_dma_sysc,
  834. };
  835. /* dma dev_attr */
  836. static struct omap_dma_dev_attr dma_dev_attr = {
  837. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  838. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  839. .lch_count = 32,
  840. };
  841. /* dma_system */
  842. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  843. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  844. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  845. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  846. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  847. { .irq = -1 }
  848. };
  849. /* dma_system master ports */
  850. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  851. &omap44xx_dma_system__l3_main_2,
  852. };
  853. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  854. {
  855. .pa_start = 0x4a056000,
  856. .pa_end = 0x4a056fff,
  857. .flags = ADDR_TYPE_RT
  858. },
  859. { }
  860. };
  861. /* l4_cfg -> dma_system */
  862. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  863. .master = &omap44xx_l4_cfg_hwmod,
  864. .slave = &omap44xx_dma_system_hwmod,
  865. .clk = "l4_div_ck",
  866. .addr = omap44xx_dma_system_addrs,
  867. .user = OCP_USER_MPU | OCP_USER_SDMA,
  868. };
  869. /* dma_system slave ports */
  870. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  871. &omap44xx_l4_cfg__dma_system,
  872. };
  873. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  874. .name = "dma_system",
  875. .class = &omap44xx_dma_hwmod_class,
  876. .clkdm_name = "l3_dma_clkdm",
  877. .mpu_irqs = omap44xx_dma_system_irqs,
  878. .main_clk = "l3_div_ck",
  879. .prcm = {
  880. .omap4 = {
  881. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  882. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  883. },
  884. },
  885. .dev_attr = &dma_dev_attr,
  886. .slaves = omap44xx_dma_system_slaves,
  887. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  888. .masters = omap44xx_dma_system_masters,
  889. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  890. };
  891. /*
  892. * 'dmic' class
  893. * digital microphone controller
  894. */
  895. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  896. .rev_offs = 0x0000,
  897. .sysc_offs = 0x0010,
  898. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  899. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  900. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  901. SIDLE_SMART_WKUP),
  902. .sysc_fields = &omap_hwmod_sysc_type2,
  903. };
  904. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  905. .name = "dmic",
  906. .sysc = &omap44xx_dmic_sysc,
  907. };
  908. /* dmic */
  909. static struct omap_hwmod omap44xx_dmic_hwmod;
  910. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  911. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  912. { .irq = -1 }
  913. };
  914. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  915. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  916. { .dma_req = -1 }
  917. };
  918. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  919. {
  920. .name = "mpu",
  921. .pa_start = 0x4012e000,
  922. .pa_end = 0x4012e07f,
  923. .flags = ADDR_TYPE_RT
  924. },
  925. { }
  926. };
  927. /* l4_abe -> dmic */
  928. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  929. .master = &omap44xx_l4_abe_hwmod,
  930. .slave = &omap44xx_dmic_hwmod,
  931. .clk = "ocp_abe_iclk",
  932. .addr = omap44xx_dmic_addrs,
  933. .user = OCP_USER_MPU,
  934. };
  935. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  936. {
  937. .name = "dma",
  938. .pa_start = 0x4902e000,
  939. .pa_end = 0x4902e07f,
  940. .flags = ADDR_TYPE_RT
  941. },
  942. { }
  943. };
  944. /* l4_abe -> dmic (dma) */
  945. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  946. .master = &omap44xx_l4_abe_hwmod,
  947. .slave = &omap44xx_dmic_hwmod,
  948. .clk = "ocp_abe_iclk",
  949. .addr = omap44xx_dmic_dma_addrs,
  950. .user = OCP_USER_SDMA,
  951. };
  952. /* dmic slave ports */
  953. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  954. &omap44xx_l4_abe__dmic,
  955. &omap44xx_l4_abe__dmic_dma,
  956. };
  957. static struct omap_hwmod omap44xx_dmic_hwmod = {
  958. .name = "dmic",
  959. .class = &omap44xx_dmic_hwmod_class,
  960. .clkdm_name = "abe_clkdm",
  961. .mpu_irqs = omap44xx_dmic_irqs,
  962. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  963. .main_clk = "dmic_fck",
  964. .prcm = {
  965. .omap4 = {
  966. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  967. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  968. .modulemode = MODULEMODE_SWCTRL,
  969. },
  970. },
  971. .slaves = omap44xx_dmic_slaves,
  972. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  973. };
  974. /*
  975. * 'dsp' class
  976. * dsp sub-system
  977. */
  978. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  979. .name = "dsp",
  980. };
  981. /* dsp */
  982. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  983. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  984. { .irq = -1 }
  985. };
  986. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  987. { .name = "dsp", .rst_shift = 0 },
  988. { .name = "mmu_cache", .rst_shift = 1 },
  989. };
  990. /* dsp -> iva */
  991. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  992. .master = &omap44xx_dsp_hwmod,
  993. .slave = &omap44xx_iva_hwmod,
  994. .clk = "dpll_iva_m5x2_ck",
  995. };
  996. /* dsp master ports */
  997. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  998. &omap44xx_dsp__l3_main_1,
  999. &omap44xx_dsp__l4_abe,
  1000. &omap44xx_dsp__iva,
  1001. };
  1002. /* l4_cfg -> dsp */
  1003. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1004. .master = &omap44xx_l4_cfg_hwmod,
  1005. .slave = &omap44xx_dsp_hwmod,
  1006. .clk = "l4_div_ck",
  1007. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1008. };
  1009. /* dsp slave ports */
  1010. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1011. &omap44xx_l4_cfg__dsp,
  1012. };
  1013. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1014. .name = "dsp",
  1015. .class = &omap44xx_dsp_hwmod_class,
  1016. .clkdm_name = "tesla_clkdm",
  1017. .mpu_irqs = omap44xx_dsp_irqs,
  1018. .rst_lines = omap44xx_dsp_resets,
  1019. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1020. .main_clk = "dsp_fck",
  1021. .prcm = {
  1022. .omap4 = {
  1023. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1024. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1025. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1026. .modulemode = MODULEMODE_HWCTRL,
  1027. },
  1028. },
  1029. .slaves = omap44xx_dsp_slaves,
  1030. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1031. .masters = omap44xx_dsp_masters,
  1032. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1033. };
  1034. /*
  1035. * 'dss' class
  1036. * display sub-system
  1037. */
  1038. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1039. .rev_offs = 0x0000,
  1040. .syss_offs = 0x0014,
  1041. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1042. };
  1043. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1044. .name = "dss",
  1045. .sysc = &omap44xx_dss_sysc,
  1046. .reset = omap_dss_reset,
  1047. };
  1048. /* dss */
  1049. /* dss master ports */
  1050. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1051. &omap44xx_dss__l3_main_1,
  1052. };
  1053. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1054. {
  1055. .pa_start = 0x58000000,
  1056. .pa_end = 0x5800007f,
  1057. .flags = ADDR_TYPE_RT
  1058. },
  1059. { }
  1060. };
  1061. /* l3_main_2 -> dss */
  1062. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1063. .master = &omap44xx_l3_main_2_hwmod,
  1064. .slave = &omap44xx_dss_hwmod,
  1065. .clk = "dss_fck",
  1066. .addr = omap44xx_dss_dma_addrs,
  1067. .user = OCP_USER_SDMA,
  1068. };
  1069. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1070. {
  1071. .pa_start = 0x48040000,
  1072. .pa_end = 0x4804007f,
  1073. .flags = ADDR_TYPE_RT
  1074. },
  1075. { }
  1076. };
  1077. /* l4_per -> dss */
  1078. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1079. .master = &omap44xx_l4_per_hwmod,
  1080. .slave = &omap44xx_dss_hwmod,
  1081. .clk = "l4_div_ck",
  1082. .addr = omap44xx_dss_addrs,
  1083. .user = OCP_USER_MPU,
  1084. };
  1085. /* dss slave ports */
  1086. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1087. &omap44xx_l3_main_2__dss,
  1088. &omap44xx_l4_per__dss,
  1089. };
  1090. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1091. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1092. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1093. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1094. };
  1095. static struct omap_hwmod omap44xx_dss_hwmod = {
  1096. .name = "dss_core",
  1097. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1098. .class = &omap44xx_dss_hwmod_class,
  1099. .clkdm_name = "l3_dss_clkdm",
  1100. .main_clk = "dss_dss_clk",
  1101. .prcm = {
  1102. .omap4 = {
  1103. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1104. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1105. },
  1106. },
  1107. .opt_clks = dss_opt_clks,
  1108. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1109. .slaves = omap44xx_dss_slaves,
  1110. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1111. .masters = omap44xx_dss_masters,
  1112. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1113. };
  1114. /*
  1115. * 'dispc' class
  1116. * display controller
  1117. */
  1118. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1119. .rev_offs = 0x0000,
  1120. .sysc_offs = 0x0010,
  1121. .syss_offs = 0x0014,
  1122. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1123. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1124. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1125. SYSS_HAS_RESET_STATUS),
  1126. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1127. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1128. .sysc_fields = &omap_hwmod_sysc_type1,
  1129. };
  1130. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1131. .name = "dispc",
  1132. .sysc = &omap44xx_dispc_sysc,
  1133. };
  1134. /* dss_dispc */
  1135. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1136. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1137. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1138. { .irq = -1 }
  1139. };
  1140. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1141. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1142. { .dma_req = -1 }
  1143. };
  1144. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1145. {
  1146. .pa_start = 0x58001000,
  1147. .pa_end = 0x58001fff,
  1148. .flags = ADDR_TYPE_RT
  1149. },
  1150. { }
  1151. };
  1152. /* l3_main_2 -> dss_dispc */
  1153. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1154. .master = &omap44xx_l3_main_2_hwmod,
  1155. .slave = &omap44xx_dss_dispc_hwmod,
  1156. .clk = "dss_fck",
  1157. .addr = omap44xx_dss_dispc_dma_addrs,
  1158. .user = OCP_USER_SDMA,
  1159. };
  1160. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1161. {
  1162. .pa_start = 0x48041000,
  1163. .pa_end = 0x48041fff,
  1164. .flags = ADDR_TYPE_RT
  1165. },
  1166. { }
  1167. };
  1168. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1169. .manager_count = 3,
  1170. .has_framedonetv_irq = 1
  1171. };
  1172. /* l4_per -> dss_dispc */
  1173. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1174. .master = &omap44xx_l4_per_hwmod,
  1175. .slave = &omap44xx_dss_dispc_hwmod,
  1176. .clk = "l4_div_ck",
  1177. .addr = omap44xx_dss_dispc_addrs,
  1178. .user = OCP_USER_MPU,
  1179. };
  1180. /* dss_dispc slave ports */
  1181. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1182. &omap44xx_l3_main_2__dss_dispc,
  1183. &omap44xx_l4_per__dss_dispc,
  1184. };
  1185. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1186. .name = "dss_dispc",
  1187. .class = &omap44xx_dispc_hwmod_class,
  1188. .clkdm_name = "l3_dss_clkdm",
  1189. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1190. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1191. .main_clk = "dss_dss_clk",
  1192. .prcm = {
  1193. .omap4 = {
  1194. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1195. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1196. },
  1197. },
  1198. .slaves = omap44xx_dss_dispc_slaves,
  1199. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1200. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1201. };
  1202. /*
  1203. * 'dsi' class
  1204. * display serial interface controller
  1205. */
  1206. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1207. .rev_offs = 0x0000,
  1208. .sysc_offs = 0x0010,
  1209. .syss_offs = 0x0014,
  1210. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1211. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1212. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1213. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1214. .sysc_fields = &omap_hwmod_sysc_type1,
  1215. };
  1216. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1217. .name = "dsi",
  1218. .sysc = &omap44xx_dsi_sysc,
  1219. };
  1220. /* dss_dsi1 */
  1221. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1222. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1223. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1224. { .irq = -1 }
  1225. };
  1226. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1227. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1228. { .dma_req = -1 }
  1229. };
  1230. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1231. {
  1232. .pa_start = 0x58004000,
  1233. .pa_end = 0x580041ff,
  1234. .flags = ADDR_TYPE_RT
  1235. },
  1236. { }
  1237. };
  1238. /* l3_main_2 -> dss_dsi1 */
  1239. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1240. .master = &omap44xx_l3_main_2_hwmod,
  1241. .slave = &omap44xx_dss_dsi1_hwmod,
  1242. .clk = "dss_fck",
  1243. .addr = omap44xx_dss_dsi1_dma_addrs,
  1244. .user = OCP_USER_SDMA,
  1245. };
  1246. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1247. {
  1248. .pa_start = 0x48044000,
  1249. .pa_end = 0x480441ff,
  1250. .flags = ADDR_TYPE_RT
  1251. },
  1252. { }
  1253. };
  1254. /* l4_per -> dss_dsi1 */
  1255. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1256. .master = &omap44xx_l4_per_hwmod,
  1257. .slave = &omap44xx_dss_dsi1_hwmod,
  1258. .clk = "l4_div_ck",
  1259. .addr = omap44xx_dss_dsi1_addrs,
  1260. .user = OCP_USER_MPU,
  1261. };
  1262. /* dss_dsi1 slave ports */
  1263. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1264. &omap44xx_l3_main_2__dss_dsi1,
  1265. &omap44xx_l4_per__dss_dsi1,
  1266. };
  1267. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1268. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1269. };
  1270. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1271. .name = "dss_dsi1",
  1272. .class = &omap44xx_dsi_hwmod_class,
  1273. .clkdm_name = "l3_dss_clkdm",
  1274. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1275. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1276. .main_clk = "dss_dss_clk",
  1277. .prcm = {
  1278. .omap4 = {
  1279. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1280. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1281. },
  1282. },
  1283. .opt_clks = dss_dsi1_opt_clks,
  1284. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1285. .slaves = omap44xx_dss_dsi1_slaves,
  1286. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1287. };
  1288. /* dss_dsi2 */
  1289. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1290. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1291. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1292. { .irq = -1 }
  1293. };
  1294. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1295. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1296. { .dma_req = -1 }
  1297. };
  1298. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1299. {
  1300. .pa_start = 0x58005000,
  1301. .pa_end = 0x580051ff,
  1302. .flags = ADDR_TYPE_RT
  1303. },
  1304. { }
  1305. };
  1306. /* l3_main_2 -> dss_dsi2 */
  1307. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1308. .master = &omap44xx_l3_main_2_hwmod,
  1309. .slave = &omap44xx_dss_dsi2_hwmod,
  1310. .clk = "dss_fck",
  1311. .addr = omap44xx_dss_dsi2_dma_addrs,
  1312. .user = OCP_USER_SDMA,
  1313. };
  1314. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1315. {
  1316. .pa_start = 0x48045000,
  1317. .pa_end = 0x480451ff,
  1318. .flags = ADDR_TYPE_RT
  1319. },
  1320. { }
  1321. };
  1322. /* l4_per -> dss_dsi2 */
  1323. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1324. .master = &omap44xx_l4_per_hwmod,
  1325. .slave = &omap44xx_dss_dsi2_hwmod,
  1326. .clk = "l4_div_ck",
  1327. .addr = omap44xx_dss_dsi2_addrs,
  1328. .user = OCP_USER_MPU,
  1329. };
  1330. /* dss_dsi2 slave ports */
  1331. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1332. &omap44xx_l3_main_2__dss_dsi2,
  1333. &omap44xx_l4_per__dss_dsi2,
  1334. };
  1335. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1336. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1337. };
  1338. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1339. .name = "dss_dsi2",
  1340. .class = &omap44xx_dsi_hwmod_class,
  1341. .clkdm_name = "l3_dss_clkdm",
  1342. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1343. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1344. .main_clk = "dss_dss_clk",
  1345. .prcm = {
  1346. .omap4 = {
  1347. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1348. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1349. },
  1350. },
  1351. .opt_clks = dss_dsi2_opt_clks,
  1352. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1353. .slaves = omap44xx_dss_dsi2_slaves,
  1354. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1355. };
  1356. /*
  1357. * 'hdmi' class
  1358. * hdmi controller
  1359. */
  1360. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1361. .rev_offs = 0x0000,
  1362. .sysc_offs = 0x0010,
  1363. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1364. SYSC_HAS_SOFTRESET),
  1365. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1366. SIDLE_SMART_WKUP),
  1367. .sysc_fields = &omap_hwmod_sysc_type2,
  1368. };
  1369. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1370. .name = "hdmi",
  1371. .sysc = &omap44xx_hdmi_sysc,
  1372. };
  1373. /* dss_hdmi */
  1374. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1375. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1376. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1377. { .irq = -1 }
  1378. };
  1379. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1380. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1381. { .dma_req = -1 }
  1382. };
  1383. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1384. {
  1385. .pa_start = 0x58006000,
  1386. .pa_end = 0x58006fff,
  1387. .flags = ADDR_TYPE_RT
  1388. },
  1389. { }
  1390. };
  1391. /* l3_main_2 -> dss_hdmi */
  1392. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1393. .master = &omap44xx_l3_main_2_hwmod,
  1394. .slave = &omap44xx_dss_hdmi_hwmod,
  1395. .clk = "dss_fck",
  1396. .addr = omap44xx_dss_hdmi_dma_addrs,
  1397. .user = OCP_USER_SDMA,
  1398. };
  1399. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1400. {
  1401. .pa_start = 0x48046000,
  1402. .pa_end = 0x48046fff,
  1403. .flags = ADDR_TYPE_RT
  1404. },
  1405. { }
  1406. };
  1407. /* l4_per -> dss_hdmi */
  1408. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1409. .master = &omap44xx_l4_per_hwmod,
  1410. .slave = &omap44xx_dss_hdmi_hwmod,
  1411. .clk = "l4_div_ck",
  1412. .addr = omap44xx_dss_hdmi_addrs,
  1413. .user = OCP_USER_MPU,
  1414. };
  1415. /* dss_hdmi slave ports */
  1416. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1417. &omap44xx_l3_main_2__dss_hdmi,
  1418. &omap44xx_l4_per__dss_hdmi,
  1419. };
  1420. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1421. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1422. };
  1423. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1424. .name = "dss_hdmi",
  1425. .class = &omap44xx_hdmi_hwmod_class,
  1426. .clkdm_name = "l3_dss_clkdm",
  1427. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1428. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1429. .main_clk = "dss_48mhz_clk",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1434. },
  1435. },
  1436. .opt_clks = dss_hdmi_opt_clks,
  1437. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1438. .slaves = omap44xx_dss_hdmi_slaves,
  1439. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1440. };
  1441. /*
  1442. * 'rfbi' class
  1443. * remote frame buffer interface
  1444. */
  1445. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1446. .rev_offs = 0x0000,
  1447. .sysc_offs = 0x0010,
  1448. .syss_offs = 0x0014,
  1449. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1450. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1451. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1452. .sysc_fields = &omap_hwmod_sysc_type1,
  1453. };
  1454. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1455. .name = "rfbi",
  1456. .sysc = &omap44xx_rfbi_sysc,
  1457. };
  1458. /* dss_rfbi */
  1459. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1460. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1461. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1462. { .dma_req = -1 }
  1463. };
  1464. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1465. {
  1466. .pa_start = 0x58002000,
  1467. .pa_end = 0x580020ff,
  1468. .flags = ADDR_TYPE_RT
  1469. },
  1470. { }
  1471. };
  1472. /* l3_main_2 -> dss_rfbi */
  1473. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1474. .master = &omap44xx_l3_main_2_hwmod,
  1475. .slave = &omap44xx_dss_rfbi_hwmod,
  1476. .clk = "dss_fck",
  1477. .addr = omap44xx_dss_rfbi_dma_addrs,
  1478. .user = OCP_USER_SDMA,
  1479. };
  1480. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1481. {
  1482. .pa_start = 0x48042000,
  1483. .pa_end = 0x480420ff,
  1484. .flags = ADDR_TYPE_RT
  1485. },
  1486. { }
  1487. };
  1488. /* l4_per -> dss_rfbi */
  1489. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1490. .master = &omap44xx_l4_per_hwmod,
  1491. .slave = &omap44xx_dss_rfbi_hwmod,
  1492. .clk = "l4_div_ck",
  1493. .addr = omap44xx_dss_rfbi_addrs,
  1494. .user = OCP_USER_MPU,
  1495. };
  1496. /* dss_rfbi slave ports */
  1497. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1498. &omap44xx_l3_main_2__dss_rfbi,
  1499. &omap44xx_l4_per__dss_rfbi,
  1500. };
  1501. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1502. { .role = "ick", .clk = "dss_fck" },
  1503. };
  1504. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1505. .name = "dss_rfbi",
  1506. .class = &omap44xx_rfbi_hwmod_class,
  1507. .clkdm_name = "l3_dss_clkdm",
  1508. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1509. .main_clk = "dss_dss_clk",
  1510. .prcm = {
  1511. .omap4 = {
  1512. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1513. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1514. },
  1515. },
  1516. .opt_clks = dss_rfbi_opt_clks,
  1517. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1518. .slaves = omap44xx_dss_rfbi_slaves,
  1519. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1520. };
  1521. /*
  1522. * 'venc' class
  1523. * video encoder
  1524. */
  1525. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1526. .name = "venc",
  1527. };
  1528. /* dss_venc */
  1529. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1530. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1531. {
  1532. .pa_start = 0x58003000,
  1533. .pa_end = 0x580030ff,
  1534. .flags = ADDR_TYPE_RT
  1535. },
  1536. { }
  1537. };
  1538. /* l3_main_2 -> dss_venc */
  1539. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1540. .master = &omap44xx_l3_main_2_hwmod,
  1541. .slave = &omap44xx_dss_venc_hwmod,
  1542. .clk = "dss_fck",
  1543. .addr = omap44xx_dss_venc_dma_addrs,
  1544. .user = OCP_USER_SDMA,
  1545. };
  1546. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1547. {
  1548. .pa_start = 0x48043000,
  1549. .pa_end = 0x480430ff,
  1550. .flags = ADDR_TYPE_RT
  1551. },
  1552. { }
  1553. };
  1554. /* l4_per -> dss_venc */
  1555. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1556. .master = &omap44xx_l4_per_hwmod,
  1557. .slave = &omap44xx_dss_venc_hwmod,
  1558. .clk = "l4_div_ck",
  1559. .addr = omap44xx_dss_venc_addrs,
  1560. .user = OCP_USER_MPU,
  1561. };
  1562. /* dss_venc slave ports */
  1563. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1564. &omap44xx_l3_main_2__dss_venc,
  1565. &omap44xx_l4_per__dss_venc,
  1566. };
  1567. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1568. .name = "dss_venc",
  1569. .class = &omap44xx_venc_hwmod_class,
  1570. .clkdm_name = "l3_dss_clkdm",
  1571. .main_clk = "dss_tv_clk",
  1572. .prcm = {
  1573. .omap4 = {
  1574. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1575. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1576. },
  1577. },
  1578. .slaves = omap44xx_dss_venc_slaves,
  1579. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1580. };
  1581. /*
  1582. * 'gpio' class
  1583. * general purpose io module
  1584. */
  1585. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1586. .rev_offs = 0x0000,
  1587. .sysc_offs = 0x0010,
  1588. .syss_offs = 0x0114,
  1589. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1590. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1591. SYSS_HAS_RESET_STATUS),
  1592. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1593. SIDLE_SMART_WKUP),
  1594. .sysc_fields = &omap_hwmod_sysc_type1,
  1595. };
  1596. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1597. .name = "gpio",
  1598. .sysc = &omap44xx_gpio_sysc,
  1599. .rev = 2,
  1600. };
  1601. /* gpio dev_attr */
  1602. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1603. .bank_width = 32,
  1604. .dbck_flag = true,
  1605. };
  1606. /* gpio1 */
  1607. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1608. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1609. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1610. { .irq = -1 }
  1611. };
  1612. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1613. {
  1614. .pa_start = 0x4a310000,
  1615. .pa_end = 0x4a3101ff,
  1616. .flags = ADDR_TYPE_RT
  1617. },
  1618. { }
  1619. };
  1620. /* l4_wkup -> gpio1 */
  1621. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1622. .master = &omap44xx_l4_wkup_hwmod,
  1623. .slave = &omap44xx_gpio1_hwmod,
  1624. .clk = "l4_wkup_clk_mux_ck",
  1625. .addr = omap44xx_gpio1_addrs,
  1626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1627. };
  1628. /* gpio1 slave ports */
  1629. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1630. &omap44xx_l4_wkup__gpio1,
  1631. };
  1632. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1633. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1634. };
  1635. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1636. .name = "gpio1",
  1637. .class = &omap44xx_gpio_hwmod_class,
  1638. .clkdm_name = "l4_wkup_clkdm",
  1639. .mpu_irqs = omap44xx_gpio1_irqs,
  1640. .main_clk = "gpio1_ick",
  1641. .prcm = {
  1642. .omap4 = {
  1643. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1644. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1645. .modulemode = MODULEMODE_HWCTRL,
  1646. },
  1647. },
  1648. .opt_clks = gpio1_opt_clks,
  1649. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1650. .dev_attr = &gpio_dev_attr,
  1651. .slaves = omap44xx_gpio1_slaves,
  1652. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1653. };
  1654. /* gpio2 */
  1655. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1656. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1657. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1658. { .irq = -1 }
  1659. };
  1660. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1661. {
  1662. .pa_start = 0x48055000,
  1663. .pa_end = 0x480551ff,
  1664. .flags = ADDR_TYPE_RT
  1665. },
  1666. { }
  1667. };
  1668. /* l4_per -> gpio2 */
  1669. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1670. .master = &omap44xx_l4_per_hwmod,
  1671. .slave = &omap44xx_gpio2_hwmod,
  1672. .clk = "l4_div_ck",
  1673. .addr = omap44xx_gpio2_addrs,
  1674. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1675. };
  1676. /* gpio2 slave ports */
  1677. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1678. &omap44xx_l4_per__gpio2,
  1679. };
  1680. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1681. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1682. };
  1683. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1684. .name = "gpio2",
  1685. .class = &omap44xx_gpio_hwmod_class,
  1686. .clkdm_name = "l4_per_clkdm",
  1687. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1688. .mpu_irqs = omap44xx_gpio2_irqs,
  1689. .main_clk = "gpio2_ick",
  1690. .prcm = {
  1691. .omap4 = {
  1692. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1693. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1694. .modulemode = MODULEMODE_HWCTRL,
  1695. },
  1696. },
  1697. .opt_clks = gpio2_opt_clks,
  1698. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1699. .dev_attr = &gpio_dev_attr,
  1700. .slaves = omap44xx_gpio2_slaves,
  1701. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1702. };
  1703. /* gpio3 */
  1704. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1705. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1706. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1707. { .irq = -1 }
  1708. };
  1709. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1710. {
  1711. .pa_start = 0x48057000,
  1712. .pa_end = 0x480571ff,
  1713. .flags = ADDR_TYPE_RT
  1714. },
  1715. { }
  1716. };
  1717. /* l4_per -> gpio3 */
  1718. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1719. .master = &omap44xx_l4_per_hwmod,
  1720. .slave = &omap44xx_gpio3_hwmod,
  1721. .clk = "l4_div_ck",
  1722. .addr = omap44xx_gpio3_addrs,
  1723. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1724. };
  1725. /* gpio3 slave ports */
  1726. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1727. &omap44xx_l4_per__gpio3,
  1728. };
  1729. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1730. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1731. };
  1732. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1733. .name = "gpio3",
  1734. .class = &omap44xx_gpio_hwmod_class,
  1735. .clkdm_name = "l4_per_clkdm",
  1736. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1737. .mpu_irqs = omap44xx_gpio3_irqs,
  1738. .main_clk = "gpio3_ick",
  1739. .prcm = {
  1740. .omap4 = {
  1741. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1742. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1743. .modulemode = MODULEMODE_HWCTRL,
  1744. },
  1745. },
  1746. .opt_clks = gpio3_opt_clks,
  1747. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1748. .dev_attr = &gpio_dev_attr,
  1749. .slaves = omap44xx_gpio3_slaves,
  1750. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1751. };
  1752. /* gpio4 */
  1753. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1754. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1755. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1756. { .irq = -1 }
  1757. };
  1758. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1759. {
  1760. .pa_start = 0x48059000,
  1761. .pa_end = 0x480591ff,
  1762. .flags = ADDR_TYPE_RT
  1763. },
  1764. { }
  1765. };
  1766. /* l4_per -> gpio4 */
  1767. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1768. .master = &omap44xx_l4_per_hwmod,
  1769. .slave = &omap44xx_gpio4_hwmod,
  1770. .clk = "l4_div_ck",
  1771. .addr = omap44xx_gpio4_addrs,
  1772. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1773. };
  1774. /* gpio4 slave ports */
  1775. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1776. &omap44xx_l4_per__gpio4,
  1777. };
  1778. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1779. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1780. };
  1781. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1782. .name = "gpio4",
  1783. .class = &omap44xx_gpio_hwmod_class,
  1784. .clkdm_name = "l4_per_clkdm",
  1785. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1786. .mpu_irqs = omap44xx_gpio4_irqs,
  1787. .main_clk = "gpio4_ick",
  1788. .prcm = {
  1789. .omap4 = {
  1790. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1791. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1792. .modulemode = MODULEMODE_HWCTRL,
  1793. },
  1794. },
  1795. .opt_clks = gpio4_opt_clks,
  1796. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1797. .dev_attr = &gpio_dev_attr,
  1798. .slaves = omap44xx_gpio4_slaves,
  1799. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1800. };
  1801. /* gpio5 */
  1802. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1803. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1804. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1805. { .irq = -1 }
  1806. };
  1807. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1808. {
  1809. .pa_start = 0x4805b000,
  1810. .pa_end = 0x4805b1ff,
  1811. .flags = ADDR_TYPE_RT
  1812. },
  1813. { }
  1814. };
  1815. /* l4_per -> gpio5 */
  1816. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1817. .master = &omap44xx_l4_per_hwmod,
  1818. .slave = &omap44xx_gpio5_hwmod,
  1819. .clk = "l4_div_ck",
  1820. .addr = omap44xx_gpio5_addrs,
  1821. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1822. };
  1823. /* gpio5 slave ports */
  1824. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1825. &omap44xx_l4_per__gpio5,
  1826. };
  1827. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1828. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1829. };
  1830. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1831. .name = "gpio5",
  1832. .class = &omap44xx_gpio_hwmod_class,
  1833. .clkdm_name = "l4_per_clkdm",
  1834. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1835. .mpu_irqs = omap44xx_gpio5_irqs,
  1836. .main_clk = "gpio5_ick",
  1837. .prcm = {
  1838. .omap4 = {
  1839. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1840. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1841. .modulemode = MODULEMODE_HWCTRL,
  1842. },
  1843. },
  1844. .opt_clks = gpio5_opt_clks,
  1845. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1846. .dev_attr = &gpio_dev_attr,
  1847. .slaves = omap44xx_gpio5_slaves,
  1848. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1849. };
  1850. /* gpio6 */
  1851. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1852. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1853. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1854. { .irq = -1 }
  1855. };
  1856. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1857. {
  1858. .pa_start = 0x4805d000,
  1859. .pa_end = 0x4805d1ff,
  1860. .flags = ADDR_TYPE_RT
  1861. },
  1862. { }
  1863. };
  1864. /* l4_per -> gpio6 */
  1865. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1866. .master = &omap44xx_l4_per_hwmod,
  1867. .slave = &omap44xx_gpio6_hwmod,
  1868. .clk = "l4_div_ck",
  1869. .addr = omap44xx_gpio6_addrs,
  1870. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1871. };
  1872. /* gpio6 slave ports */
  1873. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1874. &omap44xx_l4_per__gpio6,
  1875. };
  1876. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1877. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1878. };
  1879. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1880. .name = "gpio6",
  1881. .class = &omap44xx_gpio_hwmod_class,
  1882. .clkdm_name = "l4_per_clkdm",
  1883. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1884. .mpu_irqs = omap44xx_gpio6_irqs,
  1885. .main_clk = "gpio6_ick",
  1886. .prcm = {
  1887. .omap4 = {
  1888. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1889. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1890. .modulemode = MODULEMODE_HWCTRL,
  1891. },
  1892. },
  1893. .opt_clks = gpio6_opt_clks,
  1894. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1895. .dev_attr = &gpio_dev_attr,
  1896. .slaves = omap44xx_gpio6_slaves,
  1897. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1898. };
  1899. /*
  1900. * 'hsi' class
  1901. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1902. * serial if)
  1903. */
  1904. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1905. .rev_offs = 0x0000,
  1906. .sysc_offs = 0x0010,
  1907. .syss_offs = 0x0014,
  1908. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1909. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1910. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1912. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1913. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1914. .sysc_fields = &omap_hwmod_sysc_type1,
  1915. };
  1916. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1917. .name = "hsi",
  1918. .sysc = &omap44xx_hsi_sysc,
  1919. };
  1920. /* hsi */
  1921. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1922. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1923. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1924. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1925. { .irq = -1 }
  1926. };
  1927. /* hsi master ports */
  1928. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1929. &omap44xx_hsi__l3_main_2,
  1930. };
  1931. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1932. {
  1933. .pa_start = 0x4a058000,
  1934. .pa_end = 0x4a05bfff,
  1935. .flags = ADDR_TYPE_RT
  1936. },
  1937. { }
  1938. };
  1939. /* l4_cfg -> hsi */
  1940. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1941. .master = &omap44xx_l4_cfg_hwmod,
  1942. .slave = &omap44xx_hsi_hwmod,
  1943. .clk = "l4_div_ck",
  1944. .addr = omap44xx_hsi_addrs,
  1945. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1946. };
  1947. /* hsi slave ports */
  1948. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1949. &omap44xx_l4_cfg__hsi,
  1950. };
  1951. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1952. .name = "hsi",
  1953. .class = &omap44xx_hsi_hwmod_class,
  1954. .clkdm_name = "l3_init_clkdm",
  1955. .mpu_irqs = omap44xx_hsi_irqs,
  1956. .main_clk = "hsi_fck",
  1957. .prcm = {
  1958. .omap4 = {
  1959. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1960. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1961. .modulemode = MODULEMODE_HWCTRL,
  1962. },
  1963. },
  1964. .slaves = omap44xx_hsi_slaves,
  1965. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1966. .masters = omap44xx_hsi_masters,
  1967. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1968. };
  1969. /*
  1970. * 'i2c' class
  1971. * multimaster high-speed i2c controller
  1972. */
  1973. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1974. .sysc_offs = 0x0010,
  1975. .syss_offs = 0x0090,
  1976. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1977. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1978. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1979. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1980. SIDLE_SMART_WKUP),
  1981. .clockact = CLOCKACT_TEST_ICLK,
  1982. .sysc_fields = &omap_hwmod_sysc_type1,
  1983. };
  1984. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1985. .name = "i2c",
  1986. .sysc = &omap44xx_i2c_sysc,
  1987. .rev = OMAP_I2C_IP_VERSION_2,
  1988. .reset = &omap_i2c_reset,
  1989. };
  1990. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1991. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1992. };
  1993. /* i2c1 */
  1994. static struct omap_hwmod omap44xx_i2c1_hwmod;
  1995. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1996. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1997. { .irq = -1 }
  1998. };
  1999. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2000. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2002. { .dma_req = -1 }
  2003. };
  2004. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2005. {
  2006. .pa_start = 0x48070000,
  2007. .pa_end = 0x480700ff,
  2008. .flags = ADDR_TYPE_RT
  2009. },
  2010. { }
  2011. };
  2012. /* l4_per -> i2c1 */
  2013. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2014. .master = &omap44xx_l4_per_hwmod,
  2015. .slave = &omap44xx_i2c1_hwmod,
  2016. .clk = "l4_div_ck",
  2017. .addr = omap44xx_i2c1_addrs,
  2018. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2019. };
  2020. /* i2c1 slave ports */
  2021. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2022. &omap44xx_l4_per__i2c1,
  2023. };
  2024. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2025. .name = "i2c1",
  2026. .class = &omap44xx_i2c_hwmod_class,
  2027. .clkdm_name = "l4_per_clkdm",
  2028. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2029. .mpu_irqs = omap44xx_i2c1_irqs,
  2030. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2031. .main_clk = "i2c1_fck",
  2032. .prcm = {
  2033. .omap4 = {
  2034. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2035. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2036. .modulemode = MODULEMODE_SWCTRL,
  2037. },
  2038. },
  2039. .slaves = omap44xx_i2c1_slaves,
  2040. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2041. .dev_attr = &i2c_dev_attr,
  2042. };
  2043. /* i2c2 */
  2044. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2045. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2046. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2047. { .irq = -1 }
  2048. };
  2049. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2050. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2051. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2052. { .dma_req = -1 }
  2053. };
  2054. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2055. {
  2056. .pa_start = 0x48072000,
  2057. .pa_end = 0x480720ff,
  2058. .flags = ADDR_TYPE_RT
  2059. },
  2060. { }
  2061. };
  2062. /* l4_per -> i2c2 */
  2063. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2064. .master = &omap44xx_l4_per_hwmod,
  2065. .slave = &omap44xx_i2c2_hwmod,
  2066. .clk = "l4_div_ck",
  2067. .addr = omap44xx_i2c2_addrs,
  2068. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2069. };
  2070. /* i2c2 slave ports */
  2071. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2072. &omap44xx_l4_per__i2c2,
  2073. };
  2074. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2075. .name = "i2c2",
  2076. .class = &omap44xx_i2c_hwmod_class,
  2077. .clkdm_name = "l4_per_clkdm",
  2078. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2079. .mpu_irqs = omap44xx_i2c2_irqs,
  2080. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2081. .main_clk = "i2c2_fck",
  2082. .prcm = {
  2083. .omap4 = {
  2084. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2085. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2086. .modulemode = MODULEMODE_SWCTRL,
  2087. },
  2088. },
  2089. .slaves = omap44xx_i2c2_slaves,
  2090. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2091. .dev_attr = &i2c_dev_attr,
  2092. };
  2093. /* i2c3 */
  2094. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2095. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2096. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2097. { .irq = -1 }
  2098. };
  2099. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2100. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2101. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2102. { .dma_req = -1 }
  2103. };
  2104. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2105. {
  2106. .pa_start = 0x48060000,
  2107. .pa_end = 0x480600ff,
  2108. .flags = ADDR_TYPE_RT
  2109. },
  2110. { }
  2111. };
  2112. /* l4_per -> i2c3 */
  2113. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2114. .master = &omap44xx_l4_per_hwmod,
  2115. .slave = &omap44xx_i2c3_hwmod,
  2116. .clk = "l4_div_ck",
  2117. .addr = omap44xx_i2c3_addrs,
  2118. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2119. };
  2120. /* i2c3 slave ports */
  2121. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2122. &omap44xx_l4_per__i2c3,
  2123. };
  2124. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2125. .name = "i2c3",
  2126. .class = &omap44xx_i2c_hwmod_class,
  2127. .clkdm_name = "l4_per_clkdm",
  2128. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2129. .mpu_irqs = omap44xx_i2c3_irqs,
  2130. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2131. .main_clk = "i2c3_fck",
  2132. .prcm = {
  2133. .omap4 = {
  2134. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2135. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2136. .modulemode = MODULEMODE_SWCTRL,
  2137. },
  2138. },
  2139. .slaves = omap44xx_i2c3_slaves,
  2140. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2141. .dev_attr = &i2c_dev_attr,
  2142. };
  2143. /* i2c4 */
  2144. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2145. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2146. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2147. { .irq = -1 }
  2148. };
  2149. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2150. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2151. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2152. { .dma_req = -1 }
  2153. };
  2154. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2155. {
  2156. .pa_start = 0x48350000,
  2157. .pa_end = 0x483500ff,
  2158. .flags = ADDR_TYPE_RT
  2159. },
  2160. { }
  2161. };
  2162. /* l4_per -> i2c4 */
  2163. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2164. .master = &omap44xx_l4_per_hwmod,
  2165. .slave = &omap44xx_i2c4_hwmod,
  2166. .clk = "l4_div_ck",
  2167. .addr = omap44xx_i2c4_addrs,
  2168. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2169. };
  2170. /* i2c4 slave ports */
  2171. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2172. &omap44xx_l4_per__i2c4,
  2173. };
  2174. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2175. .name = "i2c4",
  2176. .class = &omap44xx_i2c_hwmod_class,
  2177. .clkdm_name = "l4_per_clkdm",
  2178. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2179. .mpu_irqs = omap44xx_i2c4_irqs,
  2180. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2181. .main_clk = "i2c4_fck",
  2182. .prcm = {
  2183. .omap4 = {
  2184. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2185. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2186. .modulemode = MODULEMODE_SWCTRL,
  2187. },
  2188. },
  2189. .slaves = omap44xx_i2c4_slaves,
  2190. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2191. .dev_attr = &i2c_dev_attr,
  2192. };
  2193. /*
  2194. * 'ipu' class
  2195. * imaging processor unit
  2196. */
  2197. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2198. .name = "ipu",
  2199. };
  2200. /* ipu */
  2201. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2202. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2203. { .irq = -1 }
  2204. };
  2205. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2206. { .name = "cpu0", .rst_shift = 0 },
  2207. { .name = "cpu1", .rst_shift = 1 },
  2208. { .name = "mmu_cache", .rst_shift = 2 },
  2209. };
  2210. /* ipu master ports */
  2211. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2212. &omap44xx_ipu__l3_main_2,
  2213. };
  2214. /* l3_main_2 -> ipu */
  2215. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2216. .master = &omap44xx_l3_main_2_hwmod,
  2217. .slave = &omap44xx_ipu_hwmod,
  2218. .clk = "l3_div_ck",
  2219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2220. };
  2221. /* ipu slave ports */
  2222. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2223. &omap44xx_l3_main_2__ipu,
  2224. };
  2225. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2226. .name = "ipu",
  2227. .class = &omap44xx_ipu_hwmod_class,
  2228. .clkdm_name = "ducati_clkdm",
  2229. .mpu_irqs = omap44xx_ipu_irqs,
  2230. .rst_lines = omap44xx_ipu_resets,
  2231. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2232. .main_clk = "ipu_fck",
  2233. .prcm = {
  2234. .omap4 = {
  2235. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2236. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2237. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2238. .modulemode = MODULEMODE_HWCTRL,
  2239. },
  2240. },
  2241. .slaves = omap44xx_ipu_slaves,
  2242. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2243. .masters = omap44xx_ipu_masters,
  2244. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2245. };
  2246. /*
  2247. * 'iss' class
  2248. * external images sensor pixel data processor
  2249. */
  2250. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2251. .rev_offs = 0x0000,
  2252. .sysc_offs = 0x0010,
  2253. /*
  2254. * ISS needs 100 OCP clk cycles delay after a softreset before
  2255. * accessing sysconfig again.
  2256. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  2257. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  2258. *
  2259. * TODO: Indicate errata when available.
  2260. */
  2261. .srst_udelay = 2,
  2262. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2263. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2265. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2266. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2267. .sysc_fields = &omap_hwmod_sysc_type2,
  2268. };
  2269. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2270. .name = "iss",
  2271. .sysc = &omap44xx_iss_sysc,
  2272. };
  2273. /* iss */
  2274. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2275. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2276. { .irq = -1 }
  2277. };
  2278. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2279. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2280. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2281. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2282. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2283. { .dma_req = -1 }
  2284. };
  2285. /* iss master ports */
  2286. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2287. &omap44xx_iss__l3_main_2,
  2288. };
  2289. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2290. {
  2291. .pa_start = 0x52000000,
  2292. .pa_end = 0x520000ff,
  2293. .flags = ADDR_TYPE_RT
  2294. },
  2295. { }
  2296. };
  2297. /* l3_main_2 -> iss */
  2298. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2299. .master = &omap44xx_l3_main_2_hwmod,
  2300. .slave = &omap44xx_iss_hwmod,
  2301. .clk = "l3_div_ck",
  2302. .addr = omap44xx_iss_addrs,
  2303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2304. };
  2305. /* iss slave ports */
  2306. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2307. &omap44xx_l3_main_2__iss,
  2308. };
  2309. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2310. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2311. };
  2312. static struct omap_hwmod omap44xx_iss_hwmod = {
  2313. .name = "iss",
  2314. .class = &omap44xx_iss_hwmod_class,
  2315. .clkdm_name = "iss_clkdm",
  2316. .mpu_irqs = omap44xx_iss_irqs,
  2317. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2318. .main_clk = "iss_fck",
  2319. .prcm = {
  2320. .omap4 = {
  2321. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2322. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2323. .modulemode = MODULEMODE_SWCTRL,
  2324. },
  2325. },
  2326. .opt_clks = iss_opt_clks,
  2327. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2328. .slaves = omap44xx_iss_slaves,
  2329. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2330. .masters = omap44xx_iss_masters,
  2331. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2332. };
  2333. /*
  2334. * 'iva' class
  2335. * multi-standard video encoder/decoder hardware accelerator
  2336. */
  2337. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2338. .name = "iva",
  2339. };
  2340. /* iva */
  2341. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2342. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2343. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2344. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2345. { .irq = -1 }
  2346. };
  2347. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2348. { .name = "seq0", .rst_shift = 0 },
  2349. { .name = "seq1", .rst_shift = 1 },
  2350. { .name = "logic", .rst_shift = 2 },
  2351. };
  2352. /* iva master ports */
  2353. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2354. &omap44xx_iva__l3_main_2,
  2355. &omap44xx_iva__l3_instr,
  2356. };
  2357. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2358. {
  2359. .pa_start = 0x5a000000,
  2360. .pa_end = 0x5a07ffff,
  2361. .flags = ADDR_TYPE_RT
  2362. },
  2363. { }
  2364. };
  2365. /* l3_main_2 -> iva */
  2366. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2367. .master = &omap44xx_l3_main_2_hwmod,
  2368. .slave = &omap44xx_iva_hwmod,
  2369. .clk = "l3_div_ck",
  2370. .addr = omap44xx_iva_addrs,
  2371. .user = OCP_USER_MPU,
  2372. };
  2373. /* iva slave ports */
  2374. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2375. &omap44xx_dsp__iva,
  2376. &omap44xx_l3_main_2__iva,
  2377. };
  2378. static struct omap_hwmod omap44xx_iva_hwmod = {
  2379. .name = "iva",
  2380. .class = &omap44xx_iva_hwmod_class,
  2381. .clkdm_name = "ivahd_clkdm",
  2382. .mpu_irqs = omap44xx_iva_irqs,
  2383. .rst_lines = omap44xx_iva_resets,
  2384. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2385. .main_clk = "iva_fck",
  2386. .prcm = {
  2387. .omap4 = {
  2388. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2389. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2390. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2391. .modulemode = MODULEMODE_HWCTRL,
  2392. },
  2393. },
  2394. .slaves = omap44xx_iva_slaves,
  2395. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2396. .masters = omap44xx_iva_masters,
  2397. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2398. };
  2399. /*
  2400. * 'kbd' class
  2401. * keyboard controller
  2402. */
  2403. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2404. .rev_offs = 0x0000,
  2405. .sysc_offs = 0x0010,
  2406. .syss_offs = 0x0014,
  2407. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2408. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2409. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2410. SYSS_HAS_RESET_STATUS),
  2411. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2412. .sysc_fields = &omap_hwmod_sysc_type1,
  2413. };
  2414. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2415. .name = "kbd",
  2416. .sysc = &omap44xx_kbd_sysc,
  2417. };
  2418. /* kbd */
  2419. static struct omap_hwmod omap44xx_kbd_hwmod;
  2420. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2421. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2422. { .irq = -1 }
  2423. };
  2424. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2425. {
  2426. .pa_start = 0x4a31c000,
  2427. .pa_end = 0x4a31c07f,
  2428. .flags = ADDR_TYPE_RT
  2429. },
  2430. { }
  2431. };
  2432. /* l4_wkup -> kbd */
  2433. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2434. .master = &omap44xx_l4_wkup_hwmod,
  2435. .slave = &omap44xx_kbd_hwmod,
  2436. .clk = "l4_wkup_clk_mux_ck",
  2437. .addr = omap44xx_kbd_addrs,
  2438. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2439. };
  2440. /* kbd slave ports */
  2441. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2442. &omap44xx_l4_wkup__kbd,
  2443. };
  2444. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2445. .name = "kbd",
  2446. .class = &omap44xx_kbd_hwmod_class,
  2447. .clkdm_name = "l4_wkup_clkdm",
  2448. .mpu_irqs = omap44xx_kbd_irqs,
  2449. .main_clk = "kbd_fck",
  2450. .prcm = {
  2451. .omap4 = {
  2452. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2453. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2454. .modulemode = MODULEMODE_SWCTRL,
  2455. },
  2456. },
  2457. .slaves = omap44xx_kbd_slaves,
  2458. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2459. };
  2460. /*
  2461. * 'mailbox' class
  2462. * mailbox module allowing communication between the on-chip processors using a
  2463. * queued mailbox-interrupt mechanism.
  2464. */
  2465. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2466. .rev_offs = 0x0000,
  2467. .sysc_offs = 0x0010,
  2468. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2469. SYSC_HAS_SOFTRESET),
  2470. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2471. .sysc_fields = &omap_hwmod_sysc_type2,
  2472. };
  2473. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2474. .name = "mailbox",
  2475. .sysc = &omap44xx_mailbox_sysc,
  2476. };
  2477. /* mailbox */
  2478. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2479. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2480. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2481. { .irq = -1 }
  2482. };
  2483. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2484. {
  2485. .pa_start = 0x4a0f4000,
  2486. .pa_end = 0x4a0f41ff,
  2487. .flags = ADDR_TYPE_RT
  2488. },
  2489. { }
  2490. };
  2491. /* l4_cfg -> mailbox */
  2492. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2493. .master = &omap44xx_l4_cfg_hwmod,
  2494. .slave = &omap44xx_mailbox_hwmod,
  2495. .clk = "l4_div_ck",
  2496. .addr = omap44xx_mailbox_addrs,
  2497. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2498. };
  2499. /* mailbox slave ports */
  2500. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2501. &omap44xx_l4_cfg__mailbox,
  2502. };
  2503. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2504. .name = "mailbox",
  2505. .class = &omap44xx_mailbox_hwmod_class,
  2506. .clkdm_name = "l4_cfg_clkdm",
  2507. .mpu_irqs = omap44xx_mailbox_irqs,
  2508. .prcm = {
  2509. .omap4 = {
  2510. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2511. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2512. },
  2513. },
  2514. .slaves = omap44xx_mailbox_slaves,
  2515. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2516. };
  2517. /*
  2518. * 'mcbsp' class
  2519. * multi channel buffered serial port controller
  2520. */
  2521. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2522. .sysc_offs = 0x008c,
  2523. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2524. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2525. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2526. .sysc_fields = &omap_hwmod_sysc_type1,
  2527. };
  2528. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2529. .name = "mcbsp",
  2530. .sysc = &omap44xx_mcbsp_sysc,
  2531. .rev = MCBSP_CONFIG_TYPE4,
  2532. };
  2533. /* mcbsp1 */
  2534. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2535. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2536. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2537. { .irq = -1 }
  2538. };
  2539. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2540. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2541. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2542. { .dma_req = -1 }
  2543. };
  2544. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2545. {
  2546. .name = "mpu",
  2547. .pa_start = 0x40122000,
  2548. .pa_end = 0x401220ff,
  2549. .flags = ADDR_TYPE_RT
  2550. },
  2551. { }
  2552. };
  2553. /* l4_abe -> mcbsp1 */
  2554. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2555. .master = &omap44xx_l4_abe_hwmod,
  2556. .slave = &omap44xx_mcbsp1_hwmod,
  2557. .clk = "ocp_abe_iclk",
  2558. .addr = omap44xx_mcbsp1_addrs,
  2559. .user = OCP_USER_MPU,
  2560. };
  2561. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2562. {
  2563. .name = "dma",
  2564. .pa_start = 0x49022000,
  2565. .pa_end = 0x490220ff,
  2566. .flags = ADDR_TYPE_RT
  2567. },
  2568. { }
  2569. };
  2570. /* l4_abe -> mcbsp1 (dma) */
  2571. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2572. .master = &omap44xx_l4_abe_hwmod,
  2573. .slave = &omap44xx_mcbsp1_hwmod,
  2574. .clk = "ocp_abe_iclk",
  2575. .addr = omap44xx_mcbsp1_dma_addrs,
  2576. .user = OCP_USER_SDMA,
  2577. };
  2578. /* mcbsp1 slave ports */
  2579. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2580. &omap44xx_l4_abe__mcbsp1,
  2581. &omap44xx_l4_abe__mcbsp1_dma,
  2582. };
  2583. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  2584. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2585. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  2586. };
  2587. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2588. .name = "mcbsp1",
  2589. .class = &omap44xx_mcbsp_hwmod_class,
  2590. .clkdm_name = "abe_clkdm",
  2591. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2592. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2593. .main_clk = "mcbsp1_fck",
  2594. .prcm = {
  2595. .omap4 = {
  2596. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2597. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2598. .modulemode = MODULEMODE_SWCTRL,
  2599. },
  2600. },
  2601. .slaves = omap44xx_mcbsp1_slaves,
  2602. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2603. .opt_clks = mcbsp1_opt_clks,
  2604. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  2605. };
  2606. /* mcbsp2 */
  2607. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2608. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2609. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2610. { .irq = -1 }
  2611. };
  2612. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2613. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2614. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2615. { .dma_req = -1 }
  2616. };
  2617. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2618. {
  2619. .name = "mpu",
  2620. .pa_start = 0x40124000,
  2621. .pa_end = 0x401240ff,
  2622. .flags = ADDR_TYPE_RT
  2623. },
  2624. { }
  2625. };
  2626. /* l4_abe -> mcbsp2 */
  2627. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2628. .master = &omap44xx_l4_abe_hwmod,
  2629. .slave = &omap44xx_mcbsp2_hwmod,
  2630. .clk = "ocp_abe_iclk",
  2631. .addr = omap44xx_mcbsp2_addrs,
  2632. .user = OCP_USER_MPU,
  2633. };
  2634. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2635. {
  2636. .name = "dma",
  2637. .pa_start = 0x49024000,
  2638. .pa_end = 0x490240ff,
  2639. .flags = ADDR_TYPE_RT
  2640. },
  2641. { }
  2642. };
  2643. /* l4_abe -> mcbsp2 (dma) */
  2644. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2645. .master = &omap44xx_l4_abe_hwmod,
  2646. .slave = &omap44xx_mcbsp2_hwmod,
  2647. .clk = "ocp_abe_iclk",
  2648. .addr = omap44xx_mcbsp2_dma_addrs,
  2649. .user = OCP_USER_SDMA,
  2650. };
  2651. /* mcbsp2 slave ports */
  2652. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2653. &omap44xx_l4_abe__mcbsp2,
  2654. &omap44xx_l4_abe__mcbsp2_dma,
  2655. };
  2656. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  2657. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2658. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  2659. };
  2660. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2661. .name = "mcbsp2",
  2662. .class = &omap44xx_mcbsp_hwmod_class,
  2663. .clkdm_name = "abe_clkdm",
  2664. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2665. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2666. .main_clk = "mcbsp2_fck",
  2667. .prcm = {
  2668. .omap4 = {
  2669. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2670. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2671. .modulemode = MODULEMODE_SWCTRL,
  2672. },
  2673. },
  2674. .slaves = omap44xx_mcbsp2_slaves,
  2675. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2676. .opt_clks = mcbsp2_opt_clks,
  2677. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  2678. };
  2679. /* mcbsp3 */
  2680. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2681. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2682. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2683. { .irq = -1 }
  2684. };
  2685. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2686. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2687. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2688. { .dma_req = -1 }
  2689. };
  2690. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2691. {
  2692. .name = "mpu",
  2693. .pa_start = 0x40126000,
  2694. .pa_end = 0x401260ff,
  2695. .flags = ADDR_TYPE_RT
  2696. },
  2697. { }
  2698. };
  2699. /* l4_abe -> mcbsp3 */
  2700. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2701. .master = &omap44xx_l4_abe_hwmod,
  2702. .slave = &omap44xx_mcbsp3_hwmod,
  2703. .clk = "ocp_abe_iclk",
  2704. .addr = omap44xx_mcbsp3_addrs,
  2705. .user = OCP_USER_MPU,
  2706. };
  2707. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2708. {
  2709. .name = "dma",
  2710. .pa_start = 0x49026000,
  2711. .pa_end = 0x490260ff,
  2712. .flags = ADDR_TYPE_RT
  2713. },
  2714. { }
  2715. };
  2716. /* l4_abe -> mcbsp3 (dma) */
  2717. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2718. .master = &omap44xx_l4_abe_hwmod,
  2719. .slave = &omap44xx_mcbsp3_hwmod,
  2720. .clk = "ocp_abe_iclk",
  2721. .addr = omap44xx_mcbsp3_dma_addrs,
  2722. .user = OCP_USER_SDMA,
  2723. };
  2724. /* mcbsp3 slave ports */
  2725. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2726. &omap44xx_l4_abe__mcbsp3,
  2727. &omap44xx_l4_abe__mcbsp3_dma,
  2728. };
  2729. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  2730. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2731. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  2732. };
  2733. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2734. .name = "mcbsp3",
  2735. .class = &omap44xx_mcbsp_hwmod_class,
  2736. .clkdm_name = "abe_clkdm",
  2737. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2738. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2739. .main_clk = "mcbsp3_fck",
  2740. .prcm = {
  2741. .omap4 = {
  2742. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2743. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2744. .modulemode = MODULEMODE_SWCTRL,
  2745. },
  2746. },
  2747. .slaves = omap44xx_mcbsp3_slaves,
  2748. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2749. .opt_clks = mcbsp3_opt_clks,
  2750. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  2751. };
  2752. /* mcbsp4 */
  2753. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2754. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2755. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2756. { .irq = -1 }
  2757. };
  2758. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2759. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2760. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2761. { .dma_req = -1 }
  2762. };
  2763. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2764. {
  2765. .pa_start = 0x48096000,
  2766. .pa_end = 0x480960ff,
  2767. .flags = ADDR_TYPE_RT
  2768. },
  2769. { }
  2770. };
  2771. /* l4_per -> mcbsp4 */
  2772. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2773. .master = &omap44xx_l4_per_hwmod,
  2774. .slave = &omap44xx_mcbsp4_hwmod,
  2775. .clk = "l4_div_ck",
  2776. .addr = omap44xx_mcbsp4_addrs,
  2777. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2778. };
  2779. /* mcbsp4 slave ports */
  2780. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2781. &omap44xx_l4_per__mcbsp4,
  2782. };
  2783. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  2784. { .role = "pad_fck", .clk = "pad_clks_ck" },
  2785. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  2786. };
  2787. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2788. .name = "mcbsp4",
  2789. .class = &omap44xx_mcbsp_hwmod_class,
  2790. .clkdm_name = "l4_per_clkdm",
  2791. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2792. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2793. .main_clk = "mcbsp4_fck",
  2794. .prcm = {
  2795. .omap4 = {
  2796. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2797. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2798. .modulemode = MODULEMODE_SWCTRL,
  2799. },
  2800. },
  2801. .slaves = omap44xx_mcbsp4_slaves,
  2802. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2803. .opt_clks = mcbsp4_opt_clks,
  2804. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  2805. };
  2806. /*
  2807. * 'mcpdm' class
  2808. * multi channel pdm controller (proprietary interface with phoenix power
  2809. * ic)
  2810. */
  2811. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2812. .rev_offs = 0x0000,
  2813. .sysc_offs = 0x0010,
  2814. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2815. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2816. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2817. SIDLE_SMART_WKUP),
  2818. .sysc_fields = &omap_hwmod_sysc_type2,
  2819. };
  2820. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2821. .name = "mcpdm",
  2822. .sysc = &omap44xx_mcpdm_sysc,
  2823. };
  2824. /* mcpdm */
  2825. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2826. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2827. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2828. { .irq = -1 }
  2829. };
  2830. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2831. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2832. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2833. { .dma_req = -1 }
  2834. };
  2835. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2836. {
  2837. .pa_start = 0x40132000,
  2838. .pa_end = 0x4013207f,
  2839. .flags = ADDR_TYPE_RT
  2840. },
  2841. { }
  2842. };
  2843. /* l4_abe -> mcpdm */
  2844. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2845. .master = &omap44xx_l4_abe_hwmod,
  2846. .slave = &omap44xx_mcpdm_hwmod,
  2847. .clk = "ocp_abe_iclk",
  2848. .addr = omap44xx_mcpdm_addrs,
  2849. .user = OCP_USER_MPU,
  2850. };
  2851. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2852. {
  2853. .pa_start = 0x49032000,
  2854. .pa_end = 0x4903207f,
  2855. .flags = ADDR_TYPE_RT
  2856. },
  2857. { }
  2858. };
  2859. /* l4_abe -> mcpdm (dma) */
  2860. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2861. .master = &omap44xx_l4_abe_hwmod,
  2862. .slave = &omap44xx_mcpdm_hwmod,
  2863. .clk = "ocp_abe_iclk",
  2864. .addr = omap44xx_mcpdm_dma_addrs,
  2865. .user = OCP_USER_SDMA,
  2866. };
  2867. /* mcpdm slave ports */
  2868. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2869. &omap44xx_l4_abe__mcpdm,
  2870. &omap44xx_l4_abe__mcpdm_dma,
  2871. };
  2872. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2873. .name = "mcpdm",
  2874. .class = &omap44xx_mcpdm_hwmod_class,
  2875. .clkdm_name = "abe_clkdm",
  2876. .mpu_irqs = omap44xx_mcpdm_irqs,
  2877. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2878. .main_clk = "mcpdm_fck",
  2879. .prcm = {
  2880. .omap4 = {
  2881. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2882. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2883. .modulemode = MODULEMODE_SWCTRL,
  2884. },
  2885. },
  2886. .slaves = omap44xx_mcpdm_slaves,
  2887. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2888. };
  2889. /*
  2890. * 'mcspi' class
  2891. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2892. * bus
  2893. */
  2894. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2895. .rev_offs = 0x0000,
  2896. .sysc_offs = 0x0010,
  2897. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2898. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2899. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2900. SIDLE_SMART_WKUP),
  2901. .sysc_fields = &omap_hwmod_sysc_type2,
  2902. };
  2903. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2904. .name = "mcspi",
  2905. .sysc = &omap44xx_mcspi_sysc,
  2906. .rev = OMAP4_MCSPI_REV,
  2907. };
  2908. /* mcspi1 */
  2909. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2910. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2911. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2912. { .irq = -1 }
  2913. };
  2914. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2915. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2916. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2917. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2918. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2919. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2920. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2921. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2922. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2923. { .dma_req = -1 }
  2924. };
  2925. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2926. {
  2927. .pa_start = 0x48098000,
  2928. .pa_end = 0x480981ff,
  2929. .flags = ADDR_TYPE_RT
  2930. },
  2931. { }
  2932. };
  2933. /* l4_per -> mcspi1 */
  2934. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2935. .master = &omap44xx_l4_per_hwmod,
  2936. .slave = &omap44xx_mcspi1_hwmod,
  2937. .clk = "l4_div_ck",
  2938. .addr = omap44xx_mcspi1_addrs,
  2939. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2940. };
  2941. /* mcspi1 slave ports */
  2942. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2943. &omap44xx_l4_per__mcspi1,
  2944. };
  2945. /* mcspi1 dev_attr */
  2946. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2947. .num_chipselect = 4,
  2948. };
  2949. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2950. .name = "mcspi1",
  2951. .class = &omap44xx_mcspi_hwmod_class,
  2952. .clkdm_name = "l4_per_clkdm",
  2953. .mpu_irqs = omap44xx_mcspi1_irqs,
  2954. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  2955. .main_clk = "mcspi1_fck",
  2956. .prcm = {
  2957. .omap4 = {
  2958. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  2959. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  2960. .modulemode = MODULEMODE_SWCTRL,
  2961. },
  2962. },
  2963. .dev_attr = &mcspi1_dev_attr,
  2964. .slaves = omap44xx_mcspi1_slaves,
  2965. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  2966. };
  2967. /* mcspi2 */
  2968. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  2969. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  2970. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  2971. { .irq = -1 }
  2972. };
  2973. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  2974. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  2975. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  2976. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  2977. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  2978. { .dma_req = -1 }
  2979. };
  2980. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  2981. {
  2982. .pa_start = 0x4809a000,
  2983. .pa_end = 0x4809a1ff,
  2984. .flags = ADDR_TYPE_RT
  2985. },
  2986. { }
  2987. };
  2988. /* l4_per -> mcspi2 */
  2989. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  2990. .master = &omap44xx_l4_per_hwmod,
  2991. .slave = &omap44xx_mcspi2_hwmod,
  2992. .clk = "l4_div_ck",
  2993. .addr = omap44xx_mcspi2_addrs,
  2994. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2995. };
  2996. /* mcspi2 slave ports */
  2997. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  2998. &omap44xx_l4_per__mcspi2,
  2999. };
  3000. /* mcspi2 dev_attr */
  3001. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3002. .num_chipselect = 2,
  3003. };
  3004. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3005. .name = "mcspi2",
  3006. .class = &omap44xx_mcspi_hwmod_class,
  3007. .clkdm_name = "l4_per_clkdm",
  3008. .mpu_irqs = omap44xx_mcspi2_irqs,
  3009. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3010. .main_clk = "mcspi2_fck",
  3011. .prcm = {
  3012. .omap4 = {
  3013. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3014. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3015. .modulemode = MODULEMODE_SWCTRL,
  3016. },
  3017. },
  3018. .dev_attr = &mcspi2_dev_attr,
  3019. .slaves = omap44xx_mcspi2_slaves,
  3020. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3021. };
  3022. /* mcspi3 */
  3023. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3024. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3025. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3026. { .irq = -1 }
  3027. };
  3028. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3029. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3030. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3031. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3032. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3033. { .dma_req = -1 }
  3034. };
  3035. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3036. {
  3037. .pa_start = 0x480b8000,
  3038. .pa_end = 0x480b81ff,
  3039. .flags = ADDR_TYPE_RT
  3040. },
  3041. { }
  3042. };
  3043. /* l4_per -> mcspi3 */
  3044. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3045. .master = &omap44xx_l4_per_hwmod,
  3046. .slave = &omap44xx_mcspi3_hwmod,
  3047. .clk = "l4_div_ck",
  3048. .addr = omap44xx_mcspi3_addrs,
  3049. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3050. };
  3051. /* mcspi3 slave ports */
  3052. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3053. &omap44xx_l4_per__mcspi3,
  3054. };
  3055. /* mcspi3 dev_attr */
  3056. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3057. .num_chipselect = 2,
  3058. };
  3059. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3060. .name = "mcspi3",
  3061. .class = &omap44xx_mcspi_hwmod_class,
  3062. .clkdm_name = "l4_per_clkdm",
  3063. .mpu_irqs = omap44xx_mcspi3_irqs,
  3064. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3065. .main_clk = "mcspi3_fck",
  3066. .prcm = {
  3067. .omap4 = {
  3068. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3069. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3070. .modulemode = MODULEMODE_SWCTRL,
  3071. },
  3072. },
  3073. .dev_attr = &mcspi3_dev_attr,
  3074. .slaves = omap44xx_mcspi3_slaves,
  3075. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3076. };
  3077. /* mcspi4 */
  3078. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3079. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3080. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3081. { .irq = -1 }
  3082. };
  3083. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3084. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3085. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3086. { .dma_req = -1 }
  3087. };
  3088. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3089. {
  3090. .pa_start = 0x480ba000,
  3091. .pa_end = 0x480ba1ff,
  3092. .flags = ADDR_TYPE_RT
  3093. },
  3094. { }
  3095. };
  3096. /* l4_per -> mcspi4 */
  3097. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3098. .master = &omap44xx_l4_per_hwmod,
  3099. .slave = &omap44xx_mcspi4_hwmod,
  3100. .clk = "l4_div_ck",
  3101. .addr = omap44xx_mcspi4_addrs,
  3102. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3103. };
  3104. /* mcspi4 slave ports */
  3105. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3106. &omap44xx_l4_per__mcspi4,
  3107. };
  3108. /* mcspi4 dev_attr */
  3109. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3110. .num_chipselect = 1,
  3111. };
  3112. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3113. .name = "mcspi4",
  3114. .class = &omap44xx_mcspi_hwmod_class,
  3115. .clkdm_name = "l4_per_clkdm",
  3116. .mpu_irqs = omap44xx_mcspi4_irqs,
  3117. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3118. .main_clk = "mcspi4_fck",
  3119. .prcm = {
  3120. .omap4 = {
  3121. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3122. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3123. .modulemode = MODULEMODE_SWCTRL,
  3124. },
  3125. },
  3126. .dev_attr = &mcspi4_dev_attr,
  3127. .slaves = omap44xx_mcspi4_slaves,
  3128. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3129. };
  3130. /*
  3131. * 'mmc' class
  3132. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3133. */
  3134. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3135. .rev_offs = 0x0000,
  3136. .sysc_offs = 0x0010,
  3137. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3138. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3139. SYSC_HAS_SOFTRESET),
  3140. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3141. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3142. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3143. .sysc_fields = &omap_hwmod_sysc_type2,
  3144. };
  3145. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3146. .name = "mmc",
  3147. .sysc = &omap44xx_mmc_sysc,
  3148. };
  3149. /* mmc1 */
  3150. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3151. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3152. { .irq = -1 }
  3153. };
  3154. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3155. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3156. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3157. { .dma_req = -1 }
  3158. };
  3159. /* mmc1 master ports */
  3160. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3161. &omap44xx_mmc1__l3_main_1,
  3162. };
  3163. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3164. {
  3165. .pa_start = 0x4809c000,
  3166. .pa_end = 0x4809c3ff,
  3167. .flags = ADDR_TYPE_RT
  3168. },
  3169. { }
  3170. };
  3171. /* l4_per -> mmc1 */
  3172. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3173. .master = &omap44xx_l4_per_hwmod,
  3174. .slave = &omap44xx_mmc1_hwmod,
  3175. .clk = "l4_div_ck",
  3176. .addr = omap44xx_mmc1_addrs,
  3177. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3178. };
  3179. /* mmc1 slave ports */
  3180. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3181. &omap44xx_l4_per__mmc1,
  3182. };
  3183. /* mmc1 dev_attr */
  3184. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3185. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3186. };
  3187. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3188. .name = "mmc1",
  3189. .class = &omap44xx_mmc_hwmod_class,
  3190. .clkdm_name = "l3_init_clkdm",
  3191. .mpu_irqs = omap44xx_mmc1_irqs,
  3192. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3193. .main_clk = "mmc1_fck",
  3194. .prcm = {
  3195. .omap4 = {
  3196. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3197. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3198. .modulemode = MODULEMODE_SWCTRL,
  3199. },
  3200. },
  3201. .dev_attr = &mmc1_dev_attr,
  3202. .slaves = omap44xx_mmc1_slaves,
  3203. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3204. .masters = omap44xx_mmc1_masters,
  3205. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3206. };
  3207. /* mmc2 */
  3208. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3209. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3210. { .irq = -1 }
  3211. };
  3212. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3213. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3214. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3215. { .dma_req = -1 }
  3216. };
  3217. /* mmc2 master ports */
  3218. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3219. &omap44xx_mmc2__l3_main_1,
  3220. };
  3221. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3222. {
  3223. .pa_start = 0x480b4000,
  3224. .pa_end = 0x480b43ff,
  3225. .flags = ADDR_TYPE_RT
  3226. },
  3227. { }
  3228. };
  3229. /* l4_per -> mmc2 */
  3230. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3231. .master = &omap44xx_l4_per_hwmod,
  3232. .slave = &omap44xx_mmc2_hwmod,
  3233. .clk = "l4_div_ck",
  3234. .addr = omap44xx_mmc2_addrs,
  3235. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3236. };
  3237. /* mmc2 slave ports */
  3238. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3239. &omap44xx_l4_per__mmc2,
  3240. };
  3241. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3242. .name = "mmc2",
  3243. .class = &omap44xx_mmc_hwmod_class,
  3244. .clkdm_name = "l3_init_clkdm",
  3245. .mpu_irqs = omap44xx_mmc2_irqs,
  3246. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3247. .main_clk = "mmc2_fck",
  3248. .prcm = {
  3249. .omap4 = {
  3250. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3251. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3252. .modulemode = MODULEMODE_SWCTRL,
  3253. },
  3254. },
  3255. .slaves = omap44xx_mmc2_slaves,
  3256. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3257. .masters = omap44xx_mmc2_masters,
  3258. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3259. };
  3260. /* mmc3 */
  3261. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3262. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3263. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3264. { .irq = -1 }
  3265. };
  3266. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3267. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3268. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3269. { .dma_req = -1 }
  3270. };
  3271. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3272. {
  3273. .pa_start = 0x480ad000,
  3274. .pa_end = 0x480ad3ff,
  3275. .flags = ADDR_TYPE_RT
  3276. },
  3277. { }
  3278. };
  3279. /* l4_per -> mmc3 */
  3280. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3281. .master = &omap44xx_l4_per_hwmod,
  3282. .slave = &omap44xx_mmc3_hwmod,
  3283. .clk = "l4_div_ck",
  3284. .addr = omap44xx_mmc3_addrs,
  3285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3286. };
  3287. /* mmc3 slave ports */
  3288. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3289. &omap44xx_l4_per__mmc3,
  3290. };
  3291. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3292. .name = "mmc3",
  3293. .class = &omap44xx_mmc_hwmod_class,
  3294. .clkdm_name = "l4_per_clkdm",
  3295. .mpu_irqs = omap44xx_mmc3_irqs,
  3296. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3297. .main_clk = "mmc3_fck",
  3298. .prcm = {
  3299. .omap4 = {
  3300. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3301. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3302. .modulemode = MODULEMODE_SWCTRL,
  3303. },
  3304. },
  3305. .slaves = omap44xx_mmc3_slaves,
  3306. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3307. };
  3308. /* mmc4 */
  3309. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3310. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3311. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3312. { .irq = -1 }
  3313. };
  3314. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3315. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3316. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3317. { .dma_req = -1 }
  3318. };
  3319. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3320. {
  3321. .pa_start = 0x480d1000,
  3322. .pa_end = 0x480d13ff,
  3323. .flags = ADDR_TYPE_RT
  3324. },
  3325. { }
  3326. };
  3327. /* l4_per -> mmc4 */
  3328. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3329. .master = &omap44xx_l4_per_hwmod,
  3330. .slave = &omap44xx_mmc4_hwmod,
  3331. .clk = "l4_div_ck",
  3332. .addr = omap44xx_mmc4_addrs,
  3333. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3334. };
  3335. /* mmc4 slave ports */
  3336. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3337. &omap44xx_l4_per__mmc4,
  3338. };
  3339. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3340. .name = "mmc4",
  3341. .class = &omap44xx_mmc_hwmod_class,
  3342. .clkdm_name = "l4_per_clkdm",
  3343. .mpu_irqs = omap44xx_mmc4_irqs,
  3344. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3345. .main_clk = "mmc4_fck",
  3346. .prcm = {
  3347. .omap4 = {
  3348. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3349. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3350. .modulemode = MODULEMODE_SWCTRL,
  3351. },
  3352. },
  3353. .slaves = omap44xx_mmc4_slaves,
  3354. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3355. };
  3356. /* mmc5 */
  3357. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3358. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3359. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3360. { .irq = -1 }
  3361. };
  3362. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3363. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3364. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3365. { .dma_req = -1 }
  3366. };
  3367. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3368. {
  3369. .pa_start = 0x480d5000,
  3370. .pa_end = 0x480d53ff,
  3371. .flags = ADDR_TYPE_RT
  3372. },
  3373. { }
  3374. };
  3375. /* l4_per -> mmc5 */
  3376. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3377. .master = &omap44xx_l4_per_hwmod,
  3378. .slave = &omap44xx_mmc5_hwmod,
  3379. .clk = "l4_div_ck",
  3380. .addr = omap44xx_mmc5_addrs,
  3381. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3382. };
  3383. /* mmc5 slave ports */
  3384. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3385. &omap44xx_l4_per__mmc5,
  3386. };
  3387. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3388. .name = "mmc5",
  3389. .class = &omap44xx_mmc_hwmod_class,
  3390. .clkdm_name = "l4_per_clkdm",
  3391. .mpu_irqs = omap44xx_mmc5_irqs,
  3392. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3393. .main_clk = "mmc5_fck",
  3394. .prcm = {
  3395. .omap4 = {
  3396. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3397. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3398. .modulemode = MODULEMODE_SWCTRL,
  3399. },
  3400. },
  3401. .slaves = omap44xx_mmc5_slaves,
  3402. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3403. };
  3404. /*
  3405. * 'mpu' class
  3406. * mpu sub-system
  3407. */
  3408. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3409. .name = "mpu",
  3410. };
  3411. /* mpu */
  3412. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3413. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3414. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3415. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3416. { .irq = -1 }
  3417. };
  3418. /* mpu master ports */
  3419. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3420. &omap44xx_mpu__l3_main_1,
  3421. &omap44xx_mpu__l4_abe,
  3422. &omap44xx_mpu__dmm,
  3423. };
  3424. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3425. .name = "mpu",
  3426. .class = &omap44xx_mpu_hwmod_class,
  3427. .clkdm_name = "mpuss_clkdm",
  3428. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3429. .mpu_irqs = omap44xx_mpu_irqs,
  3430. .main_clk = "dpll_mpu_m2_ck",
  3431. .prcm = {
  3432. .omap4 = {
  3433. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3434. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3435. },
  3436. },
  3437. .masters = omap44xx_mpu_masters,
  3438. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3439. };
  3440. /*
  3441. * 'smartreflex' class
  3442. * smartreflex module (monitor silicon performance and outputs a measure of
  3443. * performance error)
  3444. */
  3445. /* The IP is not compliant to type1 / type2 scheme */
  3446. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3447. .sidle_shift = 24,
  3448. .enwkup_shift = 26,
  3449. };
  3450. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3451. .sysc_offs = 0x0038,
  3452. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3453. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3454. SIDLE_SMART_WKUP),
  3455. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3456. };
  3457. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3458. .name = "smartreflex",
  3459. .sysc = &omap44xx_smartreflex_sysc,
  3460. .rev = 2,
  3461. };
  3462. /* smartreflex_core */
  3463. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  3464. .sensor_voltdm_name = "core",
  3465. };
  3466. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3467. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3468. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3469. { .irq = -1 }
  3470. };
  3471. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3472. {
  3473. .pa_start = 0x4a0dd000,
  3474. .pa_end = 0x4a0dd03f,
  3475. .flags = ADDR_TYPE_RT
  3476. },
  3477. { }
  3478. };
  3479. /* l4_cfg -> smartreflex_core */
  3480. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3481. .master = &omap44xx_l4_cfg_hwmod,
  3482. .slave = &omap44xx_smartreflex_core_hwmod,
  3483. .clk = "l4_div_ck",
  3484. .addr = omap44xx_smartreflex_core_addrs,
  3485. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3486. };
  3487. /* smartreflex_core slave ports */
  3488. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3489. &omap44xx_l4_cfg__smartreflex_core,
  3490. };
  3491. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3492. .name = "smartreflex_core",
  3493. .class = &omap44xx_smartreflex_hwmod_class,
  3494. .clkdm_name = "l4_ao_clkdm",
  3495. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3496. .main_clk = "smartreflex_core_fck",
  3497. .prcm = {
  3498. .omap4 = {
  3499. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3500. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3501. .modulemode = MODULEMODE_SWCTRL,
  3502. },
  3503. },
  3504. .slaves = omap44xx_smartreflex_core_slaves,
  3505. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3506. .dev_attr = &smartreflex_core_dev_attr,
  3507. };
  3508. /* smartreflex_iva */
  3509. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  3510. .sensor_voltdm_name = "iva",
  3511. };
  3512. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3513. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3514. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3515. { .irq = -1 }
  3516. };
  3517. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3518. {
  3519. .pa_start = 0x4a0db000,
  3520. .pa_end = 0x4a0db03f,
  3521. .flags = ADDR_TYPE_RT
  3522. },
  3523. { }
  3524. };
  3525. /* l4_cfg -> smartreflex_iva */
  3526. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3527. .master = &omap44xx_l4_cfg_hwmod,
  3528. .slave = &omap44xx_smartreflex_iva_hwmod,
  3529. .clk = "l4_div_ck",
  3530. .addr = omap44xx_smartreflex_iva_addrs,
  3531. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3532. };
  3533. /* smartreflex_iva slave ports */
  3534. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3535. &omap44xx_l4_cfg__smartreflex_iva,
  3536. };
  3537. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3538. .name = "smartreflex_iva",
  3539. .class = &omap44xx_smartreflex_hwmod_class,
  3540. .clkdm_name = "l4_ao_clkdm",
  3541. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3542. .main_clk = "smartreflex_iva_fck",
  3543. .prcm = {
  3544. .omap4 = {
  3545. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3546. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3547. .modulemode = MODULEMODE_SWCTRL,
  3548. },
  3549. },
  3550. .slaves = omap44xx_smartreflex_iva_slaves,
  3551. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3552. .dev_attr = &smartreflex_iva_dev_attr,
  3553. };
  3554. /* smartreflex_mpu */
  3555. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  3556. .sensor_voltdm_name = "mpu",
  3557. };
  3558. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3559. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3560. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3561. { .irq = -1 }
  3562. };
  3563. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3564. {
  3565. .pa_start = 0x4a0d9000,
  3566. .pa_end = 0x4a0d903f,
  3567. .flags = ADDR_TYPE_RT
  3568. },
  3569. { }
  3570. };
  3571. /* l4_cfg -> smartreflex_mpu */
  3572. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3573. .master = &omap44xx_l4_cfg_hwmod,
  3574. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3575. .clk = "l4_div_ck",
  3576. .addr = omap44xx_smartreflex_mpu_addrs,
  3577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3578. };
  3579. /* smartreflex_mpu slave ports */
  3580. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3581. &omap44xx_l4_cfg__smartreflex_mpu,
  3582. };
  3583. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3584. .name = "smartreflex_mpu",
  3585. .class = &omap44xx_smartreflex_hwmod_class,
  3586. .clkdm_name = "l4_ao_clkdm",
  3587. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3588. .main_clk = "smartreflex_mpu_fck",
  3589. .prcm = {
  3590. .omap4 = {
  3591. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3592. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3593. .modulemode = MODULEMODE_SWCTRL,
  3594. },
  3595. },
  3596. .slaves = omap44xx_smartreflex_mpu_slaves,
  3597. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3598. .dev_attr = &smartreflex_mpu_dev_attr,
  3599. };
  3600. /*
  3601. * 'spinlock' class
  3602. * spinlock provides hardware assistance for synchronizing the processes
  3603. * running on multiple processors
  3604. */
  3605. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3606. .rev_offs = 0x0000,
  3607. .sysc_offs = 0x0010,
  3608. .syss_offs = 0x0014,
  3609. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3610. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3611. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3612. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3613. SIDLE_SMART_WKUP),
  3614. .sysc_fields = &omap_hwmod_sysc_type1,
  3615. };
  3616. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3617. .name = "spinlock",
  3618. .sysc = &omap44xx_spinlock_sysc,
  3619. };
  3620. /* spinlock */
  3621. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3622. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3623. {
  3624. .pa_start = 0x4a0f6000,
  3625. .pa_end = 0x4a0f6fff,
  3626. .flags = ADDR_TYPE_RT
  3627. },
  3628. { }
  3629. };
  3630. /* l4_cfg -> spinlock */
  3631. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3632. .master = &omap44xx_l4_cfg_hwmod,
  3633. .slave = &omap44xx_spinlock_hwmod,
  3634. .clk = "l4_div_ck",
  3635. .addr = omap44xx_spinlock_addrs,
  3636. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3637. };
  3638. /* spinlock slave ports */
  3639. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3640. &omap44xx_l4_cfg__spinlock,
  3641. };
  3642. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3643. .name = "spinlock",
  3644. .class = &omap44xx_spinlock_hwmod_class,
  3645. .clkdm_name = "l4_cfg_clkdm",
  3646. .prcm = {
  3647. .omap4 = {
  3648. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3649. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3650. },
  3651. },
  3652. .slaves = omap44xx_spinlock_slaves,
  3653. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3654. };
  3655. /*
  3656. * 'timer' class
  3657. * general purpose timer module with accurate 1ms tick
  3658. * This class contains several variants: ['timer_1ms', 'timer']
  3659. */
  3660. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3661. .rev_offs = 0x0000,
  3662. .sysc_offs = 0x0010,
  3663. .syss_offs = 0x0014,
  3664. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3665. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3666. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3667. SYSS_HAS_RESET_STATUS),
  3668. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3669. .sysc_fields = &omap_hwmod_sysc_type1,
  3670. };
  3671. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3672. .name = "timer",
  3673. .sysc = &omap44xx_timer_1ms_sysc,
  3674. };
  3675. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3676. .rev_offs = 0x0000,
  3677. .sysc_offs = 0x0010,
  3678. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3679. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3680. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3681. SIDLE_SMART_WKUP),
  3682. .sysc_fields = &omap_hwmod_sysc_type2,
  3683. };
  3684. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3685. .name = "timer",
  3686. .sysc = &omap44xx_timer_sysc,
  3687. };
  3688. /* always-on timers dev attribute */
  3689. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3690. .timer_capability = OMAP_TIMER_ALWON,
  3691. };
  3692. /* pwm timers dev attribute */
  3693. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3694. .timer_capability = OMAP_TIMER_HAS_PWM,
  3695. };
  3696. /* timer1 */
  3697. static struct omap_hwmod omap44xx_timer1_hwmod;
  3698. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3699. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3700. { .irq = -1 }
  3701. };
  3702. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3703. {
  3704. .pa_start = 0x4a318000,
  3705. .pa_end = 0x4a31807f,
  3706. .flags = ADDR_TYPE_RT
  3707. },
  3708. { }
  3709. };
  3710. /* l4_wkup -> timer1 */
  3711. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3712. .master = &omap44xx_l4_wkup_hwmod,
  3713. .slave = &omap44xx_timer1_hwmod,
  3714. .clk = "l4_wkup_clk_mux_ck",
  3715. .addr = omap44xx_timer1_addrs,
  3716. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3717. };
  3718. /* timer1 slave ports */
  3719. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3720. &omap44xx_l4_wkup__timer1,
  3721. };
  3722. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3723. .name = "timer1",
  3724. .class = &omap44xx_timer_1ms_hwmod_class,
  3725. .clkdm_name = "l4_wkup_clkdm",
  3726. .mpu_irqs = omap44xx_timer1_irqs,
  3727. .main_clk = "timer1_fck",
  3728. .prcm = {
  3729. .omap4 = {
  3730. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3731. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3732. .modulemode = MODULEMODE_SWCTRL,
  3733. },
  3734. },
  3735. .dev_attr = &capability_alwon_dev_attr,
  3736. .slaves = omap44xx_timer1_slaves,
  3737. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3738. };
  3739. /* timer2 */
  3740. static struct omap_hwmod omap44xx_timer2_hwmod;
  3741. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3742. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3743. { .irq = -1 }
  3744. };
  3745. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3746. {
  3747. .pa_start = 0x48032000,
  3748. .pa_end = 0x4803207f,
  3749. .flags = ADDR_TYPE_RT
  3750. },
  3751. { }
  3752. };
  3753. /* l4_per -> timer2 */
  3754. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3755. .master = &omap44xx_l4_per_hwmod,
  3756. .slave = &omap44xx_timer2_hwmod,
  3757. .clk = "l4_div_ck",
  3758. .addr = omap44xx_timer2_addrs,
  3759. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3760. };
  3761. /* timer2 slave ports */
  3762. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3763. &omap44xx_l4_per__timer2,
  3764. };
  3765. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3766. .name = "timer2",
  3767. .class = &omap44xx_timer_1ms_hwmod_class,
  3768. .clkdm_name = "l4_per_clkdm",
  3769. .mpu_irqs = omap44xx_timer2_irqs,
  3770. .main_clk = "timer2_fck",
  3771. .prcm = {
  3772. .omap4 = {
  3773. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3774. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3775. .modulemode = MODULEMODE_SWCTRL,
  3776. },
  3777. },
  3778. .dev_attr = &capability_alwon_dev_attr,
  3779. .slaves = omap44xx_timer2_slaves,
  3780. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3781. };
  3782. /* timer3 */
  3783. static struct omap_hwmod omap44xx_timer3_hwmod;
  3784. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3785. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3786. { .irq = -1 }
  3787. };
  3788. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3789. {
  3790. .pa_start = 0x48034000,
  3791. .pa_end = 0x4803407f,
  3792. .flags = ADDR_TYPE_RT
  3793. },
  3794. { }
  3795. };
  3796. /* l4_per -> timer3 */
  3797. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3798. .master = &omap44xx_l4_per_hwmod,
  3799. .slave = &omap44xx_timer3_hwmod,
  3800. .clk = "l4_div_ck",
  3801. .addr = omap44xx_timer3_addrs,
  3802. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3803. };
  3804. /* timer3 slave ports */
  3805. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3806. &omap44xx_l4_per__timer3,
  3807. };
  3808. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3809. .name = "timer3",
  3810. .class = &omap44xx_timer_hwmod_class,
  3811. .clkdm_name = "l4_per_clkdm",
  3812. .mpu_irqs = omap44xx_timer3_irqs,
  3813. .main_clk = "timer3_fck",
  3814. .prcm = {
  3815. .omap4 = {
  3816. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3817. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3818. .modulemode = MODULEMODE_SWCTRL,
  3819. },
  3820. },
  3821. .dev_attr = &capability_alwon_dev_attr,
  3822. .slaves = omap44xx_timer3_slaves,
  3823. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3824. };
  3825. /* timer4 */
  3826. static struct omap_hwmod omap44xx_timer4_hwmod;
  3827. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3828. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3829. { .irq = -1 }
  3830. };
  3831. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3832. {
  3833. .pa_start = 0x48036000,
  3834. .pa_end = 0x4803607f,
  3835. .flags = ADDR_TYPE_RT
  3836. },
  3837. { }
  3838. };
  3839. /* l4_per -> timer4 */
  3840. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3841. .master = &omap44xx_l4_per_hwmod,
  3842. .slave = &omap44xx_timer4_hwmod,
  3843. .clk = "l4_div_ck",
  3844. .addr = omap44xx_timer4_addrs,
  3845. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3846. };
  3847. /* timer4 slave ports */
  3848. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3849. &omap44xx_l4_per__timer4,
  3850. };
  3851. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3852. .name = "timer4",
  3853. .class = &omap44xx_timer_hwmod_class,
  3854. .clkdm_name = "l4_per_clkdm",
  3855. .mpu_irqs = omap44xx_timer4_irqs,
  3856. .main_clk = "timer4_fck",
  3857. .prcm = {
  3858. .omap4 = {
  3859. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3860. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3861. .modulemode = MODULEMODE_SWCTRL,
  3862. },
  3863. },
  3864. .dev_attr = &capability_alwon_dev_attr,
  3865. .slaves = omap44xx_timer4_slaves,
  3866. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3867. };
  3868. /* timer5 */
  3869. static struct omap_hwmod omap44xx_timer5_hwmod;
  3870. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3871. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3872. { .irq = -1 }
  3873. };
  3874. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3875. {
  3876. .pa_start = 0x40138000,
  3877. .pa_end = 0x4013807f,
  3878. .flags = ADDR_TYPE_RT
  3879. },
  3880. { }
  3881. };
  3882. /* l4_abe -> timer5 */
  3883. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3884. .master = &omap44xx_l4_abe_hwmod,
  3885. .slave = &omap44xx_timer5_hwmod,
  3886. .clk = "ocp_abe_iclk",
  3887. .addr = omap44xx_timer5_addrs,
  3888. .user = OCP_USER_MPU,
  3889. };
  3890. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3891. {
  3892. .pa_start = 0x49038000,
  3893. .pa_end = 0x4903807f,
  3894. .flags = ADDR_TYPE_RT
  3895. },
  3896. { }
  3897. };
  3898. /* l4_abe -> timer5 (dma) */
  3899. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3900. .master = &omap44xx_l4_abe_hwmod,
  3901. .slave = &omap44xx_timer5_hwmod,
  3902. .clk = "ocp_abe_iclk",
  3903. .addr = omap44xx_timer5_dma_addrs,
  3904. .user = OCP_USER_SDMA,
  3905. };
  3906. /* timer5 slave ports */
  3907. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3908. &omap44xx_l4_abe__timer5,
  3909. &omap44xx_l4_abe__timer5_dma,
  3910. };
  3911. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3912. .name = "timer5",
  3913. .class = &omap44xx_timer_hwmod_class,
  3914. .clkdm_name = "abe_clkdm",
  3915. .mpu_irqs = omap44xx_timer5_irqs,
  3916. .main_clk = "timer5_fck",
  3917. .prcm = {
  3918. .omap4 = {
  3919. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3920. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3921. .modulemode = MODULEMODE_SWCTRL,
  3922. },
  3923. },
  3924. .dev_attr = &capability_alwon_dev_attr,
  3925. .slaves = omap44xx_timer5_slaves,
  3926. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3927. };
  3928. /* timer6 */
  3929. static struct omap_hwmod omap44xx_timer6_hwmod;
  3930. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3931. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3932. { .irq = -1 }
  3933. };
  3934. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3935. {
  3936. .pa_start = 0x4013a000,
  3937. .pa_end = 0x4013a07f,
  3938. .flags = ADDR_TYPE_RT
  3939. },
  3940. { }
  3941. };
  3942. /* l4_abe -> timer6 */
  3943. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3944. .master = &omap44xx_l4_abe_hwmod,
  3945. .slave = &omap44xx_timer6_hwmod,
  3946. .clk = "ocp_abe_iclk",
  3947. .addr = omap44xx_timer6_addrs,
  3948. .user = OCP_USER_MPU,
  3949. };
  3950. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3951. {
  3952. .pa_start = 0x4903a000,
  3953. .pa_end = 0x4903a07f,
  3954. .flags = ADDR_TYPE_RT
  3955. },
  3956. { }
  3957. };
  3958. /* l4_abe -> timer6 (dma) */
  3959. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3960. .master = &omap44xx_l4_abe_hwmod,
  3961. .slave = &omap44xx_timer6_hwmod,
  3962. .clk = "ocp_abe_iclk",
  3963. .addr = omap44xx_timer6_dma_addrs,
  3964. .user = OCP_USER_SDMA,
  3965. };
  3966. /* timer6 slave ports */
  3967. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  3968. &omap44xx_l4_abe__timer6,
  3969. &omap44xx_l4_abe__timer6_dma,
  3970. };
  3971. static struct omap_hwmod omap44xx_timer6_hwmod = {
  3972. .name = "timer6",
  3973. .class = &omap44xx_timer_hwmod_class,
  3974. .clkdm_name = "abe_clkdm",
  3975. .mpu_irqs = omap44xx_timer6_irqs,
  3976. .main_clk = "timer6_fck",
  3977. .prcm = {
  3978. .omap4 = {
  3979. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  3980. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  3981. .modulemode = MODULEMODE_SWCTRL,
  3982. },
  3983. },
  3984. .dev_attr = &capability_alwon_dev_attr,
  3985. .slaves = omap44xx_timer6_slaves,
  3986. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  3987. };
  3988. /* timer7 */
  3989. static struct omap_hwmod omap44xx_timer7_hwmod;
  3990. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  3991. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  3992. { .irq = -1 }
  3993. };
  3994. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  3995. {
  3996. .pa_start = 0x4013c000,
  3997. .pa_end = 0x4013c07f,
  3998. .flags = ADDR_TYPE_RT
  3999. },
  4000. { }
  4001. };
  4002. /* l4_abe -> timer7 */
  4003. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4004. .master = &omap44xx_l4_abe_hwmod,
  4005. .slave = &omap44xx_timer7_hwmod,
  4006. .clk = "ocp_abe_iclk",
  4007. .addr = omap44xx_timer7_addrs,
  4008. .user = OCP_USER_MPU,
  4009. };
  4010. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4011. {
  4012. .pa_start = 0x4903c000,
  4013. .pa_end = 0x4903c07f,
  4014. .flags = ADDR_TYPE_RT
  4015. },
  4016. { }
  4017. };
  4018. /* l4_abe -> timer7 (dma) */
  4019. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4020. .master = &omap44xx_l4_abe_hwmod,
  4021. .slave = &omap44xx_timer7_hwmod,
  4022. .clk = "ocp_abe_iclk",
  4023. .addr = omap44xx_timer7_dma_addrs,
  4024. .user = OCP_USER_SDMA,
  4025. };
  4026. /* timer7 slave ports */
  4027. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4028. &omap44xx_l4_abe__timer7,
  4029. &omap44xx_l4_abe__timer7_dma,
  4030. };
  4031. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4032. .name = "timer7",
  4033. .class = &omap44xx_timer_hwmod_class,
  4034. .clkdm_name = "abe_clkdm",
  4035. .mpu_irqs = omap44xx_timer7_irqs,
  4036. .main_clk = "timer7_fck",
  4037. .prcm = {
  4038. .omap4 = {
  4039. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4040. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4041. .modulemode = MODULEMODE_SWCTRL,
  4042. },
  4043. },
  4044. .dev_attr = &capability_alwon_dev_attr,
  4045. .slaves = omap44xx_timer7_slaves,
  4046. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4047. };
  4048. /* timer8 */
  4049. static struct omap_hwmod omap44xx_timer8_hwmod;
  4050. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4051. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4052. { .irq = -1 }
  4053. };
  4054. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4055. {
  4056. .pa_start = 0x4013e000,
  4057. .pa_end = 0x4013e07f,
  4058. .flags = ADDR_TYPE_RT
  4059. },
  4060. { }
  4061. };
  4062. /* l4_abe -> timer8 */
  4063. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4064. .master = &omap44xx_l4_abe_hwmod,
  4065. .slave = &omap44xx_timer8_hwmod,
  4066. .clk = "ocp_abe_iclk",
  4067. .addr = omap44xx_timer8_addrs,
  4068. .user = OCP_USER_MPU,
  4069. };
  4070. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4071. {
  4072. .pa_start = 0x4903e000,
  4073. .pa_end = 0x4903e07f,
  4074. .flags = ADDR_TYPE_RT
  4075. },
  4076. { }
  4077. };
  4078. /* l4_abe -> timer8 (dma) */
  4079. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4080. .master = &omap44xx_l4_abe_hwmod,
  4081. .slave = &omap44xx_timer8_hwmod,
  4082. .clk = "ocp_abe_iclk",
  4083. .addr = omap44xx_timer8_dma_addrs,
  4084. .user = OCP_USER_SDMA,
  4085. };
  4086. /* timer8 slave ports */
  4087. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4088. &omap44xx_l4_abe__timer8,
  4089. &omap44xx_l4_abe__timer8_dma,
  4090. };
  4091. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4092. .name = "timer8",
  4093. .class = &omap44xx_timer_hwmod_class,
  4094. .clkdm_name = "abe_clkdm",
  4095. .mpu_irqs = omap44xx_timer8_irqs,
  4096. .main_clk = "timer8_fck",
  4097. .prcm = {
  4098. .omap4 = {
  4099. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4100. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4101. .modulemode = MODULEMODE_SWCTRL,
  4102. },
  4103. },
  4104. .dev_attr = &capability_pwm_dev_attr,
  4105. .slaves = omap44xx_timer8_slaves,
  4106. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4107. };
  4108. /* timer9 */
  4109. static struct omap_hwmod omap44xx_timer9_hwmod;
  4110. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4111. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4112. { .irq = -1 }
  4113. };
  4114. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4115. {
  4116. .pa_start = 0x4803e000,
  4117. .pa_end = 0x4803e07f,
  4118. .flags = ADDR_TYPE_RT
  4119. },
  4120. { }
  4121. };
  4122. /* l4_per -> timer9 */
  4123. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4124. .master = &omap44xx_l4_per_hwmod,
  4125. .slave = &omap44xx_timer9_hwmod,
  4126. .clk = "l4_div_ck",
  4127. .addr = omap44xx_timer9_addrs,
  4128. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4129. };
  4130. /* timer9 slave ports */
  4131. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4132. &omap44xx_l4_per__timer9,
  4133. };
  4134. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4135. .name = "timer9",
  4136. .class = &omap44xx_timer_hwmod_class,
  4137. .clkdm_name = "l4_per_clkdm",
  4138. .mpu_irqs = omap44xx_timer9_irqs,
  4139. .main_clk = "timer9_fck",
  4140. .prcm = {
  4141. .omap4 = {
  4142. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4143. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4144. .modulemode = MODULEMODE_SWCTRL,
  4145. },
  4146. },
  4147. .dev_attr = &capability_pwm_dev_attr,
  4148. .slaves = omap44xx_timer9_slaves,
  4149. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4150. };
  4151. /* timer10 */
  4152. static struct omap_hwmod omap44xx_timer10_hwmod;
  4153. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4154. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4155. { .irq = -1 }
  4156. };
  4157. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4158. {
  4159. .pa_start = 0x48086000,
  4160. .pa_end = 0x4808607f,
  4161. .flags = ADDR_TYPE_RT
  4162. },
  4163. { }
  4164. };
  4165. /* l4_per -> timer10 */
  4166. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4167. .master = &omap44xx_l4_per_hwmod,
  4168. .slave = &omap44xx_timer10_hwmod,
  4169. .clk = "l4_div_ck",
  4170. .addr = omap44xx_timer10_addrs,
  4171. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4172. };
  4173. /* timer10 slave ports */
  4174. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4175. &omap44xx_l4_per__timer10,
  4176. };
  4177. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4178. .name = "timer10",
  4179. .class = &omap44xx_timer_1ms_hwmod_class,
  4180. .clkdm_name = "l4_per_clkdm",
  4181. .mpu_irqs = omap44xx_timer10_irqs,
  4182. .main_clk = "timer10_fck",
  4183. .prcm = {
  4184. .omap4 = {
  4185. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4186. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4187. .modulemode = MODULEMODE_SWCTRL,
  4188. },
  4189. },
  4190. .dev_attr = &capability_pwm_dev_attr,
  4191. .slaves = omap44xx_timer10_slaves,
  4192. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4193. };
  4194. /* timer11 */
  4195. static struct omap_hwmod omap44xx_timer11_hwmod;
  4196. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4197. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4198. { .irq = -1 }
  4199. };
  4200. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4201. {
  4202. .pa_start = 0x48088000,
  4203. .pa_end = 0x4808807f,
  4204. .flags = ADDR_TYPE_RT
  4205. },
  4206. { }
  4207. };
  4208. /* l4_per -> timer11 */
  4209. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4210. .master = &omap44xx_l4_per_hwmod,
  4211. .slave = &omap44xx_timer11_hwmod,
  4212. .clk = "l4_div_ck",
  4213. .addr = omap44xx_timer11_addrs,
  4214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4215. };
  4216. /* timer11 slave ports */
  4217. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4218. &omap44xx_l4_per__timer11,
  4219. };
  4220. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4221. .name = "timer11",
  4222. .class = &omap44xx_timer_hwmod_class,
  4223. .clkdm_name = "l4_per_clkdm",
  4224. .mpu_irqs = omap44xx_timer11_irqs,
  4225. .main_clk = "timer11_fck",
  4226. .prcm = {
  4227. .omap4 = {
  4228. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4229. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4230. .modulemode = MODULEMODE_SWCTRL,
  4231. },
  4232. },
  4233. .dev_attr = &capability_pwm_dev_attr,
  4234. .slaves = omap44xx_timer11_slaves,
  4235. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4236. };
  4237. /*
  4238. * 'uart' class
  4239. * universal asynchronous receiver/transmitter (uart)
  4240. */
  4241. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4242. .rev_offs = 0x0050,
  4243. .sysc_offs = 0x0054,
  4244. .syss_offs = 0x0058,
  4245. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4246. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4247. SYSS_HAS_RESET_STATUS),
  4248. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4249. SIDLE_SMART_WKUP),
  4250. .sysc_fields = &omap_hwmod_sysc_type1,
  4251. };
  4252. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4253. .name = "uart",
  4254. .sysc = &omap44xx_uart_sysc,
  4255. };
  4256. /* uart1 */
  4257. static struct omap_hwmod omap44xx_uart1_hwmod;
  4258. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4259. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4260. { .irq = -1 }
  4261. };
  4262. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4263. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4264. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4265. { .dma_req = -1 }
  4266. };
  4267. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4268. {
  4269. .pa_start = 0x4806a000,
  4270. .pa_end = 0x4806a0ff,
  4271. .flags = ADDR_TYPE_RT
  4272. },
  4273. { }
  4274. };
  4275. /* l4_per -> uart1 */
  4276. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4277. .master = &omap44xx_l4_per_hwmod,
  4278. .slave = &omap44xx_uart1_hwmod,
  4279. .clk = "l4_div_ck",
  4280. .addr = omap44xx_uart1_addrs,
  4281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4282. };
  4283. /* uart1 slave ports */
  4284. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4285. &omap44xx_l4_per__uart1,
  4286. };
  4287. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4288. .name = "uart1",
  4289. .class = &omap44xx_uart_hwmod_class,
  4290. .clkdm_name = "l4_per_clkdm",
  4291. .mpu_irqs = omap44xx_uart1_irqs,
  4292. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4293. .main_clk = "uart1_fck",
  4294. .prcm = {
  4295. .omap4 = {
  4296. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4297. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4298. .modulemode = MODULEMODE_SWCTRL,
  4299. },
  4300. },
  4301. .slaves = omap44xx_uart1_slaves,
  4302. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4303. };
  4304. /* uart2 */
  4305. static struct omap_hwmod omap44xx_uart2_hwmod;
  4306. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4307. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4308. { .irq = -1 }
  4309. };
  4310. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4311. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4312. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4313. { .dma_req = -1 }
  4314. };
  4315. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4316. {
  4317. .pa_start = 0x4806c000,
  4318. .pa_end = 0x4806c0ff,
  4319. .flags = ADDR_TYPE_RT
  4320. },
  4321. { }
  4322. };
  4323. /* l4_per -> uart2 */
  4324. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4325. .master = &omap44xx_l4_per_hwmod,
  4326. .slave = &omap44xx_uart2_hwmod,
  4327. .clk = "l4_div_ck",
  4328. .addr = omap44xx_uart2_addrs,
  4329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4330. };
  4331. /* uart2 slave ports */
  4332. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4333. &omap44xx_l4_per__uart2,
  4334. };
  4335. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4336. .name = "uart2",
  4337. .class = &omap44xx_uart_hwmod_class,
  4338. .clkdm_name = "l4_per_clkdm",
  4339. .mpu_irqs = omap44xx_uart2_irqs,
  4340. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4341. .main_clk = "uart2_fck",
  4342. .prcm = {
  4343. .omap4 = {
  4344. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4345. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4346. .modulemode = MODULEMODE_SWCTRL,
  4347. },
  4348. },
  4349. .slaves = omap44xx_uart2_slaves,
  4350. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4351. };
  4352. /* uart3 */
  4353. static struct omap_hwmod omap44xx_uart3_hwmod;
  4354. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4355. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4356. { .irq = -1 }
  4357. };
  4358. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4359. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4360. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4361. { .dma_req = -1 }
  4362. };
  4363. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4364. {
  4365. .pa_start = 0x48020000,
  4366. .pa_end = 0x480200ff,
  4367. .flags = ADDR_TYPE_RT
  4368. },
  4369. { }
  4370. };
  4371. /* l4_per -> uart3 */
  4372. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4373. .master = &omap44xx_l4_per_hwmod,
  4374. .slave = &omap44xx_uart3_hwmod,
  4375. .clk = "l4_div_ck",
  4376. .addr = omap44xx_uart3_addrs,
  4377. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4378. };
  4379. /* uart3 slave ports */
  4380. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4381. &omap44xx_l4_per__uart3,
  4382. };
  4383. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4384. .name = "uart3",
  4385. .class = &omap44xx_uart_hwmod_class,
  4386. .clkdm_name = "l4_per_clkdm",
  4387. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4388. .mpu_irqs = omap44xx_uart3_irqs,
  4389. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4390. .main_clk = "uart3_fck",
  4391. .prcm = {
  4392. .omap4 = {
  4393. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4394. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4395. .modulemode = MODULEMODE_SWCTRL,
  4396. },
  4397. },
  4398. .slaves = omap44xx_uart3_slaves,
  4399. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4400. };
  4401. /* uart4 */
  4402. static struct omap_hwmod omap44xx_uart4_hwmod;
  4403. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4404. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4405. { .irq = -1 }
  4406. };
  4407. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4408. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4409. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4410. { .dma_req = -1 }
  4411. };
  4412. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4413. {
  4414. .pa_start = 0x4806e000,
  4415. .pa_end = 0x4806e0ff,
  4416. .flags = ADDR_TYPE_RT
  4417. },
  4418. { }
  4419. };
  4420. /* l4_per -> uart4 */
  4421. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4422. .master = &omap44xx_l4_per_hwmod,
  4423. .slave = &omap44xx_uart4_hwmod,
  4424. .clk = "l4_div_ck",
  4425. .addr = omap44xx_uart4_addrs,
  4426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4427. };
  4428. /* uart4 slave ports */
  4429. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4430. &omap44xx_l4_per__uart4,
  4431. };
  4432. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4433. .name = "uart4",
  4434. .class = &omap44xx_uart_hwmod_class,
  4435. .clkdm_name = "l4_per_clkdm",
  4436. .mpu_irqs = omap44xx_uart4_irqs,
  4437. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4438. .main_clk = "uart4_fck",
  4439. .prcm = {
  4440. .omap4 = {
  4441. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4442. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4443. .modulemode = MODULEMODE_SWCTRL,
  4444. },
  4445. },
  4446. .slaves = omap44xx_uart4_slaves,
  4447. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4448. };
  4449. /*
  4450. * 'usb_otg_hs' class
  4451. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4452. */
  4453. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4454. .rev_offs = 0x0400,
  4455. .sysc_offs = 0x0404,
  4456. .syss_offs = 0x0408,
  4457. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4458. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4459. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4460. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4461. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4462. MSTANDBY_SMART),
  4463. .sysc_fields = &omap_hwmod_sysc_type1,
  4464. };
  4465. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4466. .name = "usb_otg_hs",
  4467. .sysc = &omap44xx_usb_otg_hs_sysc,
  4468. };
  4469. /* usb_otg_hs */
  4470. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4471. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4472. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4473. { .irq = -1 }
  4474. };
  4475. /* usb_otg_hs master ports */
  4476. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4477. &omap44xx_usb_otg_hs__l3_main_2,
  4478. };
  4479. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4480. {
  4481. .pa_start = 0x4a0ab000,
  4482. .pa_end = 0x4a0ab003,
  4483. .flags = ADDR_TYPE_RT
  4484. },
  4485. { }
  4486. };
  4487. /* l4_cfg -> usb_otg_hs */
  4488. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4489. .master = &omap44xx_l4_cfg_hwmod,
  4490. .slave = &omap44xx_usb_otg_hs_hwmod,
  4491. .clk = "l4_div_ck",
  4492. .addr = omap44xx_usb_otg_hs_addrs,
  4493. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4494. };
  4495. /* usb_otg_hs slave ports */
  4496. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4497. &omap44xx_l4_cfg__usb_otg_hs,
  4498. };
  4499. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4500. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4501. };
  4502. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4503. .name = "usb_otg_hs",
  4504. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4505. .clkdm_name = "l3_init_clkdm",
  4506. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4507. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4508. .main_clk = "usb_otg_hs_ick",
  4509. .prcm = {
  4510. .omap4 = {
  4511. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4512. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4513. .modulemode = MODULEMODE_HWCTRL,
  4514. },
  4515. },
  4516. .opt_clks = usb_otg_hs_opt_clks,
  4517. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4518. .slaves = omap44xx_usb_otg_hs_slaves,
  4519. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4520. .masters = omap44xx_usb_otg_hs_masters,
  4521. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4522. };
  4523. /*
  4524. * 'wd_timer' class
  4525. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4526. * overflow condition
  4527. */
  4528. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4529. .rev_offs = 0x0000,
  4530. .sysc_offs = 0x0010,
  4531. .syss_offs = 0x0014,
  4532. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4533. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4534. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4535. SIDLE_SMART_WKUP),
  4536. .sysc_fields = &omap_hwmod_sysc_type1,
  4537. };
  4538. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4539. .name = "wd_timer",
  4540. .sysc = &omap44xx_wd_timer_sysc,
  4541. .pre_shutdown = &omap2_wd_timer_disable,
  4542. };
  4543. /* wd_timer2 */
  4544. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4545. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4546. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4547. { .irq = -1 }
  4548. };
  4549. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4550. {
  4551. .pa_start = 0x4a314000,
  4552. .pa_end = 0x4a31407f,
  4553. .flags = ADDR_TYPE_RT
  4554. },
  4555. { }
  4556. };
  4557. /* l4_wkup -> wd_timer2 */
  4558. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4559. .master = &omap44xx_l4_wkup_hwmod,
  4560. .slave = &omap44xx_wd_timer2_hwmod,
  4561. .clk = "l4_wkup_clk_mux_ck",
  4562. .addr = omap44xx_wd_timer2_addrs,
  4563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4564. };
  4565. /* wd_timer2 slave ports */
  4566. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4567. &omap44xx_l4_wkup__wd_timer2,
  4568. };
  4569. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4570. .name = "wd_timer2",
  4571. .class = &omap44xx_wd_timer_hwmod_class,
  4572. .clkdm_name = "l4_wkup_clkdm",
  4573. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4574. .main_clk = "wd_timer2_fck",
  4575. .prcm = {
  4576. .omap4 = {
  4577. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4578. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4579. .modulemode = MODULEMODE_SWCTRL,
  4580. },
  4581. },
  4582. .slaves = omap44xx_wd_timer2_slaves,
  4583. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4584. };
  4585. /* wd_timer3 */
  4586. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4587. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4588. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4589. { .irq = -1 }
  4590. };
  4591. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4592. {
  4593. .pa_start = 0x40130000,
  4594. .pa_end = 0x4013007f,
  4595. .flags = ADDR_TYPE_RT
  4596. },
  4597. { }
  4598. };
  4599. /* l4_abe -> wd_timer3 */
  4600. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4601. .master = &omap44xx_l4_abe_hwmod,
  4602. .slave = &omap44xx_wd_timer3_hwmod,
  4603. .clk = "ocp_abe_iclk",
  4604. .addr = omap44xx_wd_timer3_addrs,
  4605. .user = OCP_USER_MPU,
  4606. };
  4607. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4608. {
  4609. .pa_start = 0x49030000,
  4610. .pa_end = 0x4903007f,
  4611. .flags = ADDR_TYPE_RT
  4612. },
  4613. { }
  4614. };
  4615. /* l4_abe -> wd_timer3 (dma) */
  4616. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4617. .master = &omap44xx_l4_abe_hwmod,
  4618. .slave = &omap44xx_wd_timer3_hwmod,
  4619. .clk = "ocp_abe_iclk",
  4620. .addr = omap44xx_wd_timer3_dma_addrs,
  4621. .user = OCP_USER_SDMA,
  4622. };
  4623. /* wd_timer3 slave ports */
  4624. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4625. &omap44xx_l4_abe__wd_timer3,
  4626. &omap44xx_l4_abe__wd_timer3_dma,
  4627. };
  4628. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4629. .name = "wd_timer3",
  4630. .class = &omap44xx_wd_timer_hwmod_class,
  4631. .clkdm_name = "abe_clkdm",
  4632. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4633. .main_clk = "wd_timer3_fck",
  4634. .prcm = {
  4635. .omap4 = {
  4636. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4637. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4638. .modulemode = MODULEMODE_SWCTRL,
  4639. },
  4640. },
  4641. .slaves = omap44xx_wd_timer3_slaves,
  4642. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4643. };
  4644. /*
  4645. * 'usb_host_hs' class
  4646. * high-speed multi-port usb host controller
  4647. */
  4648. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4649. .master = &omap44xx_usb_host_hs_hwmod,
  4650. .slave = &omap44xx_l3_main_2_hwmod,
  4651. .clk = "l3_div_ck",
  4652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4653. };
  4654. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4655. .rev_offs = 0x0000,
  4656. .sysc_offs = 0x0010,
  4657. .syss_offs = 0x0014,
  4658. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4659. SYSC_HAS_SOFTRESET),
  4660. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4661. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4662. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4663. .sysc_fields = &omap_hwmod_sysc_type2,
  4664. };
  4665. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4666. .name = "usb_host_hs",
  4667. .sysc = &omap44xx_usb_host_hs_sysc,
  4668. };
  4669. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4670. &omap44xx_usb_host_hs__l3_main_2,
  4671. };
  4672. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4673. {
  4674. .name = "uhh",
  4675. .pa_start = 0x4a064000,
  4676. .pa_end = 0x4a0647ff,
  4677. .flags = ADDR_TYPE_RT
  4678. },
  4679. {
  4680. .name = "ohci",
  4681. .pa_start = 0x4a064800,
  4682. .pa_end = 0x4a064bff,
  4683. },
  4684. {
  4685. .name = "ehci",
  4686. .pa_start = 0x4a064c00,
  4687. .pa_end = 0x4a064fff,
  4688. },
  4689. {}
  4690. };
  4691. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4692. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4693. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4694. { .irq = -1 }
  4695. };
  4696. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4697. .master = &omap44xx_l4_cfg_hwmod,
  4698. .slave = &omap44xx_usb_host_hs_hwmod,
  4699. .clk = "l4_div_ck",
  4700. .addr = omap44xx_usb_host_hs_addrs,
  4701. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4702. };
  4703. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4704. &omap44xx_l4_cfg__usb_host_hs,
  4705. };
  4706. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4707. .name = "usb_host_hs",
  4708. .class = &omap44xx_usb_host_hs_hwmod_class,
  4709. .clkdm_name = "l3_init_clkdm",
  4710. .main_clk = "usb_host_hs_fck",
  4711. .prcm = {
  4712. .omap4 = {
  4713. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4714. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4715. .modulemode = MODULEMODE_SWCTRL,
  4716. },
  4717. },
  4718. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4719. .slaves = omap44xx_usb_host_hs_slaves,
  4720. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4721. .masters = omap44xx_usb_host_hs_masters,
  4722. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4723. /*
  4724. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4725. * id: i660
  4726. *
  4727. * Description:
  4728. * In the following configuration :
  4729. * - USBHOST module is set to smart-idle mode
  4730. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4731. * happens when the system is going to a low power mode : all ports
  4732. * have been suspended, the master part of the USBHOST module has
  4733. * entered the standby state, and SW has cut the functional clocks)
  4734. * - an USBHOST interrupt occurs before the module is able to answer
  4735. * idle_ack, typically a remote wakeup IRQ.
  4736. * Then the USB HOST module will enter a deadlock situation where it
  4737. * is no more accessible nor functional.
  4738. *
  4739. * Workaround:
  4740. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4741. */
  4742. /*
  4743. * Errata: USB host EHCI may stall when entering smart-standby mode
  4744. * Id: i571
  4745. *
  4746. * Description:
  4747. * When the USBHOST module is set to smart-standby mode, and when it is
  4748. * ready to enter the standby state (i.e. all ports are suspended and
  4749. * all attached devices are in suspend mode), then it can wrongly assert
  4750. * the Mstandby signal too early while there are still some residual OCP
  4751. * transactions ongoing. If this condition occurs, the internal state
  4752. * machine may go to an undefined state and the USB link may be stuck
  4753. * upon the next resume.
  4754. *
  4755. * Workaround:
  4756. * Don't use smart standby; use only force standby,
  4757. * hence HWMOD_SWSUP_MSTANDBY
  4758. */
  4759. /*
  4760. * During system boot; If the hwmod framework resets the module
  4761. * the module will have smart idle settings; which can lead to deadlock
  4762. * (above Errata Id:i660); so, dont reset the module during boot;
  4763. * Use HWMOD_INIT_NO_RESET.
  4764. */
  4765. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4766. HWMOD_INIT_NO_RESET,
  4767. };
  4768. /*
  4769. * 'usb_tll_hs' class
  4770. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4771. */
  4772. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4773. .rev_offs = 0x0000,
  4774. .sysc_offs = 0x0010,
  4775. .syss_offs = 0x0014,
  4776. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4777. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4778. SYSC_HAS_AUTOIDLE),
  4779. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4780. .sysc_fields = &omap_hwmod_sysc_type1,
  4781. };
  4782. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4783. .name = "usb_tll_hs",
  4784. .sysc = &omap44xx_usb_tll_hs_sysc,
  4785. };
  4786. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4787. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4788. { .irq = -1 }
  4789. };
  4790. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4791. {
  4792. .name = "tll",
  4793. .pa_start = 0x4a062000,
  4794. .pa_end = 0x4a063fff,
  4795. .flags = ADDR_TYPE_RT
  4796. },
  4797. {}
  4798. };
  4799. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4800. .master = &omap44xx_l4_cfg_hwmod,
  4801. .slave = &omap44xx_usb_tll_hs_hwmod,
  4802. .clk = "l4_div_ck",
  4803. .addr = omap44xx_usb_tll_hs_addrs,
  4804. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4805. };
  4806. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4807. &omap44xx_l4_cfg__usb_tll_hs,
  4808. };
  4809. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4810. .name = "usb_tll_hs",
  4811. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4812. .clkdm_name = "l3_init_clkdm",
  4813. .main_clk = "usb_tll_hs_ick",
  4814. .prcm = {
  4815. .omap4 = {
  4816. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4817. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4818. .modulemode = MODULEMODE_HWCTRL,
  4819. },
  4820. },
  4821. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4822. .slaves = omap44xx_usb_tll_hs_slaves,
  4823. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4824. };
  4825. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4826. /* dmm class */
  4827. &omap44xx_dmm_hwmod,
  4828. /* emif_fw class */
  4829. &omap44xx_emif_fw_hwmod,
  4830. /* l3 class */
  4831. &omap44xx_l3_instr_hwmod,
  4832. &omap44xx_l3_main_1_hwmod,
  4833. &omap44xx_l3_main_2_hwmod,
  4834. &omap44xx_l3_main_3_hwmod,
  4835. /* l4 class */
  4836. &omap44xx_l4_abe_hwmod,
  4837. &omap44xx_l4_cfg_hwmod,
  4838. &omap44xx_l4_per_hwmod,
  4839. &omap44xx_l4_wkup_hwmod,
  4840. /* mpu_bus class */
  4841. &omap44xx_mpu_private_hwmod,
  4842. /* aess class */
  4843. /* &omap44xx_aess_hwmod, */
  4844. /* bandgap class */
  4845. &omap44xx_bandgap_hwmod,
  4846. /* counter class */
  4847. /* &omap44xx_counter_32k_hwmod, */
  4848. /* dma class */
  4849. &omap44xx_dma_system_hwmod,
  4850. /* dmic class */
  4851. &omap44xx_dmic_hwmod,
  4852. /* dsp class */
  4853. &omap44xx_dsp_hwmod,
  4854. /* dss class */
  4855. &omap44xx_dss_hwmod,
  4856. &omap44xx_dss_dispc_hwmod,
  4857. &omap44xx_dss_dsi1_hwmod,
  4858. &omap44xx_dss_dsi2_hwmod,
  4859. &omap44xx_dss_hdmi_hwmod,
  4860. &omap44xx_dss_rfbi_hwmod,
  4861. &omap44xx_dss_venc_hwmod,
  4862. /* gpio class */
  4863. &omap44xx_gpio1_hwmod,
  4864. &omap44xx_gpio2_hwmod,
  4865. &omap44xx_gpio3_hwmod,
  4866. &omap44xx_gpio4_hwmod,
  4867. &omap44xx_gpio5_hwmod,
  4868. &omap44xx_gpio6_hwmod,
  4869. /* hsi class */
  4870. /* &omap44xx_hsi_hwmod, */
  4871. /* i2c class */
  4872. &omap44xx_i2c1_hwmod,
  4873. &omap44xx_i2c2_hwmod,
  4874. &omap44xx_i2c3_hwmod,
  4875. &omap44xx_i2c4_hwmod,
  4876. /* ipu class */
  4877. &omap44xx_ipu_hwmod,
  4878. /* iss class */
  4879. /* &omap44xx_iss_hwmod, */
  4880. /* iva class */
  4881. &omap44xx_iva_hwmod,
  4882. /* kbd class */
  4883. &omap44xx_kbd_hwmod,
  4884. /* mailbox class */
  4885. &omap44xx_mailbox_hwmod,
  4886. /* mcbsp class */
  4887. &omap44xx_mcbsp1_hwmod,
  4888. &omap44xx_mcbsp2_hwmod,
  4889. &omap44xx_mcbsp3_hwmod,
  4890. &omap44xx_mcbsp4_hwmod,
  4891. /* mcpdm class */
  4892. &omap44xx_mcpdm_hwmod,
  4893. /* mcspi class */
  4894. &omap44xx_mcspi1_hwmod,
  4895. &omap44xx_mcspi2_hwmod,
  4896. &omap44xx_mcspi3_hwmod,
  4897. &omap44xx_mcspi4_hwmod,
  4898. /* mmc class */
  4899. &omap44xx_mmc1_hwmod,
  4900. &omap44xx_mmc2_hwmod,
  4901. &omap44xx_mmc3_hwmod,
  4902. &omap44xx_mmc4_hwmod,
  4903. &omap44xx_mmc5_hwmod,
  4904. /* mpu class */
  4905. &omap44xx_mpu_hwmod,
  4906. /* smartreflex class */
  4907. &omap44xx_smartreflex_core_hwmod,
  4908. &omap44xx_smartreflex_iva_hwmod,
  4909. &omap44xx_smartreflex_mpu_hwmod,
  4910. /* spinlock class */
  4911. &omap44xx_spinlock_hwmod,
  4912. /* timer class */
  4913. &omap44xx_timer1_hwmod,
  4914. &omap44xx_timer2_hwmod,
  4915. &omap44xx_timer3_hwmod,
  4916. &omap44xx_timer4_hwmod,
  4917. &omap44xx_timer5_hwmod,
  4918. &omap44xx_timer6_hwmod,
  4919. &omap44xx_timer7_hwmod,
  4920. &omap44xx_timer8_hwmod,
  4921. &omap44xx_timer9_hwmod,
  4922. &omap44xx_timer10_hwmod,
  4923. &omap44xx_timer11_hwmod,
  4924. /* uart class */
  4925. &omap44xx_uart1_hwmod,
  4926. &omap44xx_uart2_hwmod,
  4927. &omap44xx_uart3_hwmod,
  4928. &omap44xx_uart4_hwmod,
  4929. /* usb host class */
  4930. &omap44xx_usb_host_hs_hwmod,
  4931. &omap44xx_usb_tll_hs_hwmod,
  4932. /* usb_otg_hs class */
  4933. &omap44xx_usb_otg_hs_hwmod,
  4934. /* wd_timer class */
  4935. &omap44xx_wd_timer2_hwmod,
  4936. &omap44xx_wd_timer3_hwmod,
  4937. NULL,
  4938. };
  4939. int __init omap44xx_hwmod_init(void)
  4940. {
  4941. return omap_hwmod_register(omap44xx_hwmods);
  4942. }