intel_ringbuffer.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. /*
  4. * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
  5. * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
  6. * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
  7. *
  8. * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
  9. * cacheline, the Head Pointer must not be greater than the Tail
  10. * Pointer."
  11. */
  12. #define I915_RING_FREE_SPACE 64
  13. struct intel_hw_status_page {
  14. u32 *page_addr;
  15. unsigned int gfx_addr;
  16. struct drm_i915_gem_object *obj;
  17. };
  18. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  19. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  20. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  21. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  22. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  23. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  24. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  25. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  26. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  27. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  28. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  29. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  30. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  31. enum intel_ring_hangcheck_action {
  32. HANGCHECK_WAIT,
  33. HANGCHECK_ACTIVE,
  34. HANGCHECK_KICK,
  35. HANGCHECK_HUNG,
  36. };
  37. struct intel_ring_hangcheck {
  38. bool deadlock;
  39. u32 seqno;
  40. u32 acthd;
  41. int score;
  42. enum intel_ring_hangcheck_action action;
  43. };
  44. struct intel_ring_buffer {
  45. const char *name;
  46. enum intel_ring_id {
  47. RCS = 0x0,
  48. VCS,
  49. BCS,
  50. VECS,
  51. } id;
  52. #define I915_NUM_RINGS 4
  53. u32 mmio_base;
  54. void __iomem *virtual_start;
  55. struct drm_device *dev;
  56. struct drm_i915_gem_object *obj;
  57. u32 head;
  58. u32 tail;
  59. int space;
  60. int size;
  61. int effective_size;
  62. struct intel_hw_status_page status_page;
  63. /** We track the position of the requests in the ring buffer, and
  64. * when each is retired we increment last_retired_head as the GPU
  65. * must have finished processing the request and so we know we
  66. * can advance the ringbuffer up to that position.
  67. *
  68. * last_retired_head is set to -1 after the value is consumed so
  69. * we can detect new retirements.
  70. */
  71. u32 last_retired_head;
  72. unsigned irq_refcount; /* protected by dev_priv->irq_lock */
  73. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  74. u32 trace_irq_seqno;
  75. u32 sync_seqno[I915_NUM_RINGS-1];
  76. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  77. void (*irq_put)(struct intel_ring_buffer *ring);
  78. int (*init)(struct intel_ring_buffer *ring);
  79. void (*write_tail)(struct intel_ring_buffer *ring,
  80. u32 value);
  81. int __must_check (*flush)(struct intel_ring_buffer *ring,
  82. u32 invalidate_domains,
  83. u32 flush_domains);
  84. int (*add_request)(struct intel_ring_buffer *ring);
  85. /* Some chipsets are not quite as coherent as advertised and need
  86. * an expensive kick to force a true read of the up-to-date seqno.
  87. * However, the up-to-date seqno is not always required and the last
  88. * seen value is good enough. Note that the seqno will always be
  89. * monotonic, even if not coherent.
  90. */
  91. u32 (*get_seqno)(struct intel_ring_buffer *ring,
  92. bool lazy_coherency);
  93. void (*set_seqno)(struct intel_ring_buffer *ring,
  94. u32 seqno);
  95. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  96. u32 offset, u32 length,
  97. unsigned flags);
  98. #define I915_DISPATCH_SECURE 0x1
  99. #define I915_DISPATCH_PINNED 0x2
  100. void (*cleanup)(struct intel_ring_buffer *ring);
  101. int (*sync_to)(struct intel_ring_buffer *ring,
  102. struct intel_ring_buffer *to,
  103. u32 seqno);
  104. /* our mbox written by others */
  105. u32 semaphore_register[I915_NUM_RINGS];
  106. /* mboxes this ring signals to */
  107. u32 signal_mbox[I915_NUM_RINGS];
  108. /**
  109. * List of objects currently involved in rendering from the
  110. * ringbuffer.
  111. *
  112. * Includes buffers having the contents of their GPU caches
  113. * flushed, not necessarily primitives. last_rendering_seqno
  114. * represents when the rendering involved will be completed.
  115. *
  116. * A reference is held on the buffer while on this list.
  117. */
  118. struct list_head active_list;
  119. /**
  120. * List of breadcrumbs associated with GPU requests currently
  121. * outstanding.
  122. */
  123. struct list_head request_list;
  124. /**
  125. * Do we have some not yet emitted requests outstanding?
  126. */
  127. u32 outstanding_lazy_request;
  128. bool gpu_caches_dirty;
  129. bool fbc_dirty;
  130. wait_queue_head_t irq_queue;
  131. /**
  132. * Do an explicit TLB flush before MI_SET_CONTEXT
  133. */
  134. bool itlb_before_ctx_switch;
  135. struct i915_hw_context *default_context;
  136. struct i915_hw_context *last_context;
  137. struct intel_ring_hangcheck hangcheck;
  138. void *private;
  139. };
  140. static inline bool
  141. intel_ring_initialized(struct intel_ring_buffer *ring)
  142. {
  143. return ring->obj != NULL;
  144. }
  145. static inline unsigned
  146. intel_ring_flag(struct intel_ring_buffer *ring)
  147. {
  148. return 1 << ring->id;
  149. }
  150. static inline u32
  151. intel_ring_sync_index(struct intel_ring_buffer *ring,
  152. struct intel_ring_buffer *other)
  153. {
  154. int idx;
  155. /*
  156. * cs -> 0 = vcs, 1 = bcs
  157. * vcs -> 0 = bcs, 1 = cs,
  158. * bcs -> 0 = cs, 1 = vcs.
  159. */
  160. idx = (other - ring) - 1;
  161. if (idx < 0)
  162. idx += I915_NUM_RINGS;
  163. return idx;
  164. }
  165. static inline u32
  166. intel_read_status_page(struct intel_ring_buffer *ring,
  167. int reg)
  168. {
  169. /* Ensure that the compiler doesn't optimize away the load. */
  170. barrier();
  171. return ring->status_page.page_addr[reg];
  172. }
  173. static inline void
  174. intel_write_status_page(struct intel_ring_buffer *ring,
  175. int reg, u32 value)
  176. {
  177. ring->status_page.page_addr[reg] = value;
  178. }
  179. /**
  180. * Reads a dword out of the status page, which is written to from the command
  181. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  182. * MI_STORE_DATA_IMM.
  183. *
  184. * The following dwords have a reserved meaning:
  185. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  186. * 0x04: ring 0 head pointer
  187. * 0x05: ring 1 head pointer (915-class)
  188. * 0x06: ring 2 head pointer (915-class)
  189. * 0x10-0x1b: Context status DWords (GM45)
  190. * 0x1f: Last written status offset. (GM45)
  191. *
  192. * The area from dword 0x20 to 0x3ff is available for driver usage.
  193. */
  194. #define I915_GEM_HWS_INDEX 0x20
  195. #define I915_GEM_HWS_SCRATCH_INDEX 0x30
  196. #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
  197. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  198. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  199. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  200. u32 data)
  201. {
  202. iowrite32(data, ring->virtual_start + ring->tail);
  203. ring->tail += 4;
  204. }
  205. void intel_ring_advance(struct intel_ring_buffer *ring);
  206. int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
  207. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
  208. int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
  209. int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
  210. int intel_init_render_ring_buffer(struct drm_device *dev);
  211. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  212. int intel_init_blt_ring_buffer(struct drm_device *dev);
  213. int intel_init_vebox_ring_buffer(struct drm_device *dev);
  214. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  215. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  216. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  217. {
  218. return ring->tail;
  219. }
  220. static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
  221. {
  222. BUG_ON(ring->outstanding_lazy_request == 0);
  223. return ring->outstanding_lazy_request;
  224. }
  225. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  226. {
  227. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  228. ring->trace_irq_seqno = seqno;
  229. }
  230. /* DRI warts */
  231. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  232. #endif /* _INTEL_RINGBUFFER_H_ */