mv643xx_eth.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/udp.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/bitops.h>
  45. #include <linux/delay.h>
  46. #include <linux/ethtool.h>
  47. #include <linux/platform_device.h>
  48. #include <linux/module.h>
  49. #include <linux/kernel.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/workqueue.h>
  52. #include <linux/mii.h>
  53. #include <linux/mv643xx_eth.h>
  54. #include <asm/io.h>
  55. #include <asm/types.h>
  56. #include <asm/pgtable.h>
  57. #include <asm/system.h>
  58. #include <asm/delay.h>
  59. #include <asm/dma-mapping.h>
  60. #define MV643XX_CHECKSUM_OFFLOAD_TX
  61. #define MV643XX_NAPI
  62. #define MV643XX_TX_FAST_REFILL
  63. #undef MV643XX_COAL
  64. #define MV643XX_TX_COAL 100
  65. #ifdef MV643XX_COAL
  66. #define MV643XX_RX_COAL 100
  67. #endif
  68. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  69. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  70. #else
  71. #define MAX_DESCS_PER_SKB 1
  72. #endif
  73. #define ETH_VLAN_HLEN 4
  74. #define ETH_FCS_LEN 4
  75. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  76. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  77. ETH_VLAN_HLEN + ETH_FCS_LEN)
  78. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  79. dma_get_cache_alignment())
  80. /*
  81. * Registers shared between all ports.
  82. */
  83. #define PHY_ADDR_REG 0x0000
  84. #define SMI_REG 0x0004
  85. #define WINDOW_BASE(i) (0x0200 + ((i) << 3))
  86. #define WINDOW_SIZE(i) (0x0204 + ((i) << 3))
  87. #define WINDOW_REMAP_HIGH(i) (0x0280 + ((i) << 2))
  88. #define WINDOW_BAR_ENABLE 0x0290
  89. #define WINDOW_PROTECT(i) (0x0294 + ((i) << 4))
  90. /*
  91. * Per-port registers.
  92. */
  93. #define PORT_CONFIG_REG(p) (0x0400 + ((p) << 10))
  94. #define PORT_CONFIG_EXTEND_REG(p) (0x0404 + ((p) << 10))
  95. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  96. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  97. #define SDMA_CONFIG_REG(p) (0x041c + ((p) << 10))
  98. #define PORT_SERIAL_CONTROL_REG(p) (0x043c + ((p) << 10))
  99. #define PORT_STATUS_REG(p) (0x0444 + ((p) << 10))
  100. #define TRANSMIT_QUEUE_COMMAND_REG(p) (0x0448 + ((p) << 10))
  101. #define MAXIMUM_TRANSMIT_UNIT(p) (0x0458 + ((p) << 10))
  102. #define INTERRUPT_CAUSE_REG(p) (0x0460 + ((p) << 10))
  103. #define INTERRUPT_CAUSE_EXTEND_REG(p) (0x0464 + ((p) << 10))
  104. #define INTERRUPT_MASK_REG(p) (0x0468 + ((p) << 10))
  105. #define INTERRUPT_EXTEND_MASK_REG(p) (0x046c + ((p) << 10))
  106. #define TX_FIFO_URGENT_THRESHOLD_REG(p) (0x0474 + ((p) << 10))
  107. #define RX_CURRENT_QUEUE_DESC_PTR_0(p) (0x060c + ((p) << 10))
  108. #define RECEIVE_QUEUE_COMMAND_REG(p) (0x0680 + ((p) << 10))
  109. #define TX_CURRENT_QUEUE_DESC_PTR_0(p) (0x06c0 + ((p) << 10))
  110. #define MIB_COUNTERS_BASE(p) (0x1000 + ((p) << 7))
  111. #define DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(p) (0x1400 + ((p) << 10))
  112. #define DA_FILTER_OTHER_MULTICAST_TABLE_BASE(p) (0x1500 + ((p) << 10))
  113. #define DA_FILTER_UNICAST_TABLE_BASE(p) (0x1600 + ((p) << 10))
  114. /* These macros describe Ethernet Port configuration reg (Px_cR) bits */
  115. #define UNICAST_NORMAL_MODE (0 << 0)
  116. #define UNICAST_PROMISCUOUS_MODE (1 << 0)
  117. #define DEFAULT_RX_QUEUE(queue) ((queue) << 1)
  118. #define DEFAULT_RX_ARP_QUEUE(queue) ((queue) << 4)
  119. #define RECEIVE_BC_IF_NOT_IP_OR_ARP (0 << 7)
  120. #define REJECT_BC_IF_NOT_IP_OR_ARP (1 << 7)
  121. #define RECEIVE_BC_IF_IP (0 << 8)
  122. #define REJECT_BC_IF_IP (1 << 8)
  123. #define RECEIVE_BC_IF_ARP (0 << 9)
  124. #define REJECT_BC_IF_ARP (1 << 9)
  125. #define TX_AM_NO_UPDATE_ERROR_SUMMARY (1 << 12)
  126. #define CAPTURE_TCP_FRAMES_DIS (0 << 14)
  127. #define CAPTURE_TCP_FRAMES_EN (1 << 14)
  128. #define CAPTURE_UDP_FRAMES_DIS (0 << 15)
  129. #define CAPTURE_UDP_FRAMES_EN (1 << 15)
  130. #define DEFAULT_RX_TCP_QUEUE(queue) ((queue) << 16)
  131. #define DEFAULT_RX_UDP_QUEUE(queue) ((queue) << 19)
  132. #define DEFAULT_RX_BPDU_QUEUE(queue) ((queue) << 22)
  133. #define PORT_CONFIG_DEFAULT_VALUE \
  134. UNICAST_NORMAL_MODE | \
  135. DEFAULT_RX_QUEUE(0) | \
  136. DEFAULT_RX_ARP_QUEUE(0) | \
  137. RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  138. RECEIVE_BC_IF_IP | \
  139. RECEIVE_BC_IF_ARP | \
  140. CAPTURE_TCP_FRAMES_DIS | \
  141. CAPTURE_UDP_FRAMES_DIS | \
  142. DEFAULT_RX_TCP_QUEUE(0) | \
  143. DEFAULT_RX_UDP_QUEUE(0) | \
  144. DEFAULT_RX_BPDU_QUEUE(0)
  145. /* These macros describe Ethernet Port configuration extend reg (Px_cXR) bits*/
  146. #define CLASSIFY_EN (1 << 0)
  147. #define SPAN_BPDU_PACKETS_AS_NORMAL (0 << 1)
  148. #define SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 (1 << 1)
  149. #define PARTITION_DISABLE (0 << 2)
  150. #define PARTITION_ENABLE (1 << 2)
  151. #define PORT_CONFIG_EXTEND_DEFAULT_VALUE \
  152. SPAN_BPDU_PACKETS_AS_NORMAL | \
  153. PARTITION_DISABLE
  154. /* These macros describe Ethernet Port Sdma configuration reg (SDCR) bits */
  155. #define RIFB (1 << 0)
  156. #define RX_BURST_SIZE_1_64BIT (0 << 1)
  157. #define RX_BURST_SIZE_2_64BIT (1 << 1)
  158. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  159. #define RX_BURST_SIZE_8_64BIT (3 << 1)
  160. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  161. #define BLM_RX_NO_SWAP (1 << 4)
  162. #define BLM_RX_BYTE_SWAP (0 << 4)
  163. #define BLM_TX_NO_SWAP (1 << 5)
  164. #define BLM_TX_BYTE_SWAP (0 << 5)
  165. #define DESCRIPTORS_BYTE_SWAP (1 << 6)
  166. #define DESCRIPTORS_NO_SWAP (0 << 6)
  167. #define IPG_INT_RX(value) (((value) & 0x3fff) << 8)
  168. #define TX_BURST_SIZE_1_64BIT (0 << 22)
  169. #define TX_BURST_SIZE_2_64BIT (1 << 22)
  170. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  171. #define TX_BURST_SIZE_8_64BIT (3 << 22)
  172. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  173. #if defined(__BIG_ENDIAN)
  174. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  175. RX_BURST_SIZE_4_64BIT | \
  176. IPG_INT_RX(0) | \
  177. TX_BURST_SIZE_4_64BIT
  178. #elif defined(__LITTLE_ENDIAN)
  179. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  180. RX_BURST_SIZE_4_64BIT | \
  181. BLM_RX_NO_SWAP | \
  182. BLM_TX_NO_SWAP | \
  183. IPG_INT_RX(0) | \
  184. TX_BURST_SIZE_4_64BIT
  185. #else
  186. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  187. #endif
  188. /* These macros describe Ethernet Port serial control reg (PSCR) bits */
  189. #define SERIAL_PORT_DISABLE (0 << 0)
  190. #define SERIAL_PORT_ENABLE (1 << 0)
  191. #define DO_NOT_FORCE_LINK_PASS (0 << 1)
  192. #define FORCE_LINK_PASS (1 << 1)
  193. #define ENABLE_AUTO_NEG_FOR_DUPLX (0 << 2)
  194. #define DISABLE_AUTO_NEG_FOR_DUPLX (1 << 2)
  195. #define ENABLE_AUTO_NEG_FOR_FLOW_CTRL (0 << 3)
  196. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  197. #define ADV_NO_FLOW_CTRL (0 << 4)
  198. #define ADV_SYMMETRIC_FLOW_CTRL (1 << 4)
  199. #define FORCE_FC_MODE_NO_PAUSE_DIS_TX (0 << 5)
  200. #define FORCE_FC_MODE_TX_PAUSE_DIS (1 << 5)
  201. #define FORCE_BP_MODE_NO_JAM (0 << 7)
  202. #define FORCE_BP_MODE_JAM_TX (1 << 7)
  203. #define FORCE_BP_MODE_JAM_TX_ON_RX_ERR (2 << 7)
  204. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  205. #define FORCE_LINK_FAIL (0 << 10)
  206. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  207. #define RETRANSMIT_16_ATTEMPTS (0 << 11)
  208. #define RETRANSMIT_FOREVER (1 << 11)
  209. #define ENABLE_AUTO_NEG_SPEED_GMII (0 << 13)
  210. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  211. #define DTE_ADV_0 (0 << 14)
  212. #define DTE_ADV_1 (1 << 14)
  213. #define DISABLE_AUTO_NEG_BYPASS (0 << 15)
  214. #define ENABLE_AUTO_NEG_BYPASS (1 << 15)
  215. #define AUTO_NEG_NO_CHANGE (0 << 16)
  216. #define RESTART_AUTO_NEG (1 << 16)
  217. #define MAX_RX_PACKET_1518BYTE (0 << 17)
  218. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  219. #define MAX_RX_PACKET_1552BYTE (2 << 17)
  220. #define MAX_RX_PACKET_9022BYTE (3 << 17)
  221. #define MAX_RX_PACKET_9192BYTE (4 << 17)
  222. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  223. #define MAX_RX_PACKET_MASK (7 << 17)
  224. #define CLR_EXT_LOOPBACK (0 << 20)
  225. #define SET_EXT_LOOPBACK (1 << 20)
  226. #define SET_HALF_DUPLEX_MODE (0 << 21)
  227. #define SET_FULL_DUPLEX_MODE (1 << 21)
  228. #define DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (0 << 22)
  229. #define ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX (1 << 22)
  230. #define SET_GMII_SPEED_TO_10_100 (0 << 23)
  231. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  232. #define SET_MII_SPEED_TO_10 (0 << 24)
  233. #define SET_MII_SPEED_TO_100 (1 << 24)
  234. #define PORT_SERIAL_CONTROL_DEFAULT_VALUE \
  235. DO_NOT_FORCE_LINK_PASS | \
  236. ENABLE_AUTO_NEG_FOR_DUPLX | \
  237. DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  238. ADV_SYMMETRIC_FLOW_CTRL | \
  239. FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  240. FORCE_BP_MODE_NO_JAM | \
  241. (1 << 9) /* reserved */ | \
  242. DO_NOT_FORCE_LINK_FAIL | \
  243. RETRANSMIT_16_ATTEMPTS | \
  244. ENABLE_AUTO_NEG_SPEED_GMII | \
  245. DTE_ADV_0 | \
  246. DISABLE_AUTO_NEG_BYPASS | \
  247. AUTO_NEG_NO_CHANGE | \
  248. MAX_RX_PACKET_9700BYTE | \
  249. CLR_EXT_LOOPBACK | \
  250. SET_FULL_DUPLEX_MODE | \
  251. ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX
  252. /* These macros describe Ethernet Serial Status reg (PSR) bits */
  253. #define PORT_STATUS_MODE_10_BIT (1 << 0)
  254. #define PORT_STATUS_LINK_UP (1 << 1)
  255. #define PORT_STATUS_FULL_DUPLEX (1 << 2)
  256. #define PORT_STATUS_FLOW_CONTROL (1 << 3)
  257. #define PORT_STATUS_GMII_1000 (1 << 4)
  258. #define PORT_STATUS_MII_100 (1 << 5)
  259. /* PSR bit 6 is undocumented */
  260. #define PORT_STATUS_TX_IN_PROGRESS (1 << 7)
  261. #define PORT_STATUS_AUTONEG_BYPASSED (1 << 8)
  262. #define PORT_STATUS_PARTITION (1 << 9)
  263. #define PORT_STATUS_TX_FIFO_EMPTY (1 << 10)
  264. /* PSR bits 11-31 are reserved */
  265. #define PORT_DEFAULT_TRANSMIT_QUEUE_SIZE 800
  266. #define PORT_DEFAULT_RECEIVE_QUEUE_SIZE 400
  267. #define DESC_SIZE 64
  268. #define ETH_RX_QUEUES_ENABLED (1 << 0) /* use only Q0 for receive */
  269. #define ETH_TX_QUEUES_ENABLED (1 << 0) /* use only Q0 for transmit */
  270. #define ETH_INT_CAUSE_RX_DONE (ETH_RX_QUEUES_ENABLED << 2)
  271. #define ETH_INT_CAUSE_RX_ERROR (ETH_RX_QUEUES_ENABLED << 9)
  272. #define ETH_INT_CAUSE_RX (ETH_INT_CAUSE_RX_DONE | ETH_INT_CAUSE_RX_ERROR)
  273. #define ETH_INT_CAUSE_EXT 0x00000002
  274. #define ETH_INT_UNMASK_ALL (ETH_INT_CAUSE_RX | ETH_INT_CAUSE_EXT)
  275. #define ETH_INT_CAUSE_TX_DONE (ETH_TX_QUEUES_ENABLED << 0)
  276. #define ETH_INT_CAUSE_TX_ERROR (ETH_TX_QUEUES_ENABLED << 8)
  277. #define ETH_INT_CAUSE_TX (ETH_INT_CAUSE_TX_DONE | ETH_INT_CAUSE_TX_ERROR)
  278. #define ETH_INT_CAUSE_PHY 0x00010000
  279. #define ETH_INT_CAUSE_STATE 0x00100000
  280. #define ETH_INT_UNMASK_ALL_EXT (ETH_INT_CAUSE_TX | ETH_INT_CAUSE_PHY | \
  281. ETH_INT_CAUSE_STATE)
  282. #define ETH_INT_MASK_ALL 0x00000000
  283. #define ETH_INT_MASK_ALL_EXT 0x00000000
  284. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  285. #define PHY_WAIT_MICRO_SECONDS 10
  286. /* Buffer offset from buffer pointer */
  287. #define RX_BUF_OFFSET 0x2
  288. /* Gigabit Ethernet Unit Global Registers */
  289. /* MIB Counters register definitions */
  290. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  291. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  292. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  293. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  294. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  295. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  296. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  297. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  298. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  299. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  300. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  301. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  302. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  303. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  304. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  305. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  306. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  307. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  308. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  309. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  310. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  311. #define ETH_MIB_FC_SENT 0x54
  312. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  313. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  314. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  315. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  316. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  317. #define ETH_MIB_JABBER_RECEIVED 0x6c
  318. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  319. #define ETH_MIB_BAD_CRC_EVENT 0x74
  320. #define ETH_MIB_COLLISION 0x78
  321. #define ETH_MIB_LATE_COLLISION 0x7c
  322. /* Port serial status reg (PSR) */
  323. #define ETH_INTERFACE_PCM 0x00000001
  324. #define ETH_LINK_IS_UP 0x00000002
  325. #define ETH_PORT_AT_FULL_DUPLEX 0x00000004
  326. #define ETH_RX_FLOW_CTRL_ENABLED 0x00000008
  327. #define ETH_GMII_SPEED_1000 0x00000010
  328. #define ETH_MII_SPEED_100 0x00000020
  329. #define ETH_TX_IN_PROGRESS 0x00000080
  330. #define ETH_BYPASS_ACTIVE 0x00000100
  331. #define ETH_PORT_AT_PARTITION_STATE 0x00000200
  332. #define ETH_PORT_TX_FIFO_EMPTY 0x00000400
  333. /* SMI reg */
  334. #define ETH_SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  335. #define ETH_SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  336. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read */
  337. #define ETH_SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  338. /* Interrupt Cause Register Bit Definitions */
  339. /* SDMA command status fields macros */
  340. /* Tx & Rx descriptors status */
  341. #define ETH_ERROR_SUMMARY 0x00000001
  342. /* Tx & Rx descriptors command */
  343. #define ETH_BUFFER_OWNED_BY_DMA 0x80000000
  344. /* Tx descriptors status */
  345. #define ETH_LC_ERROR 0
  346. #define ETH_UR_ERROR 0x00000002
  347. #define ETH_RL_ERROR 0x00000004
  348. #define ETH_LLC_SNAP_FORMAT 0x00000200
  349. /* Rx descriptors status */
  350. #define ETH_OVERRUN_ERROR 0x00000002
  351. #define ETH_MAX_FRAME_LENGTH_ERROR 0x00000004
  352. #define ETH_RESOURCE_ERROR 0x00000006
  353. #define ETH_VLAN_TAGGED 0x00080000
  354. #define ETH_BPDU_FRAME 0x00100000
  355. #define ETH_UDP_FRAME_OVER_IP_V_4 0x00200000
  356. #define ETH_OTHER_FRAME_TYPE 0x00400000
  357. #define ETH_LAYER_2_IS_ETH_V_2 0x00800000
  358. #define ETH_FRAME_TYPE_IP_V_4 0x01000000
  359. #define ETH_FRAME_HEADER_OK 0x02000000
  360. #define ETH_RX_LAST_DESC 0x04000000
  361. #define ETH_RX_FIRST_DESC 0x08000000
  362. #define ETH_UNKNOWN_DESTINATION_ADDR 0x10000000
  363. #define ETH_RX_ENABLE_INTERRUPT 0x20000000
  364. #define ETH_LAYER_4_CHECKSUM_OK 0x40000000
  365. /* Rx descriptors byte count */
  366. #define ETH_FRAME_FRAGMENTED 0x00000004
  367. /* Tx descriptors command */
  368. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC 0x00000400
  369. #define ETH_FRAME_SET_TO_VLAN 0x00008000
  370. #define ETH_UDP_FRAME 0x00010000
  371. #define ETH_GEN_TCP_UDP_CHECKSUM 0x00020000
  372. #define ETH_GEN_IP_V_4_CHECKSUM 0x00040000
  373. #define ETH_ZERO_PADDING 0x00080000
  374. #define ETH_TX_LAST_DESC 0x00100000
  375. #define ETH_TX_FIRST_DESC 0x00200000
  376. #define ETH_GEN_CRC 0x00400000
  377. #define ETH_TX_ENABLE_INTERRUPT 0x00800000
  378. #define ETH_AUTO_MODE 0x40000000
  379. #define ETH_TX_IHL_SHIFT 11
  380. /* typedefs */
  381. typedef enum _eth_func_ret_status {
  382. ETH_OK, /* Returned as expected. */
  383. ETH_ERROR, /* Fundamental error. */
  384. ETH_RETRY, /* Could not process request. Try later.*/
  385. ETH_END_OF_JOB, /* Ring has nothing to process. */
  386. ETH_QUEUE_FULL, /* Ring resource error. */
  387. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  388. } ETH_FUNC_RET_STATUS;
  389. /* These are for big-endian machines. Little endian needs different
  390. * definitions.
  391. */
  392. #if defined(__BIG_ENDIAN)
  393. struct eth_rx_desc {
  394. u16 byte_cnt; /* Descriptor buffer byte count */
  395. u16 buf_size; /* Buffer size */
  396. u32 cmd_sts; /* Descriptor command status */
  397. u32 next_desc_ptr; /* Next descriptor pointer */
  398. u32 buf_ptr; /* Descriptor buffer pointer */
  399. };
  400. struct eth_tx_desc {
  401. u16 byte_cnt; /* buffer byte count */
  402. u16 l4i_chk; /* CPU provided TCP checksum */
  403. u32 cmd_sts; /* Command/status field */
  404. u32 next_desc_ptr; /* Pointer to next descriptor */
  405. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  406. };
  407. #elif defined(__LITTLE_ENDIAN)
  408. struct eth_rx_desc {
  409. u32 cmd_sts; /* Descriptor command status */
  410. u16 buf_size; /* Buffer size */
  411. u16 byte_cnt; /* Descriptor buffer byte count */
  412. u32 buf_ptr; /* Descriptor buffer pointer */
  413. u32 next_desc_ptr; /* Next descriptor pointer */
  414. };
  415. struct eth_tx_desc {
  416. u32 cmd_sts; /* Command/status field */
  417. u16 l4i_chk; /* CPU provided TCP checksum */
  418. u16 byte_cnt; /* buffer byte count */
  419. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  420. u32 next_desc_ptr; /* Pointer to next descriptor */
  421. };
  422. #else
  423. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  424. #endif
  425. /* Unified struct for Rx and Tx operations. The user is not required to */
  426. /* be familier with neither Tx nor Rx descriptors. */
  427. struct pkt_info {
  428. unsigned short byte_cnt; /* Descriptor buffer byte count */
  429. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  430. unsigned int cmd_sts; /* Descriptor command status */
  431. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  432. struct sk_buff *return_info; /* User resource return information */
  433. };
  434. /* Ethernet port specific information */
  435. struct mv643xx_mib_counters {
  436. u64 good_octets_received;
  437. u32 bad_octets_received;
  438. u32 internal_mac_transmit_err;
  439. u32 good_frames_received;
  440. u32 bad_frames_received;
  441. u32 broadcast_frames_received;
  442. u32 multicast_frames_received;
  443. u32 frames_64_octets;
  444. u32 frames_65_to_127_octets;
  445. u32 frames_128_to_255_octets;
  446. u32 frames_256_to_511_octets;
  447. u32 frames_512_to_1023_octets;
  448. u32 frames_1024_to_max_octets;
  449. u64 good_octets_sent;
  450. u32 good_frames_sent;
  451. u32 excessive_collision;
  452. u32 multicast_frames_sent;
  453. u32 broadcast_frames_sent;
  454. u32 unrec_mac_control_received;
  455. u32 fc_sent;
  456. u32 good_fc_received;
  457. u32 bad_fc_received;
  458. u32 undersize_received;
  459. u32 fragments_received;
  460. u32 oversize_received;
  461. u32 jabber_received;
  462. u32 mac_receive_error;
  463. u32 bad_crc_event;
  464. u32 collision;
  465. u32 late_collision;
  466. };
  467. struct mv643xx_shared_private {
  468. void __iomem *eth_base;
  469. /* used to protect SMI_REG, which is shared across ports */
  470. spinlock_t phy_lock;
  471. u32 win_protect;
  472. };
  473. struct mv643xx_private {
  474. struct mv643xx_shared_private *shared;
  475. int port_num; /* User Ethernet port number */
  476. u32 rx_sram_addr; /* Base address of rx sram area */
  477. u32 rx_sram_size; /* Size of rx sram area */
  478. u32 tx_sram_addr; /* Base address of tx sram area */
  479. u32 tx_sram_size; /* Size of tx sram area */
  480. int rx_resource_err; /* Rx ring resource error flag */
  481. /* Tx/Rx rings managment indexes fields. For driver use */
  482. /* Next available and first returning Rx resource */
  483. int rx_curr_desc_q, rx_used_desc_q;
  484. /* Next available and first returning Tx resource */
  485. int tx_curr_desc_q, tx_used_desc_q;
  486. #ifdef MV643XX_TX_FAST_REFILL
  487. u32 tx_clean_threshold;
  488. #endif
  489. struct eth_rx_desc *p_rx_desc_area;
  490. dma_addr_t rx_desc_dma;
  491. int rx_desc_area_size;
  492. struct sk_buff **rx_skb;
  493. struct eth_tx_desc *p_tx_desc_area;
  494. dma_addr_t tx_desc_dma;
  495. int tx_desc_area_size;
  496. struct sk_buff **tx_skb;
  497. struct work_struct tx_timeout_task;
  498. struct net_device *dev;
  499. struct napi_struct napi;
  500. struct net_device_stats stats;
  501. struct mv643xx_mib_counters mib_counters;
  502. spinlock_t lock;
  503. /* Size of Tx Ring per queue */
  504. int tx_ring_size;
  505. /* Number of tx descriptors in use */
  506. int tx_desc_count;
  507. /* Size of Rx Ring per queue */
  508. int rx_ring_size;
  509. /* Number of rx descriptors in use */
  510. int rx_desc_count;
  511. /*
  512. * Used in case RX Ring is empty, which can be caused when
  513. * system does not have resources (skb's)
  514. */
  515. struct timer_list timeout;
  516. u32 rx_int_coal;
  517. u32 tx_int_coal;
  518. struct mii_if_info mii;
  519. };
  520. /* Static function declarations */
  521. static void eth_port_init(struct mv643xx_private *mp);
  522. static void eth_port_reset(struct mv643xx_private *mp);
  523. static void eth_port_start(struct net_device *dev);
  524. static void ethernet_phy_reset(struct mv643xx_private *mp);
  525. static void eth_port_write_smi_reg(struct mv643xx_private *mp,
  526. unsigned int phy_reg, unsigned int value);
  527. static void eth_port_read_smi_reg(struct mv643xx_private *mp,
  528. unsigned int phy_reg, unsigned int *value);
  529. static void eth_clear_mib_counters(struct mv643xx_private *mp);
  530. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  531. struct pkt_info *p_pkt_info);
  532. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  533. struct pkt_info *p_pkt_info);
  534. static void eth_port_uc_addr_get(struct mv643xx_private *mp,
  535. unsigned char *p_addr);
  536. static void eth_port_uc_addr_set(struct mv643xx_private *mp,
  537. unsigned char *p_addr);
  538. static void eth_port_set_multicast_list(struct net_device *);
  539. static void mv643xx_eth_port_enable_tx(struct mv643xx_private *mp,
  540. unsigned int queues);
  541. static void mv643xx_eth_port_enable_rx(struct mv643xx_private *mp,
  542. unsigned int queues);
  543. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_private *mp);
  544. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_private *mp);
  545. static int mv643xx_eth_open(struct net_device *);
  546. static int mv643xx_eth_stop(struct net_device *);
  547. static void eth_port_init_mac_tables(struct mv643xx_private *mp);
  548. #ifdef MV643XX_NAPI
  549. static int mv643xx_poll(struct napi_struct *napi, int budget);
  550. #endif
  551. static int ethernet_phy_get(struct mv643xx_private *mp);
  552. static void ethernet_phy_set(struct mv643xx_private *mp, int phy_addr);
  553. static int ethernet_phy_detect(struct mv643xx_private *mp);
  554. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  555. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  556. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  557. static const struct ethtool_ops mv643xx_ethtool_ops;
  558. static char mv643xx_driver_name[] = "mv643xx_eth";
  559. static char mv643xx_driver_version[] = "1.0";
  560. static inline u32 rdl(struct mv643xx_private *mp, int offset)
  561. {
  562. return readl(mp->shared->eth_base + offset);
  563. }
  564. static inline void wrl(struct mv643xx_private *mp, int offset, u32 data)
  565. {
  566. writel(data, mp->shared->eth_base + offset);
  567. }
  568. /*
  569. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  570. *
  571. * Input : pointer to ethernet interface network device structure
  572. * new mtu size
  573. * Output : 0 upon success, -EINVAL upon failure
  574. */
  575. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  576. {
  577. if ((new_mtu > 9500) || (new_mtu < 64))
  578. return -EINVAL;
  579. dev->mtu = new_mtu;
  580. if (!netif_running(dev))
  581. return 0;
  582. /*
  583. * Stop and then re-open the interface. This will allocate RX
  584. * skbs of the new MTU.
  585. * There is a possible danger that the open will not succeed,
  586. * due to memory being full, which might fail the open function.
  587. */
  588. mv643xx_eth_stop(dev);
  589. if (mv643xx_eth_open(dev)) {
  590. printk(KERN_ERR "%s: Fatal error on opening device\n",
  591. dev->name);
  592. }
  593. return 0;
  594. }
  595. /*
  596. * mv643xx_eth_rx_refill_descs
  597. *
  598. * Fills / refills RX queue on a certain gigabit ethernet port
  599. *
  600. * Input : pointer to ethernet interface network device structure
  601. * Output : N/A
  602. */
  603. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  604. {
  605. struct mv643xx_private *mp = netdev_priv(dev);
  606. struct pkt_info pkt_info;
  607. struct sk_buff *skb;
  608. int unaligned;
  609. while (mp->rx_desc_count < mp->rx_ring_size) {
  610. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  611. if (!skb)
  612. break;
  613. mp->rx_desc_count++;
  614. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  615. if (unaligned)
  616. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  617. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  618. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  619. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  620. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  621. pkt_info.return_info = skb;
  622. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  623. printk(KERN_ERR
  624. "%s: Error allocating RX Ring\n", dev->name);
  625. break;
  626. }
  627. skb_reserve(skb, ETH_HW_IP_ALIGN);
  628. }
  629. /*
  630. * If RX ring is empty of SKB, set a timer to try allocating
  631. * again at a later time.
  632. */
  633. if (mp->rx_desc_count == 0) {
  634. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  635. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  636. add_timer(&mp->timeout);
  637. }
  638. }
  639. /*
  640. * mv643xx_eth_rx_refill_descs_timer_wrapper
  641. *
  642. * Timer routine to wake up RX queue filling task. This function is
  643. * used only in case the RX queue is empty, and all alloc_skb has
  644. * failed (due to out of memory event).
  645. *
  646. * Input : pointer to ethernet interface network device structure
  647. * Output : N/A
  648. */
  649. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  650. {
  651. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  652. }
  653. /*
  654. * mv643xx_eth_update_mac_address
  655. *
  656. * Update the MAC address of the port in the address table
  657. *
  658. * Input : pointer to ethernet interface network device structure
  659. * Output : N/A
  660. */
  661. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  662. {
  663. struct mv643xx_private *mp = netdev_priv(dev);
  664. eth_port_init_mac_tables(mp);
  665. eth_port_uc_addr_set(mp, dev->dev_addr);
  666. }
  667. /*
  668. * mv643xx_eth_set_rx_mode
  669. *
  670. * Change from promiscuos to regular rx mode
  671. *
  672. * Input : pointer to ethernet interface network device structure
  673. * Output : N/A
  674. */
  675. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  676. {
  677. struct mv643xx_private *mp = netdev_priv(dev);
  678. u32 config_reg;
  679. config_reg = rdl(mp, PORT_CONFIG_REG(mp->port_num));
  680. if (dev->flags & IFF_PROMISC)
  681. config_reg |= (u32) UNICAST_PROMISCUOUS_MODE;
  682. else
  683. config_reg &= ~(u32) UNICAST_PROMISCUOUS_MODE;
  684. wrl(mp, PORT_CONFIG_REG(mp->port_num), config_reg);
  685. eth_port_set_multicast_list(dev);
  686. }
  687. /*
  688. * mv643xx_eth_set_mac_address
  689. *
  690. * Change the interface's mac address.
  691. * No special hardware thing should be done because interface is always
  692. * put in promiscuous mode.
  693. *
  694. * Input : pointer to ethernet interface network device structure and
  695. * a pointer to the designated entry to be added to the cache.
  696. * Output : zero upon success, negative upon failure
  697. */
  698. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  699. {
  700. int i;
  701. for (i = 0; i < 6; i++)
  702. /* +2 is for the offset of the HW addr type */
  703. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  704. mv643xx_eth_update_mac_address(dev);
  705. return 0;
  706. }
  707. /*
  708. * mv643xx_eth_tx_timeout
  709. *
  710. * Called upon a timeout on transmitting a packet
  711. *
  712. * Input : pointer to ethernet interface network device structure.
  713. * Output : N/A
  714. */
  715. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  716. {
  717. struct mv643xx_private *mp = netdev_priv(dev);
  718. printk(KERN_INFO "%s: TX timeout ", dev->name);
  719. /* Do the reset outside of interrupt context */
  720. schedule_work(&mp->tx_timeout_task);
  721. }
  722. /*
  723. * mv643xx_eth_tx_timeout_task
  724. *
  725. * Actual routine to reset the adapter when a timeout on Tx has occurred
  726. */
  727. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  728. {
  729. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  730. tx_timeout_task);
  731. struct net_device *dev = mp->dev;
  732. if (!netif_running(dev))
  733. return;
  734. netif_stop_queue(dev);
  735. eth_port_reset(mp);
  736. eth_port_start(dev);
  737. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  738. netif_wake_queue(dev);
  739. }
  740. /**
  741. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  742. *
  743. * If force is non-zero, frees uncompleted descriptors as well
  744. */
  745. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  746. {
  747. struct mv643xx_private *mp = netdev_priv(dev);
  748. struct eth_tx_desc *desc;
  749. u32 cmd_sts;
  750. struct sk_buff *skb;
  751. unsigned long flags;
  752. int tx_index;
  753. dma_addr_t addr;
  754. int count;
  755. int released = 0;
  756. while (mp->tx_desc_count > 0) {
  757. spin_lock_irqsave(&mp->lock, flags);
  758. /* tx_desc_count might have changed before acquiring the lock */
  759. if (mp->tx_desc_count <= 0) {
  760. spin_unlock_irqrestore(&mp->lock, flags);
  761. return released;
  762. }
  763. tx_index = mp->tx_used_desc_q;
  764. desc = &mp->p_tx_desc_area[tx_index];
  765. cmd_sts = desc->cmd_sts;
  766. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  767. spin_unlock_irqrestore(&mp->lock, flags);
  768. return released;
  769. }
  770. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  771. mp->tx_desc_count--;
  772. addr = desc->buf_ptr;
  773. count = desc->byte_cnt;
  774. skb = mp->tx_skb[tx_index];
  775. if (skb)
  776. mp->tx_skb[tx_index] = NULL;
  777. if (cmd_sts & ETH_ERROR_SUMMARY) {
  778. printk("%s: Error in TX\n", dev->name);
  779. dev->stats.tx_errors++;
  780. }
  781. spin_unlock_irqrestore(&mp->lock, flags);
  782. if (cmd_sts & ETH_TX_FIRST_DESC)
  783. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  784. else
  785. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  786. if (skb)
  787. dev_kfree_skb_irq(skb);
  788. released = 1;
  789. }
  790. return released;
  791. }
  792. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  793. {
  794. struct mv643xx_private *mp = netdev_priv(dev);
  795. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  796. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  797. netif_wake_queue(dev);
  798. }
  799. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  800. {
  801. mv643xx_eth_free_tx_descs(dev, 1);
  802. }
  803. /*
  804. * mv643xx_eth_receive
  805. *
  806. * This function is forward packets that are received from the port's
  807. * queues toward kernel core or FastRoute them to another interface.
  808. *
  809. * Input : dev - a pointer to the required interface
  810. * max - maximum number to receive (0 means unlimted)
  811. *
  812. * Output : number of served packets
  813. */
  814. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  815. {
  816. struct mv643xx_private *mp = netdev_priv(dev);
  817. struct net_device_stats *stats = &dev->stats;
  818. unsigned int received_packets = 0;
  819. struct sk_buff *skb;
  820. struct pkt_info pkt_info;
  821. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  822. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  823. DMA_FROM_DEVICE);
  824. mp->rx_desc_count--;
  825. received_packets++;
  826. /*
  827. * Update statistics.
  828. * Note byte count includes 4 byte CRC count
  829. */
  830. stats->rx_packets++;
  831. stats->rx_bytes += pkt_info.byte_cnt;
  832. skb = pkt_info.return_info;
  833. /*
  834. * In case received a packet without first / last bits on OR
  835. * the error summary bit is on, the packets needs to be dropeed.
  836. */
  837. if (((pkt_info.cmd_sts
  838. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  839. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  840. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  841. stats->rx_dropped++;
  842. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  843. ETH_RX_LAST_DESC)) !=
  844. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  845. if (net_ratelimit())
  846. printk(KERN_ERR
  847. "%s: Received packet spread "
  848. "on multiple descriptors\n",
  849. dev->name);
  850. }
  851. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  852. stats->rx_errors++;
  853. dev_kfree_skb_irq(skb);
  854. } else {
  855. /*
  856. * The -4 is for the CRC in the trailer of the
  857. * received packet
  858. */
  859. skb_put(skb, pkt_info.byte_cnt - 4);
  860. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  861. skb->ip_summed = CHECKSUM_UNNECESSARY;
  862. skb->csum = htons(
  863. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  864. }
  865. skb->protocol = eth_type_trans(skb, dev);
  866. #ifdef MV643XX_NAPI
  867. netif_receive_skb(skb);
  868. #else
  869. netif_rx(skb);
  870. #endif
  871. }
  872. dev->last_rx = jiffies;
  873. }
  874. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  875. return received_packets;
  876. }
  877. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  878. static void mv643xx_eth_update_pscr(struct net_device *dev,
  879. struct ethtool_cmd *ecmd)
  880. {
  881. struct mv643xx_private *mp = netdev_priv(dev);
  882. int port_num = mp->port_num;
  883. u32 o_pscr, n_pscr;
  884. unsigned int queues;
  885. o_pscr = rdl(mp, PORT_SERIAL_CONTROL_REG(port_num));
  886. n_pscr = o_pscr;
  887. /* clear speed, duplex and rx buffer size fields */
  888. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  889. SET_GMII_SPEED_TO_1000 |
  890. SET_FULL_DUPLEX_MODE |
  891. MAX_RX_PACKET_MASK);
  892. if (ecmd->duplex == DUPLEX_FULL)
  893. n_pscr |= SET_FULL_DUPLEX_MODE;
  894. if (ecmd->speed == SPEED_1000)
  895. n_pscr |= SET_GMII_SPEED_TO_1000 |
  896. MAX_RX_PACKET_9700BYTE;
  897. else {
  898. if (ecmd->speed == SPEED_100)
  899. n_pscr |= SET_MII_SPEED_TO_100;
  900. n_pscr |= MAX_RX_PACKET_1522BYTE;
  901. }
  902. if (n_pscr != o_pscr) {
  903. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  904. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  905. else {
  906. queues = mv643xx_eth_port_disable_tx(mp);
  907. o_pscr &= ~SERIAL_PORT_ENABLE;
  908. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), o_pscr);
  909. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  910. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), n_pscr);
  911. if (queues)
  912. mv643xx_eth_port_enable_tx(mp, queues);
  913. }
  914. }
  915. }
  916. /*
  917. * mv643xx_eth_int_handler
  918. *
  919. * Main interrupt handler for the gigbit ethernet ports
  920. *
  921. * Input : irq - irq number (not used)
  922. * dev_id - a pointer to the required interface's data structure
  923. * regs - not used
  924. * Output : N/A
  925. */
  926. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  927. {
  928. struct net_device *dev = (struct net_device *)dev_id;
  929. struct mv643xx_private *mp = netdev_priv(dev);
  930. u32 eth_int_cause, eth_int_cause_ext = 0;
  931. unsigned int port_num = mp->port_num;
  932. /* Read interrupt cause registers */
  933. eth_int_cause = rdl(mp, INTERRUPT_CAUSE_REG(port_num)) &
  934. ETH_INT_UNMASK_ALL;
  935. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  936. eth_int_cause_ext = rdl(mp,
  937. INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  938. ETH_INT_UNMASK_ALL_EXT;
  939. wrl(mp, INTERRUPT_CAUSE_EXTEND_REG(port_num),
  940. ~eth_int_cause_ext);
  941. }
  942. /* PHY status changed */
  943. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  944. struct ethtool_cmd cmd;
  945. if (mii_link_ok(&mp->mii)) {
  946. mii_ethtool_gset(&mp->mii, &cmd);
  947. mv643xx_eth_update_pscr(dev, &cmd);
  948. mv643xx_eth_port_enable_tx(mp, ETH_TX_QUEUES_ENABLED);
  949. if (!netif_carrier_ok(dev)) {
  950. netif_carrier_on(dev);
  951. if (mp->tx_ring_size - mp->tx_desc_count >=
  952. MAX_DESCS_PER_SKB)
  953. netif_wake_queue(dev);
  954. }
  955. } else if (netif_carrier_ok(dev)) {
  956. netif_stop_queue(dev);
  957. netif_carrier_off(dev);
  958. }
  959. }
  960. #ifdef MV643XX_NAPI
  961. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  962. /* schedule the NAPI poll routine to maintain port */
  963. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  964. /* wait for previous write to complete */
  965. rdl(mp, INTERRUPT_MASK_REG(port_num));
  966. netif_rx_schedule(dev, &mp->napi);
  967. }
  968. #else
  969. if (eth_int_cause & ETH_INT_CAUSE_RX)
  970. mv643xx_eth_receive_queue(dev, INT_MAX);
  971. #endif
  972. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  973. mv643xx_eth_free_completed_tx_descs(dev);
  974. /*
  975. * If no real interrupt occured, exit.
  976. * This can happen when using gigE interrupt coalescing mechanism.
  977. */
  978. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  979. return IRQ_NONE;
  980. return IRQ_HANDLED;
  981. }
  982. #ifdef MV643XX_COAL
  983. /*
  984. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  985. *
  986. * DESCRIPTION:
  987. * This routine sets the RX coalescing interrupt mechanism parameter.
  988. * This parameter is a timeout counter, that counts in 64 t_clk
  989. * chunks ; that when timeout event occurs a maskable interrupt
  990. * occurs.
  991. * The parameter is calculated using the tClk of the MV-643xx chip
  992. * , and the required delay of the interrupt in usec.
  993. *
  994. * INPUT:
  995. * struct mv643xx_private *mp Ethernet port
  996. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  997. * unsigned int delay Delay in usec
  998. *
  999. * OUTPUT:
  1000. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1001. *
  1002. * RETURN:
  1003. * The interrupt coalescing value set in the gigE port.
  1004. *
  1005. */
  1006. static unsigned int eth_port_set_rx_coal(struct mv643xx_private *mp,
  1007. unsigned int t_clk, unsigned int delay)
  1008. {
  1009. unsigned int port_num = mp->port_num;
  1010. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  1011. /* Set RX Coalescing mechanism */
  1012. wrl(mp, SDMA_CONFIG_REG(port_num),
  1013. ((coal & 0x3fff) << 8) |
  1014. (rdl(mp, SDMA_CONFIG_REG(port_num))
  1015. & 0xffc000ff));
  1016. return coal;
  1017. }
  1018. #endif
  1019. /*
  1020. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  1021. *
  1022. * DESCRIPTION:
  1023. * This routine sets the TX coalescing interrupt mechanism parameter.
  1024. * This parameter is a timeout counter, that counts in 64 t_clk
  1025. * chunks ; that when timeout event occurs a maskable interrupt
  1026. * occurs.
  1027. * The parameter is calculated using the t_cLK frequency of the
  1028. * MV-643xx chip and the required delay in the interrupt in uSec
  1029. *
  1030. * INPUT:
  1031. * struct mv643xx_private *mp Ethernet port
  1032. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  1033. * unsigned int delay Delay in uSeconds
  1034. *
  1035. * OUTPUT:
  1036. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  1037. *
  1038. * RETURN:
  1039. * The interrupt coalescing value set in the gigE port.
  1040. *
  1041. */
  1042. static unsigned int eth_port_set_tx_coal(struct mv643xx_private *mp,
  1043. unsigned int t_clk, unsigned int delay)
  1044. {
  1045. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  1046. /* Set TX Coalescing mechanism */
  1047. wrl(mp, TX_FIFO_URGENT_THRESHOLD_REG(mp->port_num), coal << 4);
  1048. return coal;
  1049. }
  1050. /*
  1051. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  1052. *
  1053. * DESCRIPTION:
  1054. * This function prepares a Rx chained list of descriptors and packet
  1055. * buffers in a form of a ring. The routine must be called after port
  1056. * initialization routine and before port start routine.
  1057. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1058. * devices in the system (i.e. DRAM). This function uses the ethernet
  1059. * struct 'virtual to physical' routine (set by the user) to set the ring
  1060. * with physical addresses.
  1061. *
  1062. * INPUT:
  1063. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1064. *
  1065. * OUTPUT:
  1066. * The routine updates the Ethernet port control struct with information
  1067. * regarding the Rx descriptors and buffers.
  1068. *
  1069. * RETURN:
  1070. * None.
  1071. */
  1072. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  1073. {
  1074. volatile struct eth_rx_desc *p_rx_desc;
  1075. int rx_desc_num = mp->rx_ring_size;
  1076. int i;
  1077. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1078. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  1079. for (i = 0; i < rx_desc_num; i++) {
  1080. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1081. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  1082. }
  1083. /* Save Rx desc pointer to driver struct. */
  1084. mp->rx_curr_desc_q = 0;
  1085. mp->rx_used_desc_q = 0;
  1086. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  1087. }
  1088. /*
  1089. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  1090. *
  1091. * DESCRIPTION:
  1092. * This function prepares a Tx chained list of descriptors and packet
  1093. * buffers in a form of a ring. The routine must be called after port
  1094. * initialization routine and before port start routine.
  1095. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  1096. * devices in the system (i.e. DRAM). This function uses the ethernet
  1097. * struct 'virtual to physical' routine (set by the user) to set the ring
  1098. * with physical addresses.
  1099. *
  1100. * INPUT:
  1101. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  1102. *
  1103. * OUTPUT:
  1104. * The routine updates the Ethernet port control struct with information
  1105. * regarding the Tx descriptors and buffers.
  1106. *
  1107. * RETURN:
  1108. * None.
  1109. */
  1110. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  1111. {
  1112. int tx_desc_num = mp->tx_ring_size;
  1113. struct eth_tx_desc *p_tx_desc;
  1114. int i;
  1115. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1116. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  1117. for (i = 0; i < tx_desc_num; i++) {
  1118. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1119. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  1120. }
  1121. mp->tx_curr_desc_q = 0;
  1122. mp->tx_used_desc_q = 0;
  1123. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  1124. }
  1125. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1126. {
  1127. struct mv643xx_private *mp = netdev_priv(dev);
  1128. int err;
  1129. spin_lock_irq(&mp->lock);
  1130. err = mii_ethtool_sset(&mp->mii, cmd);
  1131. spin_unlock_irq(&mp->lock);
  1132. return err;
  1133. }
  1134. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1135. {
  1136. struct mv643xx_private *mp = netdev_priv(dev);
  1137. int err;
  1138. spin_lock_irq(&mp->lock);
  1139. err = mii_ethtool_gset(&mp->mii, cmd);
  1140. spin_unlock_irq(&mp->lock);
  1141. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  1142. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1143. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1144. return err;
  1145. }
  1146. /*
  1147. * mv643xx_eth_open
  1148. *
  1149. * This function is called when openning the network device. The function
  1150. * should initialize all the hardware, initialize cyclic Rx/Tx
  1151. * descriptors chain and buffers and allocate an IRQ to the network
  1152. * device.
  1153. *
  1154. * Input : a pointer to the network device structure
  1155. *
  1156. * Output : zero of success , nonzero if fails.
  1157. */
  1158. static int mv643xx_eth_open(struct net_device *dev)
  1159. {
  1160. struct mv643xx_private *mp = netdev_priv(dev);
  1161. unsigned int port_num = mp->port_num;
  1162. unsigned int size;
  1163. int err;
  1164. /* Clear any pending ethernet port interrupts */
  1165. wrl(mp, INTERRUPT_CAUSE_REG(port_num), 0);
  1166. wrl(mp, INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1167. /* wait for previous write to complete */
  1168. rdl(mp, INTERRUPT_CAUSE_EXTEND_REG(port_num));
  1169. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1170. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1171. if (err) {
  1172. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1173. return -EAGAIN;
  1174. }
  1175. eth_port_init(mp);
  1176. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1177. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1178. mp->timeout.data = (unsigned long)dev;
  1179. /* Allocate RX and TX skb rings */
  1180. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1181. GFP_KERNEL);
  1182. if (!mp->rx_skb) {
  1183. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1184. err = -ENOMEM;
  1185. goto out_free_irq;
  1186. }
  1187. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1188. GFP_KERNEL);
  1189. if (!mp->tx_skb) {
  1190. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1191. err = -ENOMEM;
  1192. goto out_free_rx_skb;
  1193. }
  1194. /* Allocate TX ring */
  1195. mp->tx_desc_count = 0;
  1196. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  1197. mp->tx_desc_area_size = size;
  1198. if (mp->tx_sram_size) {
  1199. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  1200. mp->tx_sram_size);
  1201. mp->tx_desc_dma = mp->tx_sram_addr;
  1202. } else
  1203. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  1204. &mp->tx_desc_dma,
  1205. GFP_KERNEL);
  1206. if (!mp->p_tx_desc_area) {
  1207. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1208. dev->name, size);
  1209. err = -ENOMEM;
  1210. goto out_free_tx_skb;
  1211. }
  1212. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  1213. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  1214. ether_init_tx_desc_ring(mp);
  1215. /* Allocate RX ring */
  1216. mp->rx_desc_count = 0;
  1217. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  1218. mp->rx_desc_area_size = size;
  1219. if (mp->rx_sram_size) {
  1220. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  1221. mp->rx_sram_size);
  1222. mp->rx_desc_dma = mp->rx_sram_addr;
  1223. } else
  1224. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  1225. &mp->rx_desc_dma,
  1226. GFP_KERNEL);
  1227. if (!mp->p_rx_desc_area) {
  1228. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1229. dev->name, size);
  1230. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1231. dev->name);
  1232. if (mp->rx_sram_size)
  1233. iounmap(mp->p_tx_desc_area);
  1234. else
  1235. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1236. mp->p_tx_desc_area, mp->tx_desc_dma);
  1237. err = -ENOMEM;
  1238. goto out_free_tx_skb;
  1239. }
  1240. memset((void *)mp->p_rx_desc_area, 0, size);
  1241. ether_init_rx_desc_ring(mp);
  1242. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1243. #ifdef MV643XX_NAPI
  1244. napi_enable(&mp->napi);
  1245. #endif
  1246. eth_port_start(dev);
  1247. /* Interrupt Coalescing */
  1248. #ifdef MV643XX_COAL
  1249. mp->rx_int_coal =
  1250. eth_port_set_rx_coal(mp, 133000000, MV643XX_RX_COAL);
  1251. #endif
  1252. mp->tx_int_coal =
  1253. eth_port_set_tx_coal(mp, 133000000, MV643XX_TX_COAL);
  1254. /* Unmask phy and link status changes interrupts */
  1255. wrl(mp, INTERRUPT_EXTEND_MASK_REG(port_num), ETH_INT_UNMASK_ALL_EXT);
  1256. /* Unmask RX buffer and TX end interrupt */
  1257. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1258. return 0;
  1259. out_free_tx_skb:
  1260. kfree(mp->tx_skb);
  1261. out_free_rx_skb:
  1262. kfree(mp->rx_skb);
  1263. out_free_irq:
  1264. free_irq(dev->irq, dev);
  1265. return err;
  1266. }
  1267. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1268. {
  1269. struct mv643xx_private *mp = netdev_priv(dev);
  1270. /* Stop Tx Queues */
  1271. mv643xx_eth_port_disable_tx(mp);
  1272. /* Free outstanding skb's on TX ring */
  1273. mv643xx_eth_free_all_tx_descs(dev);
  1274. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  1275. /* Free TX ring */
  1276. if (mp->tx_sram_size)
  1277. iounmap(mp->p_tx_desc_area);
  1278. else
  1279. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1280. mp->p_tx_desc_area, mp->tx_desc_dma);
  1281. }
  1282. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1283. {
  1284. struct mv643xx_private *mp = netdev_priv(dev);
  1285. int curr;
  1286. /* Stop RX Queues */
  1287. mv643xx_eth_port_disable_rx(mp);
  1288. /* Free preallocated skb's on RX rings */
  1289. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1290. if (mp->rx_skb[curr]) {
  1291. dev_kfree_skb(mp->rx_skb[curr]);
  1292. mp->rx_desc_count--;
  1293. }
  1294. }
  1295. if (mp->rx_desc_count)
  1296. printk(KERN_ERR
  1297. "%s: Error in freeing Rx Ring. %d skb's still"
  1298. " stuck in RX Ring - ignoring them\n", dev->name,
  1299. mp->rx_desc_count);
  1300. /* Free RX ring */
  1301. if (mp->rx_sram_size)
  1302. iounmap(mp->p_rx_desc_area);
  1303. else
  1304. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1305. mp->p_rx_desc_area, mp->rx_desc_dma);
  1306. }
  1307. /*
  1308. * mv643xx_eth_stop
  1309. *
  1310. * This function is used when closing the network device.
  1311. * It updates the hardware,
  1312. * release all memory that holds buffers and descriptors and release the IRQ.
  1313. * Input : a pointer to the device structure
  1314. * Output : zero if success , nonzero if fails
  1315. */
  1316. static int mv643xx_eth_stop(struct net_device *dev)
  1317. {
  1318. struct mv643xx_private *mp = netdev_priv(dev);
  1319. unsigned int port_num = mp->port_num;
  1320. /* Mask all interrupts on ethernet port */
  1321. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1322. /* wait for previous write to complete */
  1323. rdl(mp, INTERRUPT_MASK_REG(port_num));
  1324. #ifdef MV643XX_NAPI
  1325. napi_disable(&mp->napi);
  1326. #endif
  1327. netif_carrier_off(dev);
  1328. netif_stop_queue(dev);
  1329. eth_port_reset(mp);
  1330. mv643xx_eth_free_tx_rings(dev);
  1331. mv643xx_eth_free_rx_rings(dev);
  1332. free_irq(dev->irq, dev);
  1333. return 0;
  1334. }
  1335. #ifdef MV643XX_NAPI
  1336. /*
  1337. * mv643xx_poll
  1338. *
  1339. * This function is used in case of NAPI
  1340. */
  1341. static int mv643xx_poll(struct napi_struct *napi, int budget)
  1342. {
  1343. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  1344. struct net_device *dev = mp->dev;
  1345. unsigned int port_num = mp->port_num;
  1346. int work_done;
  1347. #ifdef MV643XX_TX_FAST_REFILL
  1348. if (++mp->tx_clean_threshold > 5) {
  1349. mv643xx_eth_free_completed_tx_descs(dev);
  1350. mp->tx_clean_threshold = 0;
  1351. }
  1352. #endif
  1353. work_done = 0;
  1354. if ((rdl(mp, RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  1355. != (u32) mp->rx_used_desc_q)
  1356. work_done = mv643xx_eth_receive_queue(dev, budget);
  1357. if (work_done < budget) {
  1358. netif_rx_complete(dev, napi);
  1359. wrl(mp, INTERRUPT_CAUSE_REG(port_num), 0);
  1360. wrl(mp, INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  1361. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1362. }
  1363. return work_done;
  1364. }
  1365. #endif
  1366. /**
  1367. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  1368. *
  1369. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  1370. * This helper function detects that case.
  1371. */
  1372. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  1373. {
  1374. unsigned int frag;
  1375. skb_frag_t *fragp;
  1376. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1377. fragp = &skb_shinfo(skb)->frags[frag];
  1378. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  1379. return 1;
  1380. }
  1381. return 0;
  1382. }
  1383. /**
  1384. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  1385. */
  1386. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  1387. {
  1388. int tx_desc_curr;
  1389. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  1390. tx_desc_curr = mp->tx_curr_desc_q;
  1391. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  1392. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  1393. return tx_desc_curr;
  1394. }
  1395. /**
  1396. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  1397. *
  1398. * Ensure the data for each fragment to be transmitted is mapped properly,
  1399. * then fill in descriptors in the tx hw queue.
  1400. */
  1401. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  1402. struct sk_buff *skb)
  1403. {
  1404. int frag;
  1405. int tx_index;
  1406. struct eth_tx_desc *desc;
  1407. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1408. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  1409. tx_index = eth_alloc_tx_desc_index(mp);
  1410. desc = &mp->p_tx_desc_area[tx_index];
  1411. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  1412. /* Last Frag enables interrupt and frees the skb */
  1413. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  1414. desc->cmd_sts |= ETH_ZERO_PADDING |
  1415. ETH_TX_LAST_DESC |
  1416. ETH_TX_ENABLE_INTERRUPT;
  1417. mp->tx_skb[tx_index] = skb;
  1418. } else
  1419. mp->tx_skb[tx_index] = NULL;
  1420. desc = &mp->p_tx_desc_area[tx_index];
  1421. desc->l4i_chk = 0;
  1422. desc->byte_cnt = this_frag->size;
  1423. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  1424. this_frag->page_offset,
  1425. this_frag->size,
  1426. DMA_TO_DEVICE);
  1427. }
  1428. }
  1429. static inline __be16 sum16_as_be(__sum16 sum)
  1430. {
  1431. return (__force __be16)sum;
  1432. }
  1433. /**
  1434. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  1435. *
  1436. * Ensure the data for an skb to be transmitted is mapped properly,
  1437. * then fill in descriptors in the tx hw queue and start the hardware.
  1438. */
  1439. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  1440. struct sk_buff *skb)
  1441. {
  1442. int tx_index;
  1443. struct eth_tx_desc *desc;
  1444. u32 cmd_sts;
  1445. int length;
  1446. int nr_frags = skb_shinfo(skb)->nr_frags;
  1447. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  1448. tx_index = eth_alloc_tx_desc_index(mp);
  1449. desc = &mp->p_tx_desc_area[tx_index];
  1450. if (nr_frags) {
  1451. eth_tx_fill_frag_descs(mp, skb);
  1452. length = skb_headlen(skb);
  1453. mp->tx_skb[tx_index] = NULL;
  1454. } else {
  1455. cmd_sts |= ETH_ZERO_PADDING |
  1456. ETH_TX_LAST_DESC |
  1457. ETH_TX_ENABLE_INTERRUPT;
  1458. length = skb->len;
  1459. mp->tx_skb[tx_index] = skb;
  1460. }
  1461. desc->byte_cnt = length;
  1462. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  1463. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1464. BUG_ON(skb->protocol != htons(ETH_P_IP));
  1465. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  1466. ETH_GEN_IP_V_4_CHECKSUM |
  1467. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  1468. switch (ip_hdr(skb)->protocol) {
  1469. case IPPROTO_UDP:
  1470. cmd_sts |= ETH_UDP_FRAME;
  1471. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  1472. break;
  1473. case IPPROTO_TCP:
  1474. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  1475. break;
  1476. default:
  1477. BUG();
  1478. }
  1479. } else {
  1480. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1481. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1482. desc->l4i_chk = 0;
  1483. }
  1484. /* ensure all other descriptors are written before first cmd_sts */
  1485. wmb();
  1486. desc->cmd_sts = cmd_sts;
  1487. /* ensure all descriptors are written before poking hardware */
  1488. wmb();
  1489. mv643xx_eth_port_enable_tx(mp, ETH_TX_QUEUES_ENABLED);
  1490. mp->tx_desc_count += nr_frags + 1;
  1491. }
  1492. /**
  1493. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1494. *
  1495. */
  1496. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1497. {
  1498. struct mv643xx_private *mp = netdev_priv(dev);
  1499. struct net_device_stats *stats = &dev->stats;
  1500. unsigned long flags;
  1501. BUG_ON(netif_queue_stopped(dev));
  1502. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  1503. stats->tx_dropped++;
  1504. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1505. "unaligned fragment\n", dev->name);
  1506. return NETDEV_TX_BUSY;
  1507. }
  1508. spin_lock_irqsave(&mp->lock, flags);
  1509. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1510. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1511. netif_stop_queue(dev);
  1512. spin_unlock_irqrestore(&mp->lock, flags);
  1513. return NETDEV_TX_BUSY;
  1514. }
  1515. eth_tx_submit_descs_for_skb(mp, skb);
  1516. stats->tx_bytes += skb->len;
  1517. stats->tx_packets++;
  1518. dev->trans_start = jiffies;
  1519. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1520. netif_stop_queue(dev);
  1521. spin_unlock_irqrestore(&mp->lock, flags);
  1522. return NETDEV_TX_OK;
  1523. }
  1524. #ifdef CONFIG_NET_POLL_CONTROLLER
  1525. static void mv643xx_netpoll(struct net_device *netdev)
  1526. {
  1527. struct mv643xx_private *mp = netdev_priv(netdev);
  1528. int port_num = mp->port_num;
  1529. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1530. /* wait for previous write to complete */
  1531. rdl(mp, INTERRUPT_MASK_REG(port_num));
  1532. mv643xx_eth_int_handler(netdev->irq, netdev);
  1533. wrl(mp, INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1534. }
  1535. #endif
  1536. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1537. int speed, int duplex,
  1538. struct ethtool_cmd *cmd)
  1539. {
  1540. struct mv643xx_private *mp = netdev_priv(dev);
  1541. memset(cmd, 0, sizeof(*cmd));
  1542. cmd->port = PORT_MII;
  1543. cmd->transceiver = XCVR_INTERNAL;
  1544. cmd->phy_address = phy_address;
  1545. if (speed == 0) {
  1546. cmd->autoneg = AUTONEG_ENABLE;
  1547. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1548. cmd->speed = SPEED_100;
  1549. cmd->advertising = ADVERTISED_10baseT_Half |
  1550. ADVERTISED_10baseT_Full |
  1551. ADVERTISED_100baseT_Half |
  1552. ADVERTISED_100baseT_Full;
  1553. if (mp->mii.supports_gmii)
  1554. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1555. } else {
  1556. cmd->autoneg = AUTONEG_DISABLE;
  1557. cmd->speed = speed;
  1558. cmd->duplex = duplex;
  1559. }
  1560. }
  1561. /*/
  1562. * mv643xx_eth_probe
  1563. *
  1564. * First function called after registering the network device.
  1565. * It's purpose is to initialize the device as an ethernet device,
  1566. * fill the ethernet device structure with pointers * to functions,
  1567. * and set the MAC address of the interface
  1568. *
  1569. * Input : struct device *
  1570. * Output : -ENOMEM if failed , 0 if success
  1571. */
  1572. static int mv643xx_eth_probe(struct platform_device *pdev)
  1573. {
  1574. struct mv643xx_eth_platform_data *pd;
  1575. int port_num;
  1576. struct mv643xx_private *mp;
  1577. struct net_device *dev;
  1578. u8 *p;
  1579. struct resource *res;
  1580. int err;
  1581. struct ethtool_cmd cmd;
  1582. int duplex = DUPLEX_HALF;
  1583. int speed = 0; /* default to auto-negotiation */
  1584. DECLARE_MAC_BUF(mac);
  1585. pd = pdev->dev.platform_data;
  1586. if (pd == NULL) {
  1587. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1588. return -ENODEV;
  1589. }
  1590. if (pd->shared == NULL) {
  1591. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1592. return -ENODEV;
  1593. }
  1594. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1595. if (!dev)
  1596. return -ENOMEM;
  1597. platform_set_drvdata(pdev, dev);
  1598. mp = netdev_priv(dev);
  1599. mp->dev = dev;
  1600. #ifdef MV643XX_NAPI
  1601. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  1602. #endif
  1603. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1604. BUG_ON(!res);
  1605. dev->irq = res->start;
  1606. dev->open = mv643xx_eth_open;
  1607. dev->stop = mv643xx_eth_stop;
  1608. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1609. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1610. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1611. /* No need to Tx Timeout */
  1612. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1613. #ifdef CONFIG_NET_POLL_CONTROLLER
  1614. dev->poll_controller = mv643xx_netpoll;
  1615. #endif
  1616. dev->watchdog_timeo = 2 * HZ;
  1617. dev->base_addr = 0;
  1618. dev->change_mtu = mv643xx_eth_change_mtu;
  1619. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1620. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1621. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1622. #ifdef MAX_SKB_FRAGS
  1623. /*
  1624. * Zero copy can only work if we use Discovery II memory. Else, we will
  1625. * have to map the buffers to ISA memory which is only 16 MB
  1626. */
  1627. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1628. #endif
  1629. #endif
  1630. /* Configure the timeout task */
  1631. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1632. spin_lock_init(&mp->lock);
  1633. mp->shared = platform_get_drvdata(pd->shared);
  1634. port_num = mp->port_num = pd->port_number;
  1635. if (mp->shared->win_protect)
  1636. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1637. /* set default config values */
  1638. eth_port_uc_addr_get(mp, dev->dev_addr);
  1639. mp->rx_ring_size = PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1640. mp->tx_ring_size = PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1641. if (is_valid_ether_addr(pd->mac_addr))
  1642. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1643. if (pd->phy_addr || pd->force_phy_addr)
  1644. ethernet_phy_set(mp, pd->phy_addr);
  1645. if (pd->rx_queue_size)
  1646. mp->rx_ring_size = pd->rx_queue_size;
  1647. if (pd->tx_queue_size)
  1648. mp->tx_ring_size = pd->tx_queue_size;
  1649. if (pd->tx_sram_size) {
  1650. mp->tx_sram_size = pd->tx_sram_size;
  1651. mp->tx_sram_addr = pd->tx_sram_addr;
  1652. }
  1653. if (pd->rx_sram_size) {
  1654. mp->rx_sram_size = pd->rx_sram_size;
  1655. mp->rx_sram_addr = pd->rx_sram_addr;
  1656. }
  1657. duplex = pd->duplex;
  1658. speed = pd->speed;
  1659. /* Hook up MII support for ethtool */
  1660. mp->mii.dev = dev;
  1661. mp->mii.mdio_read = mv643xx_mdio_read;
  1662. mp->mii.mdio_write = mv643xx_mdio_write;
  1663. mp->mii.phy_id = ethernet_phy_get(mp);
  1664. mp->mii.phy_id_mask = 0x3f;
  1665. mp->mii.reg_num_mask = 0x1f;
  1666. err = ethernet_phy_detect(mp);
  1667. if (err) {
  1668. pr_debug("%s: No PHY detected at addr %d\n",
  1669. dev->name, ethernet_phy_get(mp));
  1670. goto out;
  1671. }
  1672. ethernet_phy_reset(mp);
  1673. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1674. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1675. mv643xx_eth_update_pscr(dev, &cmd);
  1676. mv643xx_set_settings(dev, &cmd);
  1677. SET_NETDEV_DEV(dev, &pdev->dev);
  1678. err = register_netdev(dev);
  1679. if (err)
  1680. goto out;
  1681. p = dev->dev_addr;
  1682. printk(KERN_NOTICE
  1683. "%s: port %d with MAC address %s\n",
  1684. dev->name, port_num, print_mac(mac, p));
  1685. if (dev->features & NETIF_F_SG)
  1686. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1687. if (dev->features & NETIF_F_IP_CSUM)
  1688. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1689. dev->name);
  1690. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1691. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1692. #endif
  1693. #ifdef MV643XX_COAL
  1694. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1695. dev->name);
  1696. #endif
  1697. #ifdef MV643XX_NAPI
  1698. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1699. #endif
  1700. if (mp->tx_sram_size > 0)
  1701. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1702. return 0;
  1703. out:
  1704. free_netdev(dev);
  1705. return err;
  1706. }
  1707. static int mv643xx_eth_remove(struct platform_device *pdev)
  1708. {
  1709. struct net_device *dev = platform_get_drvdata(pdev);
  1710. unregister_netdev(dev);
  1711. flush_scheduled_work();
  1712. free_netdev(dev);
  1713. platform_set_drvdata(pdev, NULL);
  1714. return 0;
  1715. }
  1716. static void mv643xx_eth_conf_mbus_windows(struct mv643xx_shared_private *msp,
  1717. struct mbus_dram_target_info *dram)
  1718. {
  1719. void __iomem *base = msp->eth_base;
  1720. u32 win_enable;
  1721. u32 win_protect;
  1722. int i;
  1723. for (i = 0; i < 6; i++) {
  1724. writel(0, base + WINDOW_BASE(i));
  1725. writel(0, base + WINDOW_SIZE(i));
  1726. if (i < 4)
  1727. writel(0, base + WINDOW_REMAP_HIGH(i));
  1728. }
  1729. win_enable = 0x3f;
  1730. win_protect = 0;
  1731. for (i = 0; i < dram->num_cs; i++) {
  1732. struct mbus_dram_window *cs = dram->cs + i;
  1733. writel((cs->base & 0xffff0000) |
  1734. (cs->mbus_attr << 8) |
  1735. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1736. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1737. win_enable &= ~(1 << i);
  1738. win_protect |= 3 << (2 * i);
  1739. }
  1740. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1741. msp->win_protect = win_protect;
  1742. }
  1743. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1744. {
  1745. static int mv643xx_version_printed = 0;
  1746. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1747. struct mv643xx_shared_private *msp;
  1748. struct resource *res;
  1749. int ret;
  1750. if (!mv643xx_version_printed++)
  1751. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1752. ret = -EINVAL;
  1753. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1754. if (res == NULL)
  1755. goto out;
  1756. ret = -ENOMEM;
  1757. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1758. if (msp == NULL)
  1759. goto out;
  1760. memset(msp, 0, sizeof(*msp));
  1761. msp->eth_base = ioremap(res->start, res->end - res->start + 1);
  1762. if (msp->eth_base == NULL)
  1763. goto out_free;
  1764. spin_lock_init(&msp->phy_lock);
  1765. platform_set_drvdata(pdev, msp);
  1766. /*
  1767. * (Re-)program MBUS remapping windows if we are asked to.
  1768. */
  1769. if (pd != NULL && pd->dram != NULL)
  1770. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1771. return 0;
  1772. out_free:
  1773. kfree(msp);
  1774. out:
  1775. return ret;
  1776. }
  1777. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1778. {
  1779. struct mv643xx_shared_private *msp = platform_get_drvdata(pdev);
  1780. iounmap(msp->eth_base);
  1781. kfree(msp);
  1782. return 0;
  1783. }
  1784. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1785. {
  1786. struct net_device *dev = platform_get_drvdata(pdev);
  1787. struct mv643xx_private *mp = netdev_priv(dev);
  1788. unsigned int port_num = mp->port_num;
  1789. /* Mask all interrupts on ethernet port */
  1790. wrl(mp, INTERRUPT_MASK_REG(port_num), 0);
  1791. rdl(mp, INTERRUPT_MASK_REG(port_num));
  1792. eth_port_reset(mp);
  1793. }
  1794. static struct platform_driver mv643xx_eth_driver = {
  1795. .probe = mv643xx_eth_probe,
  1796. .remove = mv643xx_eth_remove,
  1797. .shutdown = mv643xx_eth_shutdown,
  1798. .driver = {
  1799. .name = MV643XX_ETH_NAME,
  1800. .owner = THIS_MODULE,
  1801. },
  1802. };
  1803. static struct platform_driver mv643xx_eth_shared_driver = {
  1804. .probe = mv643xx_eth_shared_probe,
  1805. .remove = mv643xx_eth_shared_remove,
  1806. .driver = {
  1807. .name = MV643XX_ETH_SHARED_NAME,
  1808. .owner = THIS_MODULE,
  1809. },
  1810. };
  1811. /*
  1812. * mv643xx_init_module
  1813. *
  1814. * Registers the network drivers into the Linux kernel
  1815. *
  1816. * Input : N/A
  1817. *
  1818. * Output : N/A
  1819. */
  1820. static int __init mv643xx_init_module(void)
  1821. {
  1822. int rc;
  1823. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1824. if (!rc) {
  1825. rc = platform_driver_register(&mv643xx_eth_driver);
  1826. if (rc)
  1827. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1828. }
  1829. return rc;
  1830. }
  1831. /*
  1832. * mv643xx_cleanup_module
  1833. *
  1834. * Registers the network drivers into the Linux kernel
  1835. *
  1836. * Input : N/A
  1837. *
  1838. * Output : N/A
  1839. */
  1840. static void __exit mv643xx_cleanup_module(void)
  1841. {
  1842. platform_driver_unregister(&mv643xx_eth_driver);
  1843. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1844. }
  1845. module_init(mv643xx_init_module);
  1846. module_exit(mv643xx_cleanup_module);
  1847. MODULE_LICENSE("GPL");
  1848. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1849. " and Dale Farnsworth");
  1850. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1851. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1852. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  1853. /*
  1854. * The second part is the low level driver of the gigE ethernet ports.
  1855. */
  1856. /*
  1857. * Marvell's Gigabit Ethernet controller low level driver
  1858. *
  1859. * DESCRIPTION:
  1860. * This file introduce low level API to Marvell's Gigabit Ethernet
  1861. * controller. This Gigabit Ethernet Controller driver API controls
  1862. * 1) Operations (i.e. port init, start, reset etc').
  1863. * 2) Data flow (i.e. port send, receive etc').
  1864. * Each Gigabit Ethernet port is controlled via
  1865. * struct mv643xx_private.
  1866. * This struct includes user configuration information as well as
  1867. * driver internal data needed for its operations.
  1868. *
  1869. * Supported Features:
  1870. * - This low level driver is OS independent. Allocating memory for
  1871. * the descriptor rings and buffers are not within the scope of
  1872. * this driver.
  1873. * - The user is free from Rx/Tx queue managing.
  1874. * - This low level driver introduce functionality API that enable
  1875. * the to operate Marvell's Gigabit Ethernet Controller in a
  1876. * convenient way.
  1877. * - Simple Gigabit Ethernet port operation API.
  1878. * - Simple Gigabit Ethernet port data flow API.
  1879. * - Data flow and operation API support per queue functionality.
  1880. * - Support cached descriptors for better performance.
  1881. * - Enable access to all four DRAM banks and internal SRAM memory
  1882. * spaces.
  1883. * - PHY access and control API.
  1884. * - Port control register configuration API.
  1885. * - Full control over Unicast and Multicast MAC configurations.
  1886. *
  1887. * Operation flow:
  1888. *
  1889. * Initialization phase
  1890. * This phase complete the initialization of the the
  1891. * mv643xx_private struct.
  1892. * User information regarding port configuration has to be set
  1893. * prior to calling the port initialization routine.
  1894. *
  1895. * In this phase any port Tx/Rx activity is halted, MIB counters
  1896. * are cleared, PHY address is set according to user parameter and
  1897. * access to DRAM and internal SRAM memory spaces.
  1898. *
  1899. * Driver ring initialization
  1900. * Allocating memory for the descriptor rings and buffers is not
  1901. * within the scope of this driver. Thus, the user is required to
  1902. * allocate memory for the descriptors ring and buffers. Those
  1903. * memory parameters are used by the Rx and Tx ring initialization
  1904. * routines in order to curve the descriptor linked list in a form
  1905. * of a ring.
  1906. * Note: Pay special attention to alignment issues when using
  1907. * cached descriptors/buffers. In this phase the driver store
  1908. * information in the mv643xx_private struct regarding each queue
  1909. * ring.
  1910. *
  1911. * Driver start
  1912. * This phase prepares the Ethernet port for Rx and Tx activity.
  1913. * It uses the information stored in the mv643xx_private struct to
  1914. * initialize the various port registers.
  1915. *
  1916. * Data flow:
  1917. * All packet references to/from the driver are done using
  1918. * struct pkt_info.
  1919. * This struct is a unified struct used with Rx and Tx operations.
  1920. * This way the user is not required to be familiar with neither
  1921. * Tx nor Rx descriptors structures.
  1922. * The driver's descriptors rings are management by indexes.
  1923. * Those indexes controls the ring resources and used to indicate
  1924. * a SW resource error:
  1925. * 'current'
  1926. * This index points to the current available resource for use. For
  1927. * example in Rx process this index will point to the descriptor
  1928. * that will be passed to the user upon calling the receive
  1929. * routine. In Tx process, this index will point to the descriptor
  1930. * that will be assigned with the user packet info and transmitted.
  1931. * 'used'
  1932. * This index points to the descriptor that need to restore its
  1933. * resources. For example in Rx process, using the Rx buffer return
  1934. * API will attach the buffer returned in packet info to the
  1935. * descriptor pointed by 'used'. In Tx process, using the Tx
  1936. * descriptor return will merely return the user packet info with
  1937. * the command status of the transmitted buffer pointed by the
  1938. * 'used' index. Nevertheless, it is essential to use this routine
  1939. * to update the 'used' index.
  1940. * 'first'
  1941. * This index supports Tx Scatter-Gather. It points to the first
  1942. * descriptor of a packet assembled of multiple buffers. For
  1943. * example when in middle of Such packet we have a Tx resource
  1944. * error the 'curr' index get the value of 'first' to indicate
  1945. * that the ring returned to its state before trying to transmit
  1946. * this packet.
  1947. *
  1948. * Receive operation:
  1949. * The eth_port_receive API set the packet information struct,
  1950. * passed by the caller, with received information from the
  1951. * 'current' SDMA descriptor.
  1952. * It is the user responsibility to return this resource back
  1953. * to the Rx descriptor ring to enable the reuse of this source.
  1954. * Return Rx resource is done using the eth_rx_return_buff API.
  1955. *
  1956. * Prior to calling the initialization routine eth_port_init() the user
  1957. * must set the following fields under mv643xx_private struct:
  1958. * port_num User Ethernet port number.
  1959. * port_config User port configuration value.
  1960. * port_config_extend User port config extend value.
  1961. * port_sdma_config User port SDMA config value.
  1962. * port_serial_control User port serial control value.
  1963. *
  1964. * This driver data flow is done using the struct pkt_info which
  1965. * is a unified struct for Rx and Tx operations:
  1966. *
  1967. * byte_cnt Tx/Rx descriptor buffer byte count.
  1968. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1969. * only.
  1970. * cmd_sts Tx/Rx descriptor command status.
  1971. * buf_ptr Tx/Rx descriptor buffer pointer.
  1972. * return_info Tx/Rx user resource return information.
  1973. */
  1974. /* Ethernet Port routines */
  1975. static void eth_port_set_filter_table_entry(struct mv643xx_private *mp,
  1976. int table, unsigned char entry);
  1977. /*
  1978. * eth_port_init - Initialize the Ethernet port driver
  1979. *
  1980. * DESCRIPTION:
  1981. * This function prepares the ethernet port to start its activity:
  1982. * 1) Completes the ethernet port driver struct initialization toward port
  1983. * start routine.
  1984. * 2) Resets the device to a quiescent state in case of warm reboot.
  1985. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1986. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1987. * 5) Set PHY address.
  1988. * Note: Call this routine prior to eth_port_start routine and after
  1989. * setting user values in the user fields of Ethernet port control
  1990. * struct.
  1991. *
  1992. * INPUT:
  1993. * struct mv643xx_private *mp Ethernet port control struct
  1994. *
  1995. * OUTPUT:
  1996. * See description.
  1997. *
  1998. * RETURN:
  1999. * None.
  2000. */
  2001. static void eth_port_init(struct mv643xx_private *mp)
  2002. {
  2003. mp->rx_resource_err = 0;
  2004. eth_port_reset(mp);
  2005. eth_port_init_mac_tables(mp);
  2006. }
  2007. /*
  2008. * eth_port_start - Start the Ethernet port activity.
  2009. *
  2010. * DESCRIPTION:
  2011. * This routine prepares the Ethernet port for Rx and Tx activity:
  2012. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  2013. * has been initialized a descriptor's ring (using
  2014. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  2015. * 2. Initialize and enable the Ethernet configuration port by writing to
  2016. * the port's configuration and command registers.
  2017. * 3. Initialize and enable the SDMA by writing to the SDMA's
  2018. * configuration and command registers. After completing these steps,
  2019. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  2020. *
  2021. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  2022. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  2023. * and ether_init_rx_desc_ring for Rx queues).
  2024. *
  2025. * INPUT:
  2026. * dev - a pointer to the required interface
  2027. *
  2028. * OUTPUT:
  2029. * Ethernet port is ready to receive and transmit.
  2030. *
  2031. * RETURN:
  2032. * None.
  2033. */
  2034. static void eth_port_start(struct net_device *dev)
  2035. {
  2036. struct mv643xx_private *mp = netdev_priv(dev);
  2037. unsigned int port_num = mp->port_num;
  2038. int tx_curr_desc, rx_curr_desc;
  2039. u32 pscr;
  2040. struct ethtool_cmd ethtool_cmd;
  2041. /* Assignment of Tx CTRP of given queue */
  2042. tx_curr_desc = mp->tx_curr_desc_q;
  2043. wrl(mp, TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  2044. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  2045. /* Assignment of Rx CRDP of given queue */
  2046. rx_curr_desc = mp->rx_curr_desc_q;
  2047. wrl(mp, RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  2048. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  2049. /* Add the assigned Ethernet address to the port's address table */
  2050. eth_port_uc_addr_set(mp, dev->dev_addr);
  2051. /* Assign port configuration and command. */
  2052. wrl(mp, PORT_CONFIG_REG(port_num),
  2053. PORT_CONFIG_DEFAULT_VALUE);
  2054. wrl(mp, PORT_CONFIG_EXTEND_REG(port_num),
  2055. PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  2056. pscr = rdl(mp, PORT_SERIAL_CONTROL_REG(port_num));
  2057. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  2058. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2059. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  2060. DISABLE_AUTO_NEG_SPEED_GMII |
  2061. DISABLE_AUTO_NEG_FOR_DUPLX |
  2062. DO_NOT_FORCE_LINK_FAIL |
  2063. SERIAL_PORT_CONTROL_RESERVED;
  2064. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2065. pscr |= SERIAL_PORT_ENABLE;
  2066. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), pscr);
  2067. /* Assign port SDMA configuration */
  2068. wrl(mp, SDMA_CONFIG_REG(port_num),
  2069. PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2070. /* Enable port Rx. */
  2071. mv643xx_eth_port_enable_rx(mp, ETH_RX_QUEUES_ENABLED);
  2072. /* Disable port bandwidth limits by clearing MTU register */
  2073. wrl(mp, MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  2074. /* save phy settings across reset */
  2075. mv643xx_get_settings(dev, &ethtool_cmd);
  2076. ethernet_phy_reset(mp);
  2077. mv643xx_set_settings(dev, &ethtool_cmd);
  2078. }
  2079. /*
  2080. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  2081. */
  2082. static void eth_port_uc_addr_set(struct mv643xx_private *mp,
  2083. unsigned char *p_addr)
  2084. {
  2085. unsigned int port_num = mp->port_num;
  2086. unsigned int mac_h;
  2087. unsigned int mac_l;
  2088. int table;
  2089. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  2090. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  2091. (p_addr[3] << 0);
  2092. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  2093. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  2094. /* Accept frames with this address */
  2095. table = DA_FILTER_UNICAST_TABLE_BASE(port_num);
  2096. eth_port_set_filter_table_entry(mp, table, p_addr[5] & 0x0f);
  2097. }
  2098. /*
  2099. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  2100. */
  2101. static void eth_port_uc_addr_get(struct mv643xx_private *mp,
  2102. unsigned char *p_addr)
  2103. {
  2104. unsigned int port_num = mp->port_num;
  2105. unsigned int mac_h;
  2106. unsigned int mac_l;
  2107. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  2108. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  2109. p_addr[0] = (mac_h >> 24) & 0xff;
  2110. p_addr[1] = (mac_h >> 16) & 0xff;
  2111. p_addr[2] = (mac_h >> 8) & 0xff;
  2112. p_addr[3] = mac_h & 0xff;
  2113. p_addr[4] = (mac_l >> 8) & 0xff;
  2114. p_addr[5] = mac_l & 0xff;
  2115. }
  2116. /*
  2117. * The entries in each table are indexed by a hash of a packet's MAC
  2118. * address. One bit in each entry determines whether the packet is
  2119. * accepted. There are 4 entries (each 8 bits wide) in each register
  2120. * of the table. The bits in each entry are defined as follows:
  2121. * 0 Accept=1, Drop=0
  2122. * 3-1 Queue (ETH_Q0=0)
  2123. * 7-4 Reserved = 0;
  2124. */
  2125. static void eth_port_set_filter_table_entry(struct mv643xx_private *mp,
  2126. int table, unsigned char entry)
  2127. {
  2128. unsigned int table_reg;
  2129. unsigned int tbl_offset;
  2130. unsigned int reg_offset;
  2131. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  2132. reg_offset = entry % 4; /* Entry offset within the register */
  2133. /* Set "accepts frame bit" at specified table entry */
  2134. table_reg = rdl(mp, table + tbl_offset);
  2135. table_reg |= 0x01 << (8 * reg_offset);
  2136. wrl(mp, table + tbl_offset, table_reg);
  2137. }
  2138. /*
  2139. * eth_port_mc_addr - Multicast address settings.
  2140. *
  2141. * The MV device supports multicast using two tables:
  2142. * 1) Special Multicast Table for MAC addresses of the form
  2143. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  2144. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  2145. * Table entries in the DA-Filter table.
  2146. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  2147. * is used as an index to the Other Multicast Table entries in the
  2148. * DA-Filter table. This function calculates the CRC-8bit value.
  2149. * In either case, eth_port_set_filter_table_entry() is then called
  2150. * to set to set the actual table entry.
  2151. */
  2152. static void eth_port_mc_addr(struct mv643xx_private *mp, unsigned char *p_addr)
  2153. {
  2154. unsigned int port_num = mp->port_num;
  2155. unsigned int mac_h;
  2156. unsigned int mac_l;
  2157. unsigned char crc_result = 0;
  2158. int table;
  2159. int mac_array[48];
  2160. int crc[8];
  2161. int i;
  2162. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  2163. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  2164. table = DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port_num);
  2165. eth_port_set_filter_table_entry(mp, table, p_addr[5]);
  2166. return;
  2167. }
  2168. /* Calculate CRC-8 out of the given address */
  2169. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  2170. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  2171. (p_addr[4] << 8) | (p_addr[5] << 0);
  2172. for (i = 0; i < 32; i++)
  2173. mac_array[i] = (mac_l >> i) & 0x1;
  2174. for (i = 32; i < 48; i++)
  2175. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  2176. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  2177. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  2178. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  2179. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  2180. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  2181. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2182. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  2183. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  2184. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  2185. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  2186. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  2187. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  2188. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  2189. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  2190. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  2191. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  2192. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  2193. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  2194. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  2195. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  2196. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  2197. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  2198. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  2199. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  2200. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  2201. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  2202. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  2203. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  2204. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  2205. mac_array[3] ^ mac_array[2];
  2206. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  2207. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  2208. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  2209. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  2210. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  2211. mac_array[4] ^ mac_array[3];
  2212. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  2213. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  2214. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  2215. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  2216. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  2217. mac_array[4];
  2218. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  2219. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  2220. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  2221. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  2222. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  2223. for (i = 0; i < 8; i++)
  2224. crc_result = crc_result | (crc[i] << i);
  2225. table = DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port_num);
  2226. eth_port_set_filter_table_entry(mp, table, crc_result);
  2227. }
  2228. /*
  2229. * Set the entire multicast list based on dev->mc_list.
  2230. */
  2231. static void eth_port_set_multicast_list(struct net_device *dev)
  2232. {
  2233. struct dev_mc_list *mc_list;
  2234. int i;
  2235. int table_index;
  2236. struct mv643xx_private *mp = netdev_priv(dev);
  2237. unsigned int eth_port_num = mp->port_num;
  2238. /* If the device is in promiscuous mode or in all multicast mode,
  2239. * we will fully populate both multicast tables with accept.
  2240. * This is guaranteed to yield a match on all multicast addresses...
  2241. */
  2242. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  2243. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2244. /* Set all entries in DA filter special multicast
  2245. * table (Ex_dFSMT)
  2246. * Set for ETH_Q0 for now
  2247. * Bits
  2248. * 0 Accept=1, Drop=0
  2249. * 3-1 Queue ETH_Q0=0
  2250. * 7-4 Reserved = 0;
  2251. */
  2252. wrl(mp, DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2253. /* Set all entries in DA filter other multicast
  2254. * table (Ex_dFOMT)
  2255. * Set for ETH_Q0 for now
  2256. * Bits
  2257. * 0 Accept=1, Drop=0
  2258. * 3-1 Queue ETH_Q0=0
  2259. * 7-4 Reserved = 0;
  2260. */
  2261. wrl(mp, DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  2262. }
  2263. return;
  2264. }
  2265. /* We will clear out multicast tables every time we get the list.
  2266. * Then add the entire new list...
  2267. */
  2268. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2269. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2270. wrl(mp, DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  2271. (eth_port_num) + table_index, 0);
  2272. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2273. wrl(mp, DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  2274. (eth_port_num) + table_index, 0);
  2275. }
  2276. /* Get pointer to net_device multicast list and add each one... */
  2277. for (i = 0, mc_list = dev->mc_list;
  2278. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  2279. i++, mc_list = mc_list->next)
  2280. if (mc_list->dmi_addrlen == 6)
  2281. eth_port_mc_addr(mp, mc_list->dmi_addr);
  2282. }
  2283. /*
  2284. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  2285. *
  2286. * DESCRIPTION:
  2287. * Go through all the DA filter tables (Unicast, Special Multicast &
  2288. * Other Multicast) and set each entry to 0.
  2289. *
  2290. * INPUT:
  2291. * struct mv643xx_private *mp Ethernet Port.
  2292. *
  2293. * OUTPUT:
  2294. * Multicast and Unicast packets are rejected.
  2295. *
  2296. * RETURN:
  2297. * None.
  2298. */
  2299. static void eth_port_init_mac_tables(struct mv643xx_private *mp)
  2300. {
  2301. unsigned int port_num = mp->port_num;
  2302. int table_index;
  2303. /* Clear DA filter unicast table (Ex_dFUT) */
  2304. for (table_index = 0; table_index <= 0xC; table_index += 4)
  2305. wrl(mp, DA_FILTER_UNICAST_TABLE_BASE(port_num) +
  2306. table_index, 0);
  2307. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  2308. /* Clear DA filter special multicast table (Ex_dFSMT) */
  2309. wrl(mp, DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(port_num) +
  2310. table_index, 0);
  2311. /* Clear DA filter other multicast table (Ex_dFOMT) */
  2312. wrl(mp, DA_FILTER_OTHER_MULTICAST_TABLE_BASE(port_num) +
  2313. table_index, 0);
  2314. }
  2315. }
  2316. /*
  2317. * eth_clear_mib_counters - Clear all MIB counters
  2318. *
  2319. * DESCRIPTION:
  2320. * This function clears all MIB counters of a specific ethernet port.
  2321. * A read from the MIB counter will reset the counter.
  2322. *
  2323. * INPUT:
  2324. * struct mv643xx_private *mp Ethernet Port.
  2325. *
  2326. * OUTPUT:
  2327. * After reading all MIB counters, the counters resets.
  2328. *
  2329. * RETURN:
  2330. * MIB counter value.
  2331. *
  2332. */
  2333. static void eth_clear_mib_counters(struct mv643xx_private *mp)
  2334. {
  2335. unsigned int port_num = mp->port_num;
  2336. int i;
  2337. /* Perform dummy reads from MIB counters */
  2338. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  2339. i += 4)
  2340. rdl(mp, MIB_COUNTERS_BASE(port_num) + i);
  2341. }
  2342. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  2343. {
  2344. return rdl(mp, MIB_COUNTERS_BASE(mp->port_num) + offset);
  2345. }
  2346. static void eth_update_mib_counters(struct mv643xx_private *mp)
  2347. {
  2348. struct mv643xx_mib_counters *p = &mp->mib_counters;
  2349. int offset;
  2350. p->good_octets_received +=
  2351. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  2352. p->good_octets_received +=
  2353. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  2354. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  2355. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  2356. offset += 4)
  2357. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2358. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  2359. p->good_octets_sent +=
  2360. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  2361. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  2362. offset <= ETH_MIB_LATE_COLLISION;
  2363. offset += 4)
  2364. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  2365. }
  2366. /*
  2367. * ethernet_phy_detect - Detect whether a phy is present
  2368. *
  2369. * DESCRIPTION:
  2370. * This function tests whether there is a PHY present on
  2371. * the specified port.
  2372. *
  2373. * INPUT:
  2374. * struct mv643xx_private *mp Ethernet Port.
  2375. *
  2376. * OUTPUT:
  2377. * None
  2378. *
  2379. * RETURN:
  2380. * 0 on success
  2381. * -ENODEV on failure
  2382. *
  2383. */
  2384. static int ethernet_phy_detect(struct mv643xx_private *mp)
  2385. {
  2386. unsigned int phy_reg_data0;
  2387. int auto_neg;
  2388. eth_port_read_smi_reg(mp, 0, &phy_reg_data0);
  2389. auto_neg = phy_reg_data0 & 0x1000;
  2390. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  2391. eth_port_write_smi_reg(mp, 0, phy_reg_data0);
  2392. eth_port_read_smi_reg(mp, 0, &phy_reg_data0);
  2393. if ((phy_reg_data0 & 0x1000) == auto_neg)
  2394. return -ENODEV; /* change didn't take */
  2395. phy_reg_data0 ^= 0x1000;
  2396. eth_port_write_smi_reg(mp, 0, phy_reg_data0);
  2397. return 0;
  2398. }
  2399. /*
  2400. * ethernet_phy_get - Get the ethernet port PHY address.
  2401. *
  2402. * DESCRIPTION:
  2403. * This routine returns the given ethernet port PHY address.
  2404. *
  2405. * INPUT:
  2406. * struct mv643xx_private *mp Ethernet Port.
  2407. *
  2408. * OUTPUT:
  2409. * None.
  2410. *
  2411. * RETURN:
  2412. * PHY address.
  2413. *
  2414. */
  2415. static int ethernet_phy_get(struct mv643xx_private *mp)
  2416. {
  2417. unsigned int reg_data;
  2418. reg_data = rdl(mp, PHY_ADDR_REG);
  2419. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  2420. }
  2421. /*
  2422. * ethernet_phy_set - Set the ethernet port PHY address.
  2423. *
  2424. * DESCRIPTION:
  2425. * This routine sets the given ethernet port PHY address.
  2426. *
  2427. * INPUT:
  2428. * struct mv643xx_private *mp Ethernet Port.
  2429. * int phy_addr PHY address.
  2430. *
  2431. * OUTPUT:
  2432. * None.
  2433. *
  2434. * RETURN:
  2435. * None.
  2436. *
  2437. */
  2438. static void ethernet_phy_set(struct mv643xx_private *mp, int phy_addr)
  2439. {
  2440. u32 reg_data;
  2441. int addr_shift = 5 * mp->port_num;
  2442. reg_data = rdl(mp, PHY_ADDR_REG);
  2443. reg_data &= ~(0x1f << addr_shift);
  2444. reg_data |= (phy_addr & 0x1f) << addr_shift;
  2445. wrl(mp, PHY_ADDR_REG, reg_data);
  2446. }
  2447. /*
  2448. * ethernet_phy_reset - Reset Ethernet port PHY.
  2449. *
  2450. * DESCRIPTION:
  2451. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  2452. *
  2453. * INPUT:
  2454. * struct mv643xx_private *mp Ethernet Port.
  2455. *
  2456. * OUTPUT:
  2457. * The PHY is reset.
  2458. *
  2459. * RETURN:
  2460. * None.
  2461. *
  2462. */
  2463. static void ethernet_phy_reset(struct mv643xx_private *mp)
  2464. {
  2465. unsigned int phy_reg_data;
  2466. /* Reset the PHY */
  2467. eth_port_read_smi_reg(mp, 0, &phy_reg_data);
  2468. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  2469. eth_port_write_smi_reg(mp, 0, phy_reg_data);
  2470. /* wait for PHY to come out of reset */
  2471. do {
  2472. udelay(1);
  2473. eth_port_read_smi_reg(mp, 0, &phy_reg_data);
  2474. } while (phy_reg_data & 0x8000);
  2475. }
  2476. static void mv643xx_eth_port_enable_tx(struct mv643xx_private *mp,
  2477. unsigned int queues)
  2478. {
  2479. wrl(mp, TRANSMIT_QUEUE_COMMAND_REG(mp->port_num), queues);
  2480. }
  2481. static void mv643xx_eth_port_enable_rx(struct mv643xx_private *mp,
  2482. unsigned int queues)
  2483. {
  2484. wrl(mp, RECEIVE_QUEUE_COMMAND_REG(mp->port_num), queues);
  2485. }
  2486. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_private *mp)
  2487. {
  2488. unsigned int port_num = mp->port_num;
  2489. u32 queues;
  2490. /* Stop Tx port activity. Check port Tx activity. */
  2491. queues = rdl(mp, TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2492. if (queues) {
  2493. /* Issue stop command for active queues only */
  2494. wrl(mp, TRANSMIT_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2495. /* Wait for all Tx activity to terminate. */
  2496. /* Check port cause register that all Tx queues are stopped */
  2497. while (rdl(mp, TRANSMIT_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2498. udelay(PHY_WAIT_MICRO_SECONDS);
  2499. /* Wait for Tx FIFO to empty */
  2500. while (rdl(mp, PORT_STATUS_REG(port_num)) &
  2501. ETH_PORT_TX_FIFO_EMPTY)
  2502. udelay(PHY_WAIT_MICRO_SECONDS);
  2503. }
  2504. return queues;
  2505. }
  2506. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_private *mp)
  2507. {
  2508. unsigned int port_num = mp->port_num;
  2509. u32 queues;
  2510. /* Stop Rx port activity. Check port Rx activity. */
  2511. queues = rdl(mp, RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF;
  2512. if (queues) {
  2513. /* Issue stop command for active queues only */
  2514. wrl(mp, RECEIVE_QUEUE_COMMAND_REG(port_num), (queues << 8));
  2515. /* Wait for all Rx activity to terminate. */
  2516. /* Check port cause register that all Rx queues are stopped */
  2517. while (rdl(mp, RECEIVE_QUEUE_COMMAND_REG(port_num)) & 0xFF)
  2518. udelay(PHY_WAIT_MICRO_SECONDS);
  2519. }
  2520. return queues;
  2521. }
  2522. /*
  2523. * eth_port_reset - Reset Ethernet port
  2524. *
  2525. * DESCRIPTION:
  2526. * This routine resets the chip by aborting any SDMA engine activity and
  2527. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2528. * idle state after this command is performed and the port is disabled.
  2529. *
  2530. * INPUT:
  2531. * struct mv643xx_private *mp Ethernet Port.
  2532. *
  2533. * OUTPUT:
  2534. * Channel activity is halted.
  2535. *
  2536. * RETURN:
  2537. * None.
  2538. *
  2539. */
  2540. static void eth_port_reset(struct mv643xx_private *mp)
  2541. {
  2542. unsigned int port_num = mp->port_num;
  2543. unsigned int reg_data;
  2544. mv643xx_eth_port_disable_tx(mp);
  2545. mv643xx_eth_port_disable_rx(mp);
  2546. /* Clear all MIB counters */
  2547. eth_clear_mib_counters(mp);
  2548. /* Reset the Enable bit in the Configuration Register */
  2549. reg_data = rdl(mp, PORT_SERIAL_CONTROL_REG(port_num));
  2550. reg_data &= ~(SERIAL_PORT_ENABLE |
  2551. DO_NOT_FORCE_LINK_FAIL |
  2552. FORCE_LINK_PASS);
  2553. wrl(mp, PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2554. }
  2555. /*
  2556. * eth_port_read_smi_reg - Read PHY registers
  2557. *
  2558. * DESCRIPTION:
  2559. * This routine utilize the SMI interface to interact with the PHY in
  2560. * order to perform PHY register read.
  2561. *
  2562. * INPUT:
  2563. * struct mv643xx_private *mp Ethernet Port.
  2564. * unsigned int phy_reg PHY register address offset.
  2565. * unsigned int *value Register value buffer.
  2566. *
  2567. * OUTPUT:
  2568. * Write the value of a specified PHY register into given buffer.
  2569. *
  2570. * RETURN:
  2571. * false if the PHY is busy or read data is not in valid state.
  2572. * true otherwise.
  2573. *
  2574. */
  2575. static void eth_port_read_smi_reg(struct mv643xx_private *mp,
  2576. unsigned int phy_reg, unsigned int *value)
  2577. {
  2578. int phy_addr = ethernet_phy_get(mp);
  2579. unsigned long flags;
  2580. int i;
  2581. /* the SMI register is a shared resource */
  2582. spin_lock_irqsave(&mp->shared->phy_lock, flags);
  2583. /* wait for the SMI register to become available */
  2584. for (i = 0; rdl(mp, SMI_REG) & ETH_SMI_BUSY; i++) {
  2585. if (i == PHY_WAIT_ITERATIONS) {
  2586. printk("%s: PHY busy timeout\n", mp->dev->name);
  2587. goto out;
  2588. }
  2589. udelay(PHY_WAIT_MICRO_SECONDS);
  2590. }
  2591. wrl(mp, SMI_REG,
  2592. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2593. /* now wait for the data to be valid */
  2594. for (i = 0; !(rdl(mp, SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2595. if (i == PHY_WAIT_ITERATIONS) {
  2596. printk("%s: PHY read timeout\n", mp->dev->name);
  2597. goto out;
  2598. }
  2599. udelay(PHY_WAIT_MICRO_SECONDS);
  2600. }
  2601. *value = rdl(mp, SMI_REG) & 0xffff;
  2602. out:
  2603. spin_unlock_irqrestore(&mp->shared->phy_lock, flags);
  2604. }
  2605. /*
  2606. * eth_port_write_smi_reg - Write to PHY registers
  2607. *
  2608. * DESCRIPTION:
  2609. * This routine utilize the SMI interface to interact with the PHY in
  2610. * order to perform writes to PHY registers.
  2611. *
  2612. * INPUT:
  2613. * struct mv643xx_private *mp Ethernet Port.
  2614. * unsigned int phy_reg PHY register address offset.
  2615. * unsigned int value Register value.
  2616. *
  2617. * OUTPUT:
  2618. * Write the given value to the specified PHY register.
  2619. *
  2620. * RETURN:
  2621. * false if the PHY is busy.
  2622. * true otherwise.
  2623. *
  2624. */
  2625. static void eth_port_write_smi_reg(struct mv643xx_private *mp,
  2626. unsigned int phy_reg, unsigned int value)
  2627. {
  2628. int phy_addr;
  2629. int i;
  2630. unsigned long flags;
  2631. phy_addr = ethernet_phy_get(mp);
  2632. /* the SMI register is a shared resource */
  2633. spin_lock_irqsave(&mp->shared->phy_lock, flags);
  2634. /* wait for the SMI register to become available */
  2635. for (i = 0; rdl(mp, SMI_REG) & ETH_SMI_BUSY; i++) {
  2636. if (i == PHY_WAIT_ITERATIONS) {
  2637. printk("%s: PHY busy timeout\n", mp->dev->name);
  2638. goto out;
  2639. }
  2640. udelay(PHY_WAIT_MICRO_SECONDS);
  2641. }
  2642. wrl(mp, SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2643. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2644. out:
  2645. spin_unlock_irqrestore(&mp->shared->phy_lock, flags);
  2646. }
  2647. /*
  2648. * Wrappers for MII support library.
  2649. */
  2650. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2651. {
  2652. struct mv643xx_private *mp = netdev_priv(dev);
  2653. int val;
  2654. eth_port_read_smi_reg(mp, location, &val);
  2655. return val;
  2656. }
  2657. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2658. {
  2659. struct mv643xx_private *mp = netdev_priv(dev);
  2660. eth_port_write_smi_reg(mp, location, val);
  2661. }
  2662. /*
  2663. * eth_port_receive - Get received information from Rx ring.
  2664. *
  2665. * DESCRIPTION:
  2666. * This routine returns the received data to the caller. There is no
  2667. * data copying during routine operation. All information is returned
  2668. * using pointer to packet information struct passed from the caller.
  2669. * If the routine exhausts Rx ring resources then the resource error flag
  2670. * is set.
  2671. *
  2672. * INPUT:
  2673. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2674. * struct pkt_info *p_pkt_info User packet buffer.
  2675. *
  2676. * OUTPUT:
  2677. * Rx ring current and used indexes are updated.
  2678. *
  2679. * RETURN:
  2680. * ETH_ERROR in case the routine can not access Rx desc ring.
  2681. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2682. * ETH_END_OF_JOB if there is no received data.
  2683. * ETH_OK otherwise.
  2684. */
  2685. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2686. struct pkt_info *p_pkt_info)
  2687. {
  2688. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2689. volatile struct eth_rx_desc *p_rx_desc;
  2690. unsigned int command_status;
  2691. unsigned long flags;
  2692. /* Do not process Rx ring in case of Rx ring resource error */
  2693. if (mp->rx_resource_err)
  2694. return ETH_QUEUE_FULL;
  2695. spin_lock_irqsave(&mp->lock, flags);
  2696. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2697. rx_curr_desc = mp->rx_curr_desc_q;
  2698. rx_used_desc = mp->rx_used_desc_q;
  2699. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2700. /* The following parameters are used to save readings from memory */
  2701. command_status = p_rx_desc->cmd_sts;
  2702. rmb();
  2703. /* Nothing to receive... */
  2704. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2705. spin_unlock_irqrestore(&mp->lock, flags);
  2706. return ETH_END_OF_JOB;
  2707. }
  2708. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2709. p_pkt_info->cmd_sts = command_status;
  2710. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2711. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2712. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2713. /*
  2714. * Clean the return info field to indicate that the
  2715. * packet has been moved to the upper layers
  2716. */
  2717. mp->rx_skb[rx_curr_desc] = NULL;
  2718. /* Update current index in data structure */
  2719. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2720. mp->rx_curr_desc_q = rx_next_curr_desc;
  2721. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2722. if (rx_next_curr_desc == rx_used_desc)
  2723. mp->rx_resource_err = 1;
  2724. spin_unlock_irqrestore(&mp->lock, flags);
  2725. return ETH_OK;
  2726. }
  2727. /*
  2728. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2729. *
  2730. * DESCRIPTION:
  2731. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2732. * next 'used' descriptor and attached the returned buffer to it.
  2733. * In case the Rx ring was in "resource error" condition, where there are
  2734. * no available Rx resources, the function resets the resource error flag.
  2735. *
  2736. * INPUT:
  2737. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2738. * struct pkt_info *p_pkt_info Information on returned buffer.
  2739. *
  2740. * OUTPUT:
  2741. * New available Rx resource in Rx descriptor ring.
  2742. *
  2743. * RETURN:
  2744. * ETH_ERROR in case the routine can not access Rx desc ring.
  2745. * ETH_OK otherwise.
  2746. */
  2747. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2748. struct pkt_info *p_pkt_info)
  2749. {
  2750. int used_rx_desc; /* Where to return Rx resource */
  2751. volatile struct eth_rx_desc *p_used_rx_desc;
  2752. unsigned long flags;
  2753. spin_lock_irqsave(&mp->lock, flags);
  2754. /* Get 'used' Rx descriptor */
  2755. used_rx_desc = mp->rx_used_desc_q;
  2756. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2757. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2758. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2759. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2760. /* Flush the write pipe */
  2761. /* Return the descriptor to DMA ownership */
  2762. wmb();
  2763. p_used_rx_desc->cmd_sts =
  2764. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2765. wmb();
  2766. /* Move the used descriptor pointer to the next descriptor */
  2767. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2768. /* Any Rx return cancels the Rx resource error status */
  2769. mp->rx_resource_err = 0;
  2770. spin_unlock_irqrestore(&mp->lock, flags);
  2771. return ETH_OK;
  2772. }
  2773. /************* Begin ethtool support *************************/
  2774. struct mv643xx_stats {
  2775. char stat_string[ETH_GSTRING_LEN];
  2776. int sizeof_stat;
  2777. int stat_offset;
  2778. };
  2779. #define MV643XX_STAT(m) FIELD_SIZEOF(struct mv643xx_private, m), \
  2780. offsetof(struct mv643xx_private, m)
  2781. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2782. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2783. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2784. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2785. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2786. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2787. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2788. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2789. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2790. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2791. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2792. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2793. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2794. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2795. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2796. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2797. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2798. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2799. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2800. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2801. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2802. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2803. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2804. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2805. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2806. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2807. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2808. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2809. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2810. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2811. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2812. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2813. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2814. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2815. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2816. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2817. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2818. { "collision", MV643XX_STAT(mib_counters.collision) },
  2819. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2820. };
  2821. #define MV643XX_STATS_LEN ARRAY_SIZE(mv643xx_gstrings_stats)
  2822. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2823. struct ethtool_drvinfo *drvinfo)
  2824. {
  2825. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2826. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2827. strncpy(drvinfo->fw_version, "N/A", 32);
  2828. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2829. drvinfo->n_stats = MV643XX_STATS_LEN;
  2830. }
  2831. static int mv643xx_get_sset_count(struct net_device *netdev, int sset)
  2832. {
  2833. switch (sset) {
  2834. case ETH_SS_STATS:
  2835. return MV643XX_STATS_LEN;
  2836. default:
  2837. return -EOPNOTSUPP;
  2838. }
  2839. }
  2840. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2841. struct ethtool_stats *stats, uint64_t *data)
  2842. {
  2843. struct mv643xx_private *mp = netdev->priv;
  2844. int i;
  2845. eth_update_mib_counters(mp);
  2846. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2847. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2848. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2849. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2850. }
  2851. }
  2852. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2853. uint8_t *data)
  2854. {
  2855. int i;
  2856. switch(stringset) {
  2857. case ETH_SS_STATS:
  2858. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2859. memcpy(data + i * ETH_GSTRING_LEN,
  2860. mv643xx_gstrings_stats[i].stat_string,
  2861. ETH_GSTRING_LEN);
  2862. }
  2863. break;
  2864. }
  2865. }
  2866. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2867. {
  2868. struct mv643xx_private *mp = netdev_priv(dev);
  2869. return mii_link_ok(&mp->mii);
  2870. }
  2871. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2872. {
  2873. struct mv643xx_private *mp = netdev_priv(dev);
  2874. return mii_nway_restart(&mp->mii);
  2875. }
  2876. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2877. {
  2878. struct mv643xx_private *mp = netdev_priv(dev);
  2879. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2880. }
  2881. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2882. .get_settings = mv643xx_get_settings,
  2883. .set_settings = mv643xx_set_settings,
  2884. .get_drvinfo = mv643xx_get_drvinfo,
  2885. .get_link = mv643xx_eth_get_link,
  2886. .set_sg = ethtool_op_set_sg,
  2887. .get_sset_count = mv643xx_get_sset_count,
  2888. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2889. .get_strings = mv643xx_get_strings,
  2890. .nway_reset = mv643xx_eth_nway_restart,
  2891. };
  2892. /************* End ethtool support *************************/