bcm63xx_cpu.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. #ifndef BCM63XX_CPU_H_
  2. #define BCM63XX_CPU_H_
  3. #include <linux/types.h>
  4. #include <linux/init.h>
  5. /*
  6. * Macro to fetch bcm63xx cpu id and revision, should be optimized at
  7. * compile time if only one CPU support is enabled (idea stolen from
  8. * arm mach-types)
  9. */
  10. #define BCM6338_CPU_ID 0x6338
  11. #define BCM6345_CPU_ID 0x6345
  12. #define BCM6348_CPU_ID 0x6348
  13. #define BCM6358_CPU_ID 0x6358
  14. #define BCM6368_CPU_ID 0x6368
  15. void __init bcm63xx_cpu_init(void);
  16. u16 __bcm63xx_get_cpu_id(void);
  17. u16 bcm63xx_get_cpu_rev(void);
  18. unsigned int bcm63xx_get_cpu_freq(void);
  19. #ifdef CONFIG_BCM63XX_CPU_6338
  20. # ifdef bcm63xx_get_cpu_id
  21. # undef bcm63xx_get_cpu_id
  22. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  23. # define BCMCPU_RUNTIME_DETECT
  24. # else
  25. # define bcm63xx_get_cpu_id() BCM6338_CPU_ID
  26. # endif
  27. # define BCMCPU_IS_6338() (bcm63xx_get_cpu_id() == BCM6338_CPU_ID)
  28. #else
  29. # define BCMCPU_IS_6338() (0)
  30. #endif
  31. #ifdef CONFIG_BCM63XX_CPU_6345
  32. # ifdef bcm63xx_get_cpu_id
  33. # undef bcm63xx_get_cpu_id
  34. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  35. # define BCMCPU_RUNTIME_DETECT
  36. # else
  37. # define bcm63xx_get_cpu_id() BCM6345_CPU_ID
  38. # endif
  39. # define BCMCPU_IS_6345() (bcm63xx_get_cpu_id() == BCM6345_CPU_ID)
  40. #else
  41. # define BCMCPU_IS_6345() (0)
  42. #endif
  43. #ifdef CONFIG_BCM63XX_CPU_6348
  44. # ifdef bcm63xx_get_cpu_id
  45. # undef bcm63xx_get_cpu_id
  46. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  47. # define BCMCPU_RUNTIME_DETECT
  48. # else
  49. # define bcm63xx_get_cpu_id() BCM6348_CPU_ID
  50. # endif
  51. # define BCMCPU_IS_6348() (bcm63xx_get_cpu_id() == BCM6348_CPU_ID)
  52. #else
  53. # define BCMCPU_IS_6348() (0)
  54. #endif
  55. #ifdef CONFIG_BCM63XX_CPU_6358
  56. # ifdef bcm63xx_get_cpu_id
  57. # undef bcm63xx_get_cpu_id
  58. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  59. # define BCMCPU_RUNTIME_DETECT
  60. # else
  61. # define bcm63xx_get_cpu_id() BCM6358_CPU_ID
  62. # endif
  63. # define BCMCPU_IS_6358() (bcm63xx_get_cpu_id() == BCM6358_CPU_ID)
  64. #else
  65. # define BCMCPU_IS_6358() (0)
  66. #endif
  67. #ifdef CONFIG_BCM63XX_CPU_6368
  68. # ifdef bcm63xx_get_cpu_id
  69. # undef bcm63xx_get_cpu_id
  70. # define bcm63xx_get_cpu_id() __bcm63xx_get_cpu_id()
  71. # define BCMCPU_RUNTIME_DETECT
  72. # else
  73. # define bcm63xx_get_cpu_id() BCM6368_CPU_ID
  74. # endif
  75. # define BCMCPU_IS_6368() (bcm63xx_get_cpu_id() == BCM6368_CPU_ID)
  76. #else
  77. # define BCMCPU_IS_6368() (0)
  78. #endif
  79. #ifndef bcm63xx_get_cpu_id
  80. #error "No CPU support configured"
  81. #endif
  82. /*
  83. * While registers sets are (mostly) the same across 63xx CPU, base
  84. * address of these sets do change.
  85. */
  86. enum bcm63xx_regs_set {
  87. RSET_DSL_LMEM = 0,
  88. RSET_PERF,
  89. RSET_TIMER,
  90. RSET_WDT,
  91. RSET_UART0,
  92. RSET_UART1,
  93. RSET_GPIO,
  94. RSET_SPI,
  95. RSET_SPI2,
  96. RSET_UDC0,
  97. RSET_OHCI0,
  98. RSET_OHCI_PRIV,
  99. RSET_USBH_PRIV,
  100. RSET_MPI,
  101. RSET_PCMCIA,
  102. RSET_DSL,
  103. RSET_ENET0,
  104. RSET_ENET1,
  105. RSET_ENETDMA,
  106. RSET_ENETDMAC,
  107. RSET_ENETDMAS,
  108. RSET_ENETSW,
  109. RSET_EHCI0,
  110. RSET_SDRAM,
  111. RSET_MEMC,
  112. RSET_DDR,
  113. RSET_M2M,
  114. RSET_ATM,
  115. RSET_XTM,
  116. RSET_XTMDMA,
  117. RSET_XTMDMAC,
  118. RSET_XTMDMAS,
  119. RSET_PCM,
  120. RSET_PCMDMA,
  121. RSET_PCMDMAC,
  122. RSET_PCMDMAS,
  123. };
  124. #define RSET_DSL_LMEM_SIZE (64 * 1024 * 4)
  125. #define RSET_DSL_SIZE 4096
  126. #define RSET_WDT_SIZE 12
  127. #define RSET_ENET_SIZE 2048
  128. #define RSET_ENETDMA_SIZE 2048
  129. #define RSET_ENETSW_SIZE 65536
  130. #define RSET_UART_SIZE 24
  131. #define RSET_UDC_SIZE 256
  132. #define RSET_OHCI_SIZE 256
  133. #define RSET_EHCI_SIZE 256
  134. #define RSET_PCMCIA_SIZE 12
  135. #define RSET_M2M_SIZE 256
  136. #define RSET_ATM_SIZE 4096
  137. #define RSET_XTM_SIZE 10240
  138. #define RSET_XTMDMA_SIZE 256
  139. #define RSET_XTMDMAC_SIZE(chans) (16 * (chans))
  140. #define RSET_XTMDMAS_SIZE(chans) (16 * (chans))
  141. /*
  142. * 6338 register sets base address
  143. */
  144. #define BCM_6338_DSL_LMEM_BASE (0xfff00000)
  145. #define BCM_6338_PERF_BASE (0xfffe0000)
  146. #define BCM_6338_BB_BASE (0xfffe0100)
  147. #define BCM_6338_TIMER_BASE (0xfffe0200)
  148. #define BCM_6338_WDT_BASE (0xfffe021c)
  149. #define BCM_6338_UART0_BASE (0xfffe0300)
  150. #define BCM_6338_UART1_BASE (0xdeadbeef)
  151. #define BCM_6338_GPIO_BASE (0xfffe0400)
  152. #define BCM_6338_SPI_BASE (0xfffe0c00)
  153. #define BCM_6338_SPI2_BASE (0xdeadbeef)
  154. #define BCM_6338_UDC0_BASE (0xdeadbeef)
  155. #define BCM_6338_USBDMA_BASE (0xfffe2400)
  156. #define BCM_6338_OHCI0_BASE (0xdeadbeef)
  157. #define BCM_6338_OHCI_PRIV_BASE (0xfffe3000)
  158. #define BCM_6338_USBH_PRIV_BASE (0xdeadbeef)
  159. #define BCM_6338_MPI_BASE (0xfffe3160)
  160. #define BCM_6338_PCMCIA_BASE (0xdeadbeef)
  161. #define BCM_6338_SDRAM_REGS_BASE (0xfffe3100)
  162. #define BCM_6338_DSL_BASE (0xfffe1000)
  163. #define BCM_6338_UBUS_BASE (0xdeadbeef)
  164. #define BCM_6338_ENET0_BASE (0xfffe2800)
  165. #define BCM_6338_ENET1_BASE (0xdeadbeef)
  166. #define BCM_6338_ENETDMA_BASE (0xfffe2400)
  167. #define BCM_6338_ENETDMAC_BASE (0xfffe2500)
  168. #define BCM_6338_ENETDMAS_BASE (0xfffe2600)
  169. #define BCM_6338_ENETSW_BASE (0xdeadbeef)
  170. #define BCM_6338_EHCI0_BASE (0xdeadbeef)
  171. #define BCM_6338_SDRAM_BASE (0xfffe3100)
  172. #define BCM_6338_MEMC_BASE (0xdeadbeef)
  173. #define BCM_6338_DDR_BASE (0xdeadbeef)
  174. #define BCM_6338_M2M_BASE (0xdeadbeef)
  175. #define BCM_6338_ATM_BASE (0xfffe2000)
  176. #define BCM_6338_XTM_BASE (0xdeadbeef)
  177. #define BCM_6338_XTMDMA_BASE (0xdeadbeef)
  178. #define BCM_6338_XTMDMAC_BASE (0xdeadbeef)
  179. #define BCM_6338_XTMDMAS_BASE (0xdeadbeef)
  180. #define BCM_6338_PCM_BASE (0xdeadbeef)
  181. #define BCM_6338_PCMDMA_BASE (0xdeadbeef)
  182. #define BCM_6338_PCMDMAC_BASE (0xdeadbeef)
  183. #define BCM_6338_PCMDMAS_BASE (0xdeadbeef)
  184. /*
  185. * 6345 register sets base address
  186. */
  187. #define BCM_6345_DSL_LMEM_BASE (0xfff00000)
  188. #define BCM_6345_PERF_BASE (0xfffe0000)
  189. #define BCM_6345_BB_BASE (0xfffe0100)
  190. #define BCM_6345_TIMER_BASE (0xfffe0200)
  191. #define BCM_6345_WDT_BASE (0xfffe021c)
  192. #define BCM_6345_UART0_BASE (0xfffe0300)
  193. #define BCM_6345_UART1_BASE (0xdeadbeef)
  194. #define BCM_6345_GPIO_BASE (0xfffe0400)
  195. #define BCM_6345_SPI_BASE (0xdeadbeef)
  196. #define BCM_6345_SPI2_BASE (0xdeadbeef)
  197. #define BCM_6345_UDC0_BASE (0xdeadbeef)
  198. #define BCM_6345_USBDMA_BASE (0xfffe2800)
  199. #define BCM_6345_ENET0_BASE (0xfffe1800)
  200. #define BCM_6345_ENETDMA_BASE (0xfffe2800)
  201. #define BCM_6345_ENETDMAC_BASE (0xfffe2900)
  202. #define BCM_6345_ENETDMAS_BASE (0xfffe2a00)
  203. #define BCM_6345_ENETSW_BASE (0xdeadbeef)
  204. #define BCM_6345_PCMCIA_BASE (0xfffe2028)
  205. #define BCM_6345_MPI_BASE (0xfffe2000)
  206. #define BCM_6345_OHCI0_BASE (0xfffe2100)
  207. #define BCM_6345_OHCI_PRIV_BASE (0xfffe2200)
  208. #define BCM_6345_USBH_PRIV_BASE (0xdeadbeef)
  209. #define BCM_6345_SDRAM_REGS_BASE (0xfffe2300)
  210. #define BCM_6345_DSL_BASE (0xdeadbeef)
  211. #define BCM_6345_UBUS_BASE (0xdeadbeef)
  212. #define BCM_6345_ENET1_BASE (0xdeadbeef)
  213. #define BCM_6345_EHCI0_BASE (0xdeadbeef)
  214. #define BCM_6345_SDRAM_BASE (0xfffe2300)
  215. #define BCM_6345_MEMC_BASE (0xdeadbeef)
  216. #define BCM_6345_DDR_BASE (0xdeadbeef)
  217. #define BCM_6345_M2M_BASE (0xdeadbeef)
  218. #define BCM_6345_ATM_BASE (0xfffe4000)
  219. #define BCM_6345_XTM_BASE (0xdeadbeef)
  220. #define BCM_6345_XTMDMA_BASE (0xdeadbeef)
  221. #define BCM_6345_XTMDMAC_BASE (0xdeadbeef)
  222. #define BCM_6345_XTMDMAS_BASE (0xdeadbeef)
  223. #define BCM_6345_PCM_BASE (0xdeadbeef)
  224. #define BCM_6345_PCMDMA_BASE (0xdeadbeef)
  225. #define BCM_6345_PCMDMAC_BASE (0xdeadbeef)
  226. #define BCM_6345_PCMDMAS_BASE (0xdeadbeef)
  227. /*
  228. * 6348 register sets base address
  229. */
  230. #define BCM_6348_DSL_LMEM_BASE (0xfff00000)
  231. #define BCM_6348_PERF_BASE (0xfffe0000)
  232. #define BCM_6348_TIMER_BASE (0xfffe0200)
  233. #define BCM_6348_WDT_BASE (0xfffe021c)
  234. #define BCM_6348_UART0_BASE (0xfffe0300)
  235. #define BCM_6348_UART1_BASE (0xdeadbeef)
  236. #define BCM_6348_GPIO_BASE (0xfffe0400)
  237. #define BCM_6348_SPI_BASE (0xfffe0c00)
  238. #define BCM_6348_SPI2_BASE (0xdeadbeef)
  239. #define BCM_6348_UDC0_BASE (0xfffe1000)
  240. #define BCM_6348_OHCI0_BASE (0xfffe1b00)
  241. #define BCM_6348_OHCI_PRIV_BASE (0xfffe1c00)
  242. #define BCM_6348_USBH_PRIV_BASE (0xdeadbeef)
  243. #define BCM_6348_MPI_BASE (0xfffe2000)
  244. #define BCM_6348_PCMCIA_BASE (0xfffe2054)
  245. #define BCM_6348_SDRAM_REGS_BASE (0xfffe2300)
  246. #define BCM_6348_M2M_BASE (0xfffe2800)
  247. #define BCM_6348_DSL_BASE (0xfffe3000)
  248. #define BCM_6348_ENET0_BASE (0xfffe6000)
  249. #define BCM_6348_ENET1_BASE (0xfffe6800)
  250. #define BCM_6348_ENETDMA_BASE (0xfffe7000)
  251. #define BCM_6348_ENETDMAC_BASE (0xfffe7100)
  252. #define BCM_6348_ENETDMAS_BASE (0xfffe7200)
  253. #define BCM_6348_ENETSW_BASE (0xdeadbeef)
  254. #define BCM_6348_EHCI0_BASE (0xdeadbeef)
  255. #define BCM_6348_SDRAM_BASE (0xfffe2300)
  256. #define BCM_6348_MEMC_BASE (0xdeadbeef)
  257. #define BCM_6348_DDR_BASE (0xdeadbeef)
  258. #define BCM_6348_ATM_BASE (0xfffe4000)
  259. #define BCM_6348_XTM_BASE (0xdeadbeef)
  260. #define BCM_6348_XTMDMA_BASE (0xdeadbeef)
  261. #define BCM_6348_XTMDMAC_BASE (0xdeadbeef)
  262. #define BCM_6348_XTMDMAS_BASE (0xdeadbeef)
  263. #define BCM_6348_PCM_BASE (0xdeadbeef)
  264. #define BCM_6348_PCMDMA_BASE (0xdeadbeef)
  265. #define BCM_6348_PCMDMAC_BASE (0xdeadbeef)
  266. #define BCM_6348_PCMDMAS_BASE (0xdeadbeef)
  267. /*
  268. * 6358 register sets base address
  269. */
  270. #define BCM_6358_DSL_LMEM_BASE (0xfff00000)
  271. #define BCM_6358_PERF_BASE (0xfffe0000)
  272. #define BCM_6358_TIMER_BASE (0xfffe0040)
  273. #define BCM_6358_WDT_BASE (0xfffe005c)
  274. #define BCM_6358_UART0_BASE (0xfffe0100)
  275. #define BCM_6358_UART1_BASE (0xfffe0120)
  276. #define BCM_6358_GPIO_BASE (0xfffe0080)
  277. #define BCM_6358_SPI_BASE (0xdeadbeef)
  278. #define BCM_6358_SPI2_BASE (0xfffe0800)
  279. #define BCM_6358_UDC0_BASE (0xfffe0800)
  280. #define BCM_6358_OHCI0_BASE (0xfffe1400)
  281. #define BCM_6358_OHCI_PRIV_BASE (0xdeadbeef)
  282. #define BCM_6358_USBH_PRIV_BASE (0xfffe1500)
  283. #define BCM_6358_MPI_BASE (0xfffe1000)
  284. #define BCM_6358_PCMCIA_BASE (0xfffe1054)
  285. #define BCM_6358_SDRAM_REGS_BASE (0xfffe2300)
  286. #define BCM_6358_M2M_BASE (0xdeadbeef)
  287. #define BCM_6358_DSL_BASE (0xfffe3000)
  288. #define BCM_6358_ENET0_BASE (0xfffe4000)
  289. #define BCM_6358_ENET1_BASE (0xfffe4800)
  290. #define BCM_6358_ENETDMA_BASE (0xfffe5000)
  291. #define BCM_6358_ENETDMAC_BASE (0xfffe5100)
  292. #define BCM_6358_ENETDMAS_BASE (0xfffe5200)
  293. #define BCM_6358_ENETSW_BASE (0xdeadbeef)
  294. #define BCM_6358_EHCI0_BASE (0xfffe1300)
  295. #define BCM_6358_SDRAM_BASE (0xdeadbeef)
  296. #define BCM_6358_MEMC_BASE (0xfffe1200)
  297. #define BCM_6358_DDR_BASE (0xfffe12a0)
  298. #define BCM_6358_ATM_BASE (0xfffe2000)
  299. #define BCM_6358_XTM_BASE (0xdeadbeef)
  300. #define BCM_6358_XTMDMA_BASE (0xdeadbeef)
  301. #define BCM_6358_XTMDMAC_BASE (0xdeadbeef)
  302. #define BCM_6358_XTMDMAS_BASE (0xdeadbeef)
  303. #define BCM_6358_PCM_BASE (0xfffe1600)
  304. #define BCM_6358_PCMDMA_BASE (0xfffe1800)
  305. #define BCM_6358_PCMDMAC_BASE (0xfffe1900)
  306. #define BCM_6358_PCMDMAS_BASE (0xfffe1a00)
  307. /*
  308. * 6368 register sets base address
  309. */
  310. #define BCM_6368_DSL_LMEM_BASE (0xdeadbeef)
  311. #define BCM_6368_PERF_BASE (0xb0000000)
  312. #define BCM_6368_TIMER_BASE (0xb0000040)
  313. #define BCM_6368_WDT_BASE (0xb000005c)
  314. #define BCM_6368_UART0_BASE (0xb0000100)
  315. #define BCM_6368_UART1_BASE (0xb0000120)
  316. #define BCM_6368_GPIO_BASE (0xb0000080)
  317. #define BCM_6368_SPI_BASE (0xdeadbeef)
  318. #define BCM_6368_SPI2_BASE (0xb0000800)
  319. #define BCM_6368_UDC0_BASE (0xdeadbeef)
  320. #define BCM_6368_OHCI0_BASE (0xb0001600)
  321. #define BCM_6368_OHCI_PRIV_BASE (0xdeadbeef)
  322. #define BCM_6368_USBH_PRIV_BASE (0xb0001700)
  323. #define BCM_6368_MPI_BASE (0xb0001000)
  324. #define BCM_6368_PCMCIA_BASE (0xb0001054)
  325. #define BCM_6368_SDRAM_REGS_BASE (0xdeadbeef)
  326. #define BCM_6368_M2M_BASE (0xdeadbeef)
  327. #define BCM_6368_DSL_BASE (0xdeadbeef)
  328. #define BCM_6368_ENET0_BASE (0xdeadbeef)
  329. #define BCM_6368_ENET1_BASE (0xdeadbeef)
  330. #define BCM_6368_ENETDMA_BASE (0xb0006800)
  331. #define BCM_6368_ENETDMAC_BASE (0xb0006a00)
  332. #define BCM_6368_ENETDMAS_BASE (0xb0006c00)
  333. #define BCM_6368_ENETSW_BASE (0xb0f00000)
  334. #define BCM_6368_EHCI0_BASE (0xb0001500)
  335. #define BCM_6368_SDRAM_BASE (0xdeadbeef)
  336. #define BCM_6368_MEMC_BASE (0xb0001200)
  337. #define BCM_6368_DDR_BASE (0xb0001280)
  338. #define BCM_6368_ATM_BASE (0xdeadbeef)
  339. #define BCM_6368_XTM_BASE (0xb0001800)
  340. #define BCM_6368_XTMDMA_BASE (0xb0005000)
  341. #define BCM_6368_XTMDMAC_BASE (0xb0005200)
  342. #define BCM_6368_XTMDMAS_BASE (0xb0005400)
  343. #define BCM_6368_PCM_BASE (0xb0004000)
  344. #define BCM_6368_PCMDMA_BASE (0xb0005800)
  345. #define BCM_6368_PCMDMAC_BASE (0xb0005a00)
  346. #define BCM_6368_PCMDMAS_BASE (0xb0005c00)
  347. extern const unsigned long *bcm63xx_regs_base;
  348. #define __GEN_RSET_BASE(__cpu, __rset) \
  349. case RSET_## __rset : \
  350. return BCM_## __cpu ##_## __rset ##_BASE;
  351. #define __GEN_RSET(__cpu) \
  352. switch (set) { \
  353. __GEN_RSET_BASE(__cpu, DSL_LMEM) \
  354. __GEN_RSET_BASE(__cpu, PERF) \
  355. __GEN_RSET_BASE(__cpu, TIMER) \
  356. __GEN_RSET_BASE(__cpu, WDT) \
  357. __GEN_RSET_BASE(__cpu, UART0) \
  358. __GEN_RSET_BASE(__cpu, UART1) \
  359. __GEN_RSET_BASE(__cpu, GPIO) \
  360. __GEN_RSET_BASE(__cpu, SPI) \
  361. __GEN_RSET_BASE(__cpu, SPI2) \
  362. __GEN_RSET_BASE(__cpu, UDC0) \
  363. __GEN_RSET_BASE(__cpu, OHCI0) \
  364. __GEN_RSET_BASE(__cpu, OHCI_PRIV) \
  365. __GEN_RSET_BASE(__cpu, USBH_PRIV) \
  366. __GEN_RSET_BASE(__cpu, MPI) \
  367. __GEN_RSET_BASE(__cpu, PCMCIA) \
  368. __GEN_RSET_BASE(__cpu, DSL) \
  369. __GEN_RSET_BASE(__cpu, ENET0) \
  370. __GEN_RSET_BASE(__cpu, ENET1) \
  371. __GEN_RSET_BASE(__cpu, ENETDMA) \
  372. __GEN_RSET_BASE(__cpu, ENETDMAC) \
  373. __GEN_RSET_BASE(__cpu, ENETDMAS) \
  374. __GEN_RSET_BASE(__cpu, ENETSW) \
  375. __GEN_RSET_BASE(__cpu, EHCI0) \
  376. __GEN_RSET_BASE(__cpu, SDRAM) \
  377. __GEN_RSET_BASE(__cpu, MEMC) \
  378. __GEN_RSET_BASE(__cpu, DDR) \
  379. __GEN_RSET_BASE(__cpu, M2M) \
  380. __GEN_RSET_BASE(__cpu, ATM) \
  381. __GEN_RSET_BASE(__cpu, XTM) \
  382. __GEN_RSET_BASE(__cpu, XTMDMA) \
  383. __GEN_RSET_BASE(__cpu, XTMDMAC) \
  384. __GEN_RSET_BASE(__cpu, XTMDMAS) \
  385. __GEN_RSET_BASE(__cpu, PCM) \
  386. __GEN_RSET_BASE(__cpu, PCMDMA) \
  387. __GEN_RSET_BASE(__cpu, PCMDMAC) \
  388. __GEN_RSET_BASE(__cpu, PCMDMAS) \
  389. }
  390. #define __GEN_CPU_REGS_TABLE(__cpu) \
  391. [RSET_DSL_LMEM] = BCM_## __cpu ##_DSL_LMEM_BASE, \
  392. [RSET_PERF] = BCM_## __cpu ##_PERF_BASE, \
  393. [RSET_TIMER] = BCM_## __cpu ##_TIMER_BASE, \
  394. [RSET_WDT] = BCM_## __cpu ##_WDT_BASE, \
  395. [RSET_UART0] = BCM_## __cpu ##_UART0_BASE, \
  396. [RSET_UART1] = BCM_## __cpu ##_UART1_BASE, \
  397. [RSET_GPIO] = BCM_## __cpu ##_GPIO_BASE, \
  398. [RSET_SPI] = BCM_## __cpu ##_SPI_BASE, \
  399. [RSET_SPI2] = BCM_## __cpu ##_SPI2_BASE, \
  400. [RSET_UDC0] = BCM_## __cpu ##_UDC0_BASE, \
  401. [RSET_OHCI0] = BCM_## __cpu ##_OHCI0_BASE, \
  402. [RSET_OHCI_PRIV] = BCM_## __cpu ##_OHCI_PRIV_BASE, \
  403. [RSET_USBH_PRIV] = BCM_## __cpu ##_USBH_PRIV_BASE, \
  404. [RSET_MPI] = BCM_## __cpu ##_MPI_BASE, \
  405. [RSET_PCMCIA] = BCM_## __cpu ##_PCMCIA_BASE, \
  406. [RSET_DSL] = BCM_## __cpu ##_DSL_BASE, \
  407. [RSET_ENET0] = BCM_## __cpu ##_ENET0_BASE, \
  408. [RSET_ENET1] = BCM_## __cpu ##_ENET1_BASE, \
  409. [RSET_ENETDMA] = BCM_## __cpu ##_ENETDMA_BASE, \
  410. [RSET_ENETDMAC] = BCM_## __cpu ##_ENETDMAC_BASE, \
  411. [RSET_ENETDMAS] = BCM_## __cpu ##_ENETDMAS_BASE, \
  412. [RSET_ENETSW] = BCM_## __cpu ##_ENETSW_BASE, \
  413. [RSET_EHCI0] = BCM_## __cpu ##_EHCI0_BASE, \
  414. [RSET_SDRAM] = BCM_## __cpu ##_SDRAM_BASE, \
  415. [RSET_MEMC] = BCM_## __cpu ##_MEMC_BASE, \
  416. [RSET_DDR] = BCM_## __cpu ##_DDR_BASE, \
  417. [RSET_M2M] = BCM_## __cpu ##_M2M_BASE, \
  418. [RSET_ATM] = BCM_## __cpu ##_ATM_BASE, \
  419. [RSET_XTM] = BCM_## __cpu ##_XTM_BASE, \
  420. [RSET_XTMDMA] = BCM_## __cpu ##_XTMDMA_BASE, \
  421. [RSET_XTMDMAC] = BCM_## __cpu ##_XTMDMAC_BASE, \
  422. [RSET_XTMDMAS] = BCM_## __cpu ##_XTMDMAS_BASE, \
  423. [RSET_PCM] = BCM_## __cpu ##_PCM_BASE, \
  424. [RSET_PCMDMA] = BCM_## __cpu ##_PCMDMA_BASE, \
  425. [RSET_PCMDMAC] = BCM_## __cpu ##_PCMDMAC_BASE, \
  426. [RSET_PCMDMAS] = BCM_## __cpu ##_PCMDMAS_BASE, \
  427. static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)
  428. {
  429. #ifdef BCMCPU_RUNTIME_DETECT
  430. return bcm63xx_regs_base[set];
  431. #else
  432. #ifdef CONFIG_BCM63XX_CPU_6338
  433. __GEN_RSET(6338)
  434. #endif
  435. #ifdef CONFIG_BCM63XX_CPU_6345
  436. __GEN_RSET(6345)
  437. #endif
  438. #ifdef CONFIG_BCM63XX_CPU_6348
  439. __GEN_RSET(6348)
  440. #endif
  441. #ifdef CONFIG_BCM63XX_CPU_6358
  442. __GEN_RSET(6358)
  443. #endif
  444. #ifdef CONFIG_BCM63XX_CPU_6368
  445. __GEN_RSET(6368)
  446. #endif
  447. #endif
  448. /* unreached */
  449. return 0;
  450. }
  451. /*
  452. * IRQ number changes across CPU too
  453. */
  454. enum bcm63xx_irq {
  455. IRQ_TIMER = 0,
  456. IRQ_UART0,
  457. IRQ_UART1,
  458. IRQ_DSL,
  459. IRQ_ENET0,
  460. IRQ_ENET1,
  461. IRQ_ENET_PHY,
  462. IRQ_OHCI0,
  463. IRQ_EHCI0,
  464. IRQ_ENET0_RXDMA,
  465. IRQ_ENET0_TXDMA,
  466. IRQ_ENET1_RXDMA,
  467. IRQ_ENET1_TXDMA,
  468. IRQ_PCI,
  469. IRQ_PCMCIA,
  470. IRQ_ATM,
  471. IRQ_ENETSW_RXDMA0,
  472. IRQ_ENETSW_RXDMA1,
  473. IRQ_ENETSW_RXDMA2,
  474. IRQ_ENETSW_RXDMA3,
  475. IRQ_ENETSW_TXDMA0,
  476. IRQ_ENETSW_TXDMA1,
  477. IRQ_ENETSW_TXDMA2,
  478. IRQ_ENETSW_TXDMA3,
  479. IRQ_XTM,
  480. IRQ_XTM_DMA0,
  481. };
  482. /*
  483. * 6338 irqs
  484. */
  485. #define BCM_6338_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  486. #define BCM_6338_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  487. #define BCM_6338_UART1_IRQ 0
  488. #define BCM_6338_DSL_IRQ (IRQ_INTERNAL_BASE + 5)
  489. #define BCM_6338_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  490. #define BCM_6338_ENET1_IRQ 0
  491. #define BCM_6338_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  492. #define BCM_6338_OHCI0_IRQ 0
  493. #define BCM_6338_EHCI0_IRQ 0
  494. #define BCM_6338_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  495. #define BCM_6338_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  496. #define BCM_6338_ENET1_RXDMA_IRQ 0
  497. #define BCM_6338_ENET1_TXDMA_IRQ 0
  498. #define BCM_6338_PCI_IRQ 0
  499. #define BCM_6338_PCMCIA_IRQ 0
  500. #define BCM_6338_ATM_IRQ 0
  501. #define BCM_6338_ENETSW_RXDMA0_IRQ 0
  502. #define BCM_6338_ENETSW_RXDMA1_IRQ 0
  503. #define BCM_6338_ENETSW_RXDMA2_IRQ 0
  504. #define BCM_6338_ENETSW_RXDMA3_IRQ 0
  505. #define BCM_6338_ENETSW_TXDMA0_IRQ 0
  506. #define BCM_6338_ENETSW_TXDMA1_IRQ 0
  507. #define BCM_6338_ENETSW_TXDMA2_IRQ 0
  508. #define BCM_6338_ENETSW_TXDMA3_IRQ 0
  509. #define BCM_6338_XTM_IRQ 0
  510. #define BCM_6338_XTM_DMA0_IRQ 0
  511. /*
  512. * 6345 irqs
  513. */
  514. #define BCM_6345_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  515. #define BCM_6345_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  516. #define BCM_6345_UART1_IRQ 0
  517. #define BCM_6345_DSL_IRQ (IRQ_INTERNAL_BASE + 3)
  518. #define BCM_6345_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  519. #define BCM_6345_ENET1_IRQ 0
  520. #define BCM_6345_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 12)
  521. #define BCM_6345_OHCI0_IRQ 0
  522. #define BCM_6345_EHCI0_IRQ 0
  523. #define BCM_6345_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 1)
  524. #define BCM_6345_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 13 + 2)
  525. #define BCM_6345_ENET1_RXDMA_IRQ 0
  526. #define BCM_6345_ENET1_TXDMA_IRQ 0
  527. #define BCM_6345_PCI_IRQ 0
  528. #define BCM_6345_PCMCIA_IRQ 0
  529. #define BCM_6345_ATM_IRQ 0
  530. #define BCM_6345_ENETSW_RXDMA0_IRQ 0
  531. #define BCM_6345_ENETSW_RXDMA1_IRQ 0
  532. #define BCM_6345_ENETSW_RXDMA2_IRQ 0
  533. #define BCM_6345_ENETSW_RXDMA3_IRQ 0
  534. #define BCM_6345_ENETSW_TXDMA0_IRQ 0
  535. #define BCM_6345_ENETSW_TXDMA1_IRQ 0
  536. #define BCM_6345_ENETSW_TXDMA2_IRQ 0
  537. #define BCM_6345_ENETSW_TXDMA3_IRQ 0
  538. #define BCM_6345_XTM_IRQ 0
  539. #define BCM_6345_XTM_DMA0_IRQ 0
  540. /*
  541. * 6348 irqs
  542. */
  543. #define BCM_6348_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  544. #define BCM_6348_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  545. #define BCM_6348_UART1_IRQ 0
  546. #define BCM_6348_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  547. #define BCM_6348_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  548. #define BCM_6348_ENET1_IRQ (IRQ_INTERNAL_BASE + 7)
  549. #define BCM_6348_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  550. #define BCM_6348_OHCI0_IRQ (IRQ_INTERNAL_BASE + 12)
  551. #define BCM_6348_EHCI0_IRQ 0
  552. #define BCM_6348_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 20)
  553. #define BCM_6348_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 21)
  554. #define BCM_6348_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 22)
  555. #define BCM_6348_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 23)
  556. #define BCM_6348_PCI_IRQ (IRQ_INTERNAL_BASE + 24)
  557. #define BCM_6348_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  558. #define BCM_6348_ATM_IRQ (IRQ_INTERNAL_BASE + 5)
  559. #define BCM_6348_ENETSW_RXDMA0_IRQ 0
  560. #define BCM_6348_ENETSW_RXDMA1_IRQ 0
  561. #define BCM_6348_ENETSW_RXDMA2_IRQ 0
  562. #define BCM_6348_ENETSW_RXDMA3_IRQ 0
  563. #define BCM_6348_ENETSW_TXDMA0_IRQ 0
  564. #define BCM_6348_ENETSW_TXDMA1_IRQ 0
  565. #define BCM_6348_ENETSW_TXDMA2_IRQ 0
  566. #define BCM_6348_ENETSW_TXDMA3_IRQ 0
  567. #define BCM_6348_XTM_IRQ 0
  568. #define BCM_6348_XTM_DMA0_IRQ 0
  569. /*
  570. * 6358 irqs
  571. */
  572. #define BCM_6358_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  573. #define BCM_6358_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  574. #define BCM_6358_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  575. #define BCM_6358_DSL_IRQ (IRQ_INTERNAL_BASE + 29)
  576. #define BCM_6358_ENET0_IRQ (IRQ_INTERNAL_BASE + 8)
  577. #define BCM_6358_ENET1_IRQ (IRQ_INTERNAL_BASE + 6)
  578. #define BCM_6358_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 9)
  579. #define BCM_6358_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  580. #define BCM_6358_EHCI0_IRQ (IRQ_INTERNAL_BASE + 10)
  581. #define BCM_6358_ENET0_RXDMA_IRQ (IRQ_INTERNAL_BASE + 15)
  582. #define BCM_6358_ENET0_TXDMA_IRQ (IRQ_INTERNAL_BASE + 16)
  583. #define BCM_6358_ENET1_RXDMA_IRQ (IRQ_INTERNAL_BASE + 17)
  584. #define BCM_6358_ENET1_TXDMA_IRQ (IRQ_INTERNAL_BASE + 18)
  585. #define BCM_6358_PCI_IRQ (IRQ_INTERNAL_BASE + 31)
  586. #define BCM_6358_PCMCIA_IRQ (IRQ_INTERNAL_BASE + 24)
  587. #define BCM_6358_ATM_IRQ (IRQ_INTERNAL_BASE + 19)
  588. #define BCM_6358_ENETSW_RXDMA0_IRQ 0
  589. #define BCM_6358_ENETSW_RXDMA1_IRQ 0
  590. #define BCM_6358_ENETSW_RXDMA2_IRQ 0
  591. #define BCM_6358_ENETSW_RXDMA3_IRQ 0
  592. #define BCM_6358_ENETSW_TXDMA0_IRQ 0
  593. #define BCM_6358_ENETSW_TXDMA1_IRQ 0
  594. #define BCM_6358_ENETSW_TXDMA2_IRQ 0
  595. #define BCM_6358_ENETSW_TXDMA3_IRQ 0
  596. #define BCM_6358_XTM_IRQ 0
  597. #define BCM_6358_XTM_DMA0_IRQ 0
  598. #define BCM_6358_PCM_DMA0_IRQ (IRQ_INTERNAL_BASE + 23)
  599. #define BCM_6358_PCM_DMA1_IRQ (IRQ_INTERNAL_BASE + 24)
  600. #define BCM_6358_EXT_IRQ0 (IRQ_INTERNAL_BASE + 25)
  601. #define BCM_6358_EXT_IRQ1 (IRQ_INTERNAL_BASE + 26)
  602. #define BCM_6358_EXT_IRQ2 (IRQ_INTERNAL_BASE + 27)
  603. #define BCM_6358_EXT_IRQ3 (IRQ_INTERNAL_BASE + 28)
  604. /*
  605. * 6368 irqs
  606. */
  607. #define BCM_6368_HIGH_IRQ_BASE (IRQ_INTERNAL_BASE + 32)
  608. #define BCM_6368_TIMER_IRQ (IRQ_INTERNAL_BASE + 0)
  609. #define BCM_6368_UART0_IRQ (IRQ_INTERNAL_BASE + 2)
  610. #define BCM_6368_UART1_IRQ (IRQ_INTERNAL_BASE + 3)
  611. #define BCM_6368_DSL_IRQ (IRQ_INTERNAL_BASE + 4)
  612. #define BCM_6368_ENET0_IRQ 0
  613. #define BCM_6368_ENET1_IRQ 0
  614. #define BCM_6368_ENET_PHY_IRQ (IRQ_INTERNAL_BASE + 15)
  615. #define BCM_6368_OHCI0_IRQ (IRQ_INTERNAL_BASE + 5)
  616. #define BCM_6368_EHCI0_IRQ (IRQ_INTERNAL_BASE + 7)
  617. #define BCM_6368_PCMCIA_IRQ 0
  618. #define BCM_6368_ENET0_RXDMA_IRQ 0
  619. #define BCM_6368_ENET0_TXDMA_IRQ 0
  620. #define BCM_6368_ENET1_RXDMA_IRQ 0
  621. #define BCM_6368_ENET1_TXDMA_IRQ 0
  622. #define BCM_6368_PCI_IRQ (IRQ_INTERNAL_BASE + 13)
  623. #define BCM_6368_ATM_IRQ 0
  624. #define BCM_6368_ENETSW_RXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 0)
  625. #define BCM_6368_ENETSW_RXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 1)
  626. #define BCM_6368_ENETSW_RXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 2)
  627. #define BCM_6368_ENETSW_RXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 3)
  628. #define BCM_6368_ENETSW_TXDMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 4)
  629. #define BCM_6368_ENETSW_TXDMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 5)
  630. #define BCM_6368_ENETSW_TXDMA2_IRQ (BCM_6368_HIGH_IRQ_BASE + 6)
  631. #define BCM_6368_ENETSW_TXDMA3_IRQ (BCM_6368_HIGH_IRQ_BASE + 7)
  632. #define BCM_6368_XTM_IRQ (IRQ_INTERNAL_BASE + 11)
  633. #define BCM_6368_XTM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 8)
  634. #define BCM_6368_PCM_DMA0_IRQ (BCM_6368_HIGH_IRQ_BASE + 30)
  635. #define BCM_6368_PCM_DMA1_IRQ (BCM_6368_HIGH_IRQ_BASE + 31)
  636. #define BCM_6368_EXT_IRQ0 (IRQ_INTERNAL_BASE + 20)
  637. #define BCM_6368_EXT_IRQ1 (IRQ_INTERNAL_BASE + 21)
  638. #define BCM_6368_EXT_IRQ2 (IRQ_INTERNAL_BASE + 22)
  639. #define BCM_6368_EXT_IRQ3 (IRQ_INTERNAL_BASE + 23)
  640. #define BCM_6368_EXT_IRQ4 (IRQ_INTERNAL_BASE + 24)
  641. #define BCM_6368_EXT_IRQ5 (IRQ_INTERNAL_BASE + 25)
  642. extern const int *bcm63xx_irqs;
  643. #define __GEN_CPU_IRQ_TABLE(__cpu) \
  644. [IRQ_TIMER] = BCM_## __cpu ##_TIMER_IRQ, \
  645. [IRQ_UART0] = BCM_## __cpu ##_UART0_IRQ, \
  646. [IRQ_UART1] = BCM_## __cpu ##_UART1_IRQ, \
  647. [IRQ_DSL] = BCM_## __cpu ##_DSL_IRQ, \
  648. [IRQ_ENET0] = BCM_## __cpu ##_ENET0_IRQ, \
  649. [IRQ_ENET1] = BCM_## __cpu ##_ENET1_IRQ, \
  650. [IRQ_ENET_PHY] = BCM_## __cpu ##_ENET_PHY_IRQ, \
  651. [IRQ_OHCI0] = BCM_## __cpu ##_OHCI0_IRQ, \
  652. [IRQ_EHCI0] = BCM_## __cpu ##_EHCI0_IRQ, \
  653. [IRQ_ENET0_RXDMA] = BCM_## __cpu ##_ENET0_RXDMA_IRQ, \
  654. [IRQ_ENET0_TXDMA] = BCM_## __cpu ##_ENET0_TXDMA_IRQ, \
  655. [IRQ_ENET1_RXDMA] = BCM_## __cpu ##_ENET1_RXDMA_IRQ, \
  656. [IRQ_ENET1_TXDMA] = BCM_## __cpu ##_ENET1_TXDMA_IRQ, \
  657. [IRQ_PCI] = BCM_## __cpu ##_PCI_IRQ, \
  658. [IRQ_PCMCIA] = BCM_## __cpu ##_PCMCIA_IRQ, \
  659. [IRQ_ATM] = BCM_## __cpu ##_ATM_IRQ, \
  660. [IRQ_ENETSW_RXDMA0] = BCM_## __cpu ##_ENETSW_RXDMA0_IRQ, \
  661. [IRQ_ENETSW_RXDMA1] = BCM_## __cpu ##_ENETSW_RXDMA1_IRQ, \
  662. [IRQ_ENETSW_RXDMA2] = BCM_## __cpu ##_ENETSW_RXDMA2_IRQ, \
  663. [IRQ_ENETSW_RXDMA3] = BCM_## __cpu ##_ENETSW_RXDMA3_IRQ, \
  664. [IRQ_ENETSW_TXDMA0] = BCM_## __cpu ##_ENETSW_TXDMA0_IRQ, \
  665. [IRQ_ENETSW_TXDMA1] = BCM_## __cpu ##_ENETSW_TXDMA1_IRQ, \
  666. [IRQ_ENETSW_TXDMA2] = BCM_## __cpu ##_ENETSW_TXDMA2_IRQ, \
  667. [IRQ_ENETSW_TXDMA3] = BCM_## __cpu ##_ENETSW_TXDMA3_IRQ, \
  668. [IRQ_XTM] = BCM_## __cpu ##_XTM_IRQ, \
  669. [IRQ_XTM_DMA0] = BCM_## __cpu ##_XTM_DMA0_IRQ, \
  670. static inline int bcm63xx_get_irq_number(enum bcm63xx_irq irq)
  671. {
  672. return bcm63xx_irqs[irq];
  673. }
  674. /*
  675. * return installed memory size
  676. */
  677. unsigned int bcm63xx_get_memory_size(void);
  678. void bcm63xx_machine_halt(void);
  679. void bcm63xx_machine_reboot(void);
  680. #endif /* !BCM63XX_CPU_H_ */