cmpxchg.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 06, 07 by Ralf Baechle (ralf@linux-mips.org)
  7. */
  8. #ifndef __ASM_CMPXCHG_H
  9. #define __ASM_CMPXCHG_H
  10. #include <linux/irqflags.h>
  11. #include <asm/war.h>
  12. static inline unsigned long __xchg_u32(volatile int * m, unsigned int val)
  13. {
  14. __u32 retval;
  15. smp_mb__before_llsc();
  16. if (kernel_uses_llsc && R10000_LLSC_WAR) {
  17. unsigned long dummy;
  18. __asm__ __volatile__(
  19. " .set mips3 \n"
  20. "1: ll %0, %3 # xchg_u32 \n"
  21. " .set mips0 \n"
  22. " move %2, %z4 \n"
  23. " .set mips3 \n"
  24. " sc %2, %1 \n"
  25. " beqzl %2, 1b \n"
  26. " .set mips0 \n"
  27. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  28. : "R" (*m), "Jr" (val)
  29. : "memory");
  30. } else if (kernel_uses_llsc) {
  31. unsigned long dummy;
  32. do {
  33. __asm__ __volatile__(
  34. " .set mips3 \n"
  35. " ll %0, %3 # xchg_u32 \n"
  36. " .set mips0 \n"
  37. " move %2, %z4 \n"
  38. " .set mips3 \n"
  39. " sc %2, %1 \n"
  40. " .set mips0 \n"
  41. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  42. : "R" (*m), "Jr" (val)
  43. : "memory");
  44. } while (unlikely(!dummy));
  45. } else {
  46. unsigned long flags;
  47. raw_local_irq_save(flags);
  48. retval = *m;
  49. *m = val;
  50. raw_local_irq_restore(flags); /* implies memory barrier */
  51. }
  52. smp_llsc_mb();
  53. return retval;
  54. }
  55. #ifdef CONFIG_64BIT
  56. static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val)
  57. {
  58. __u64 retval;
  59. smp_mb__before_llsc();
  60. if (kernel_uses_llsc && R10000_LLSC_WAR) {
  61. unsigned long dummy;
  62. __asm__ __volatile__(
  63. " .set mips3 \n"
  64. "1: lld %0, %3 # xchg_u64 \n"
  65. " move %2, %z4 \n"
  66. " scd %2, %1 \n"
  67. " beqzl %2, 1b \n"
  68. " .set mips0 \n"
  69. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  70. : "R" (*m), "Jr" (val)
  71. : "memory");
  72. } else if (kernel_uses_llsc) {
  73. unsigned long dummy;
  74. do {
  75. __asm__ __volatile__(
  76. " .set mips3 \n"
  77. " lld %0, %3 # xchg_u64 \n"
  78. " move %2, %z4 \n"
  79. " scd %2, %1 \n"
  80. " .set mips0 \n"
  81. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  82. : "R" (*m), "Jr" (val)
  83. : "memory");
  84. } while (unlikely(!dummy));
  85. } else {
  86. unsigned long flags;
  87. raw_local_irq_save(flags);
  88. retval = *m;
  89. *m = val;
  90. raw_local_irq_restore(flags); /* implies memory barrier */
  91. }
  92. smp_llsc_mb();
  93. return retval;
  94. }
  95. #else
  96. extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val);
  97. #define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
  98. #endif
  99. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  100. {
  101. switch (size) {
  102. case 4:
  103. return __xchg_u32(ptr, x);
  104. case 8:
  105. return __xchg_u64(ptr, x);
  106. }
  107. return x;
  108. }
  109. #define xchg(ptr, x) \
  110. ({ \
  111. BUILD_BUG_ON(sizeof(*(ptr)) & ~0xc); \
  112. \
  113. ((__typeof__(*(ptr))) \
  114. __xchg((unsigned long)(x), (ptr), sizeof(*(ptr)))); \
  115. })
  116. #define __HAVE_ARCH_CMPXCHG 1
  117. #define __cmpxchg_asm(ld, st, m, old, new) \
  118. ({ \
  119. __typeof(*(m)) __ret; \
  120. \
  121. if (kernel_uses_llsc && R10000_LLSC_WAR) { \
  122. __asm__ __volatile__( \
  123. " .set push \n" \
  124. " .set noat \n" \
  125. " .set mips3 \n" \
  126. "1: " ld " %0, %2 # __cmpxchg_asm \n" \
  127. " bne %0, %z3, 2f \n" \
  128. " .set mips0 \n" \
  129. " move $1, %z4 \n" \
  130. " .set mips3 \n" \
  131. " " st " $1, %1 \n" \
  132. " beqzl $1, 1b \n" \
  133. "2: \n" \
  134. " .set pop \n" \
  135. : "=&r" (__ret), "=R" (*m) \
  136. : "R" (*m), "Jr" (old), "Jr" (new) \
  137. : "memory"); \
  138. } else if (kernel_uses_llsc) { \
  139. __asm__ __volatile__( \
  140. " .set push \n" \
  141. " .set noat \n" \
  142. " .set mips3 \n" \
  143. "1: " ld " %0, %2 # __cmpxchg_asm \n" \
  144. " bne %0, %z3, 2f \n" \
  145. " .set mips0 \n" \
  146. " move $1, %z4 \n" \
  147. " .set mips3 \n" \
  148. " " st " $1, %1 \n" \
  149. " beqz $1, 1b \n" \
  150. " .set pop \n" \
  151. "2: \n" \
  152. : "=&r" (__ret), "=R" (*m) \
  153. : "R" (*m), "Jr" (old), "Jr" (new) \
  154. : "memory"); \
  155. } else { \
  156. unsigned long __flags; \
  157. \
  158. raw_local_irq_save(__flags); \
  159. __ret = *m; \
  160. if (__ret == old) \
  161. *m = new; \
  162. raw_local_irq_restore(__flags); \
  163. } \
  164. \
  165. __ret; \
  166. })
  167. /*
  168. * This function doesn't exist, so you'll get a linker error
  169. * if something tries to do an invalid cmpxchg().
  170. */
  171. extern void __cmpxchg_called_with_bad_pointer(void);
  172. #define __cmpxchg(ptr, old, new, pre_barrier, post_barrier) \
  173. ({ \
  174. __typeof__(ptr) __ptr = (ptr); \
  175. __typeof__(*(ptr)) __old = (old); \
  176. __typeof__(*(ptr)) __new = (new); \
  177. __typeof__(*(ptr)) __res = 0; \
  178. \
  179. pre_barrier; \
  180. \
  181. switch (sizeof(*(__ptr))) { \
  182. case 4: \
  183. __res = __cmpxchg_asm("ll", "sc", __ptr, __old, __new); \
  184. break; \
  185. case 8: \
  186. if (sizeof(long) == 8) { \
  187. __res = __cmpxchg_asm("lld", "scd", __ptr, \
  188. __old, __new); \
  189. break; \
  190. } \
  191. default: \
  192. __cmpxchg_called_with_bad_pointer(); \
  193. break; \
  194. } \
  195. \
  196. post_barrier; \
  197. \
  198. __res; \
  199. })
  200. #define cmpxchg(ptr, old, new) __cmpxchg(ptr, old, new, smp_mb__before_llsc(), smp_llsc_mb())
  201. #define cmpxchg_local(ptr, old, new) __cmpxchg(ptr, old, new, , )
  202. #define cmpxchg64(ptr, o, n) \
  203. ({ \
  204. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  205. cmpxchg((ptr), (o), (n)); \
  206. })
  207. #ifdef CONFIG_64BIT
  208. #define cmpxchg64_local(ptr, o, n) \
  209. ({ \
  210. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  211. cmpxchg_local((ptr), (o), (n)); \
  212. })
  213. #else
  214. #include <asm-generic/cmpxchg-local.h>
  215. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  216. #endif
  217. #endif /* __ASM_CMPXCHG_H */