clock-exynos4.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS4 - Clock support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #include "clock-exynos4.h"
  27. #ifdef CONFIG_PM_SLEEP
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(EXYNOS4_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(EXYNOS4_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(EXYNOS4_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(EXYNOS4_CLKSRC_TOP0),
  34. SAVE_ITEM(EXYNOS4_CLKSRC_TOP1),
  35. SAVE_ITEM(EXYNOS4_CLKSRC_CAM),
  36. SAVE_ITEM(EXYNOS4_CLKSRC_TV),
  37. SAVE_ITEM(EXYNOS4_CLKSRC_MFC),
  38. SAVE_ITEM(EXYNOS4_CLKSRC_G3D),
  39. SAVE_ITEM(EXYNOS4_CLKSRC_LCD0),
  40. SAVE_ITEM(EXYNOS4_CLKSRC_MAUDIO),
  41. SAVE_ITEM(EXYNOS4_CLKSRC_FSYS),
  42. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL0),
  43. SAVE_ITEM(EXYNOS4_CLKSRC_PERIL1),
  44. SAVE_ITEM(EXYNOS4_CLKDIV_CAM),
  45. SAVE_ITEM(EXYNOS4_CLKDIV_TV),
  46. SAVE_ITEM(EXYNOS4_CLKDIV_MFC),
  47. SAVE_ITEM(EXYNOS4_CLKDIV_G3D),
  48. SAVE_ITEM(EXYNOS4_CLKDIV_LCD0),
  49. SAVE_ITEM(EXYNOS4_CLKDIV_MAUDIO),
  50. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS0),
  51. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS1),
  52. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS2),
  53. SAVE_ITEM(EXYNOS4_CLKDIV_FSYS3),
  54. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL0),
  55. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL1),
  56. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL2),
  57. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL3),
  58. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL4),
  59. SAVE_ITEM(EXYNOS4_CLKDIV_PERIL5),
  60. SAVE_ITEM(EXYNOS4_CLKDIV_TOP),
  61. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_TV),
  64. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(EXYNOS4_CLKDIV2_RATIO),
  70. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CAM),
  72. SAVE_ITEM(EXYNOS4_CLKGATE_IP_TV),
  73. SAVE_ITEM(EXYNOS4_CLKGATE_IP_MFC),
  74. SAVE_ITEM(EXYNOS4_CLKGATE_IP_G3D),
  75. SAVE_ITEM(EXYNOS4_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(EXYNOS4_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(EXYNOS4_CLKGATE_IP_GPS),
  78. SAVE_ITEM(EXYNOS4_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(EXYNOS4_CLKGATE_BLOCK),
  80. SAVE_ITEM(EXYNOS4_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(EXYNOS4_CLKSRC_DMC),
  82. SAVE_ITEM(EXYNOS4_CLKDIV_DMC0),
  83. SAVE_ITEM(EXYNOS4_CLKDIV_DMC1),
  84. SAVE_ITEM(EXYNOS4_CLKGATE_IP_DMC),
  85. SAVE_ITEM(EXYNOS4_CLKSRC_CPU),
  86. SAVE_ITEM(EXYNOS4_CLKDIV_CPU),
  87. SAVE_ITEM(EXYNOS4_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(EXYNOS4_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(EXYNOS4_CLKGATE_IP_CPU),
  90. };
  91. #endif
  92. static struct clk exynos4_clk_sclk_hdmi27m = {
  93. .name = "sclk_hdmi27m",
  94. .rate = 27000000,
  95. };
  96. static struct clk exynos4_clk_sclk_hdmiphy = {
  97. .name = "sclk_hdmiphy",
  98. };
  99. static struct clk exynos4_clk_sclk_usbphy0 = {
  100. .name = "sclk_usbphy0",
  101. .rate = 27000000,
  102. };
  103. static struct clk exynos4_clk_sclk_usbphy1 = {
  104. .name = "sclk_usbphy1",
  105. };
  106. static struct clk dummy_apb_pclk = {
  107. .name = "apb_pclk",
  108. .id = -1,
  109. };
  110. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  111. {
  112. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TOP, clk, enable);
  113. }
  114. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  115. {
  116. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_CAM, clk, enable);
  117. }
  118. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  119. {
  120. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_LCD0, clk, enable);
  121. }
  122. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  123. {
  124. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_FSYS, clk, enable);
  125. }
  126. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  127. {
  128. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL0, clk, enable);
  129. }
  130. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  131. {
  132. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_PERIL1, clk, enable);
  133. }
  134. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  135. {
  136. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_MFC, clk, enable);
  137. }
  138. static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
  139. {
  140. return s5p_gatectrl(EXYNOS4_CLKSRC_MASK_TV, clk, enable);
  141. }
  142. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  143. {
  144. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_CAM, clk, enable);
  145. }
  146. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  147. {
  148. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_TV, clk, enable);
  149. }
  150. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  151. {
  152. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_IMAGE, clk, enable);
  153. }
  154. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  155. {
  156. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_LCD0, clk, enable);
  157. }
  158. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  159. {
  160. return s5p_gatectrl(EXYNOS4210_CLKGATE_IP_LCD1, clk, enable);
  161. }
  162. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  163. {
  164. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_FSYS, clk, enable);
  165. }
  166. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  167. {
  168. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIL, clk, enable);
  169. }
  170. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  171. {
  172. return s5p_gatectrl(EXYNOS4_CLKGATE_IP_PERIR, clk, enable);
  173. }
  174. static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
  175. {
  176. return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
  177. }
  178. static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
  179. {
  180. return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
  181. }
  182. /* Core list of CMU_CPU side */
  183. static struct clksrc_clk exynos4_clk_mout_apll = {
  184. .clk = {
  185. .name = "mout_apll",
  186. },
  187. .sources = &clk_src_apll,
  188. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 0, .size = 1 },
  189. };
  190. static struct clksrc_clk exynos4_clk_sclk_apll = {
  191. .clk = {
  192. .name = "sclk_apll",
  193. .parent = &exynos4_clk_mout_apll.clk,
  194. },
  195. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 24, .size = 3 },
  196. };
  197. static struct clksrc_clk exynos4_clk_mout_epll = {
  198. .clk = {
  199. .name = "mout_epll",
  200. },
  201. .sources = &clk_src_epll,
  202. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 4, .size = 1 },
  203. };
  204. struct clksrc_clk exynos4_clk_mout_mpll = {
  205. .clk = {
  206. .name = "mout_mpll",
  207. },
  208. .sources = &clk_src_mpll,
  209. /* reg_src will be added in each SoCs' clock */
  210. };
  211. static struct clk *exynos4_clkset_moutcore_list[] = {
  212. [0] = &exynos4_clk_mout_apll.clk,
  213. [1] = &exynos4_clk_mout_mpll.clk,
  214. };
  215. static struct clksrc_sources exynos4_clkset_moutcore = {
  216. .sources = exynos4_clkset_moutcore_list,
  217. .nr_sources = ARRAY_SIZE(exynos4_clkset_moutcore_list),
  218. };
  219. static struct clksrc_clk exynos4_clk_moutcore = {
  220. .clk = {
  221. .name = "moutcore",
  222. },
  223. .sources = &exynos4_clkset_moutcore,
  224. .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 16, .size = 1 },
  225. };
  226. static struct clksrc_clk exynos4_clk_coreclk = {
  227. .clk = {
  228. .name = "core_clk",
  229. .parent = &exynos4_clk_moutcore.clk,
  230. },
  231. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 0, .size = 3 },
  232. };
  233. static struct clksrc_clk exynos4_clk_armclk = {
  234. .clk = {
  235. .name = "armclk",
  236. .parent = &exynos4_clk_coreclk.clk,
  237. },
  238. };
  239. static struct clksrc_clk exynos4_clk_aclk_corem0 = {
  240. .clk = {
  241. .name = "aclk_corem0",
  242. .parent = &exynos4_clk_coreclk.clk,
  243. },
  244. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  245. };
  246. static struct clksrc_clk exynos4_clk_aclk_cores = {
  247. .clk = {
  248. .name = "aclk_cores",
  249. .parent = &exynos4_clk_coreclk.clk,
  250. },
  251. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 4, .size = 3 },
  252. };
  253. static struct clksrc_clk exynos4_clk_aclk_corem1 = {
  254. .clk = {
  255. .name = "aclk_corem1",
  256. .parent = &exynos4_clk_coreclk.clk,
  257. },
  258. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 8, .size = 3 },
  259. };
  260. static struct clksrc_clk exynos4_clk_periphclk = {
  261. .clk = {
  262. .name = "periphclk",
  263. .parent = &exynos4_clk_coreclk.clk,
  264. },
  265. .reg_div = { .reg = EXYNOS4_CLKDIV_CPU, .shift = 12, .size = 3 },
  266. };
  267. /* Core list of CMU_CORE side */
  268. static struct clk *exynos4_clkset_corebus_list[] = {
  269. [0] = &exynos4_clk_mout_mpll.clk,
  270. [1] = &exynos4_clk_sclk_apll.clk,
  271. };
  272. struct clksrc_sources exynos4_clkset_mout_corebus = {
  273. .sources = exynos4_clkset_corebus_list,
  274. .nr_sources = ARRAY_SIZE(exynos4_clkset_corebus_list),
  275. };
  276. static struct clksrc_clk exynos4_clk_mout_corebus = {
  277. .clk = {
  278. .name = "mout_corebus",
  279. },
  280. .sources = &exynos4_clkset_mout_corebus,
  281. .reg_src = { .reg = EXYNOS4_CLKSRC_DMC, .shift = 4, .size = 1 },
  282. };
  283. static struct clksrc_clk exynos4_clk_sclk_dmc = {
  284. .clk = {
  285. .name = "sclk_dmc",
  286. .parent = &exynos4_clk_mout_corebus.clk,
  287. },
  288. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 12, .size = 3 },
  289. };
  290. static struct clksrc_clk exynos4_clk_aclk_cored = {
  291. .clk = {
  292. .name = "aclk_cored",
  293. .parent = &exynos4_clk_sclk_dmc.clk,
  294. },
  295. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 16, .size = 3 },
  296. };
  297. static struct clksrc_clk exynos4_clk_aclk_corep = {
  298. .clk = {
  299. .name = "aclk_corep",
  300. .parent = &exynos4_clk_aclk_cored.clk,
  301. },
  302. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 20, .size = 3 },
  303. };
  304. static struct clksrc_clk exynos4_clk_aclk_acp = {
  305. .clk = {
  306. .name = "aclk_acp",
  307. .parent = &exynos4_clk_mout_corebus.clk,
  308. },
  309. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 0, .size = 3 },
  310. };
  311. static struct clksrc_clk exynos4_clk_pclk_acp = {
  312. .clk = {
  313. .name = "pclk_acp",
  314. .parent = &exynos4_clk_aclk_acp.clk,
  315. },
  316. .reg_div = { .reg = EXYNOS4_CLKDIV_DMC0, .shift = 4, .size = 3 },
  317. };
  318. /* Core list of CMU_TOP side */
  319. struct clk *exynos4_clkset_aclk_top_list[] = {
  320. [0] = &exynos4_clk_mout_mpll.clk,
  321. [1] = &exynos4_clk_sclk_apll.clk,
  322. };
  323. static struct clksrc_sources exynos4_clkset_aclk = {
  324. .sources = exynos4_clkset_aclk_top_list,
  325. .nr_sources = ARRAY_SIZE(exynos4_clkset_aclk_top_list),
  326. };
  327. static struct clksrc_clk exynos4_clk_aclk_200 = {
  328. .clk = {
  329. .name = "aclk_200",
  330. },
  331. .sources = &exynos4_clkset_aclk,
  332. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 12, .size = 1 },
  333. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 0, .size = 3 },
  334. };
  335. static struct clksrc_clk exynos4_clk_aclk_100 = {
  336. .clk = {
  337. .name = "aclk_100",
  338. },
  339. .sources = &exynos4_clkset_aclk,
  340. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 16, .size = 1 },
  341. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 4, .size = 4 },
  342. };
  343. static struct clksrc_clk exynos4_clk_aclk_160 = {
  344. .clk = {
  345. .name = "aclk_160",
  346. },
  347. .sources = &exynos4_clkset_aclk,
  348. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 20, .size = 1 },
  349. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 8, .size = 3 },
  350. };
  351. struct clksrc_clk exynos4_clk_aclk_133 = {
  352. .clk = {
  353. .name = "aclk_133",
  354. },
  355. .sources = &exynos4_clkset_aclk,
  356. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 24, .size = 1 },
  357. .reg_div = { .reg = EXYNOS4_CLKDIV_TOP, .shift = 12, .size = 3 },
  358. };
  359. static struct clk *exynos4_clkset_vpllsrc_list[] = {
  360. [0] = &clk_fin_vpll,
  361. [1] = &exynos4_clk_sclk_hdmi27m,
  362. };
  363. static struct clksrc_sources exynos4_clkset_vpllsrc = {
  364. .sources = exynos4_clkset_vpllsrc_list,
  365. .nr_sources = ARRAY_SIZE(exynos4_clkset_vpllsrc_list),
  366. };
  367. static struct clksrc_clk exynos4_clk_vpllsrc = {
  368. .clk = {
  369. .name = "vpll_src",
  370. .enable = exynos4_clksrc_mask_top_ctrl,
  371. .ctrlbit = (1 << 0),
  372. },
  373. .sources = &exynos4_clkset_vpllsrc,
  374. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP1, .shift = 0, .size = 1 },
  375. };
  376. static struct clk *exynos4_clkset_sclk_vpll_list[] = {
  377. [0] = &exynos4_clk_vpllsrc.clk,
  378. [1] = &clk_fout_vpll,
  379. };
  380. static struct clksrc_sources exynos4_clkset_sclk_vpll = {
  381. .sources = exynos4_clkset_sclk_vpll_list,
  382. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_vpll_list),
  383. };
  384. static struct clksrc_clk exynos4_clk_sclk_vpll = {
  385. .clk = {
  386. .name = "sclk_vpll",
  387. },
  388. .sources = &exynos4_clkset_sclk_vpll,
  389. .reg_src = { .reg = EXYNOS4_CLKSRC_TOP0, .shift = 8, .size = 1 },
  390. };
  391. static struct clk exynos4_init_clocks_off[] = {
  392. {
  393. .name = "timers",
  394. .parent = &exynos4_clk_aclk_100.clk,
  395. .enable = exynos4_clk_ip_peril_ctrl,
  396. .ctrlbit = (1<<24),
  397. }, {
  398. .name = "csis",
  399. .devname = "s5p-mipi-csis.0",
  400. .enable = exynos4_clk_ip_cam_ctrl,
  401. .ctrlbit = (1 << 4),
  402. }, {
  403. .name = "csis",
  404. .devname = "s5p-mipi-csis.1",
  405. .enable = exynos4_clk_ip_cam_ctrl,
  406. .ctrlbit = (1 << 5),
  407. }, {
  408. .name = "jpeg",
  409. .id = 0,
  410. .enable = exynos4_clk_ip_cam_ctrl,
  411. .ctrlbit = (1 << 6),
  412. }, {
  413. .name = "fimc",
  414. .devname = "exynos4-fimc.0",
  415. .enable = exynos4_clk_ip_cam_ctrl,
  416. .ctrlbit = (1 << 0),
  417. }, {
  418. .name = "fimc",
  419. .devname = "exynos4-fimc.1",
  420. .enable = exynos4_clk_ip_cam_ctrl,
  421. .ctrlbit = (1 << 1),
  422. }, {
  423. .name = "fimc",
  424. .devname = "exynos4-fimc.2",
  425. .enable = exynos4_clk_ip_cam_ctrl,
  426. .ctrlbit = (1 << 2),
  427. }, {
  428. .name = "fimc",
  429. .devname = "exynos4-fimc.3",
  430. .enable = exynos4_clk_ip_cam_ctrl,
  431. .ctrlbit = (1 << 3),
  432. }, {
  433. .name = "hsmmc",
  434. .devname = "s3c-sdhci.0",
  435. .parent = &exynos4_clk_aclk_133.clk,
  436. .enable = exynos4_clk_ip_fsys_ctrl,
  437. .ctrlbit = (1 << 5),
  438. }, {
  439. .name = "hsmmc",
  440. .devname = "s3c-sdhci.1",
  441. .parent = &exynos4_clk_aclk_133.clk,
  442. .enable = exynos4_clk_ip_fsys_ctrl,
  443. .ctrlbit = (1 << 6),
  444. }, {
  445. .name = "hsmmc",
  446. .devname = "s3c-sdhci.2",
  447. .parent = &exynos4_clk_aclk_133.clk,
  448. .enable = exynos4_clk_ip_fsys_ctrl,
  449. .ctrlbit = (1 << 7),
  450. }, {
  451. .name = "hsmmc",
  452. .devname = "s3c-sdhci.3",
  453. .parent = &exynos4_clk_aclk_133.clk,
  454. .enable = exynos4_clk_ip_fsys_ctrl,
  455. .ctrlbit = (1 << 8),
  456. }, {
  457. .name = "dwmmc",
  458. .parent = &exynos4_clk_aclk_133.clk,
  459. .enable = exynos4_clk_ip_fsys_ctrl,
  460. .ctrlbit = (1 << 9),
  461. }, {
  462. .name = "dac",
  463. .devname = "s5p-sdo",
  464. .enable = exynos4_clk_ip_tv_ctrl,
  465. .ctrlbit = (1 << 2),
  466. }, {
  467. .name = "mixer",
  468. .devname = "s5p-mixer",
  469. .enable = exynos4_clk_ip_tv_ctrl,
  470. .ctrlbit = (1 << 1),
  471. }, {
  472. .name = "vp",
  473. .devname = "s5p-mixer",
  474. .enable = exynos4_clk_ip_tv_ctrl,
  475. .ctrlbit = (1 << 0),
  476. }, {
  477. .name = "hdmi",
  478. .devname = "exynos4-hdmi",
  479. .enable = exynos4_clk_ip_tv_ctrl,
  480. .ctrlbit = (1 << 3),
  481. }, {
  482. .name = "hdmiphy",
  483. .devname = "exynos4-hdmi",
  484. .enable = exynos4_clk_hdmiphy_ctrl,
  485. .ctrlbit = (1 << 0),
  486. }, {
  487. .name = "dacphy",
  488. .devname = "s5p-sdo",
  489. .enable = exynos4_clk_dac_ctrl,
  490. .ctrlbit = (1 << 0),
  491. }, {
  492. .name = "adc",
  493. .enable = exynos4_clk_ip_peril_ctrl,
  494. .ctrlbit = (1 << 15),
  495. }, {
  496. .name = "keypad",
  497. .enable = exynos4_clk_ip_perir_ctrl,
  498. .ctrlbit = (1 << 16),
  499. }, {
  500. .name = "rtc",
  501. .enable = exynos4_clk_ip_perir_ctrl,
  502. .ctrlbit = (1 << 15),
  503. }, {
  504. .name = "watchdog",
  505. .parent = &exynos4_clk_aclk_100.clk,
  506. .enable = exynos4_clk_ip_perir_ctrl,
  507. .ctrlbit = (1 << 14),
  508. }, {
  509. .name = "usbhost",
  510. .enable = exynos4_clk_ip_fsys_ctrl ,
  511. .ctrlbit = (1 << 12),
  512. }, {
  513. .name = "otg",
  514. .enable = exynos4_clk_ip_fsys_ctrl,
  515. .ctrlbit = (1 << 13),
  516. }, {
  517. .name = "spi",
  518. .devname = "s3c64xx-spi.0",
  519. .enable = exynos4_clk_ip_peril_ctrl,
  520. .ctrlbit = (1 << 16),
  521. }, {
  522. .name = "spi",
  523. .devname = "s3c64xx-spi.1",
  524. .enable = exynos4_clk_ip_peril_ctrl,
  525. .ctrlbit = (1 << 17),
  526. }, {
  527. .name = "spi",
  528. .devname = "s3c64xx-spi.2",
  529. .enable = exynos4_clk_ip_peril_ctrl,
  530. .ctrlbit = (1 << 18),
  531. }, {
  532. .name = "iis",
  533. .devname = "samsung-i2s.0",
  534. .enable = exynos4_clk_ip_peril_ctrl,
  535. .ctrlbit = (1 << 19),
  536. }, {
  537. .name = "iis",
  538. .devname = "samsung-i2s.1",
  539. .enable = exynos4_clk_ip_peril_ctrl,
  540. .ctrlbit = (1 << 20),
  541. }, {
  542. .name = "iis",
  543. .devname = "samsung-i2s.2",
  544. .enable = exynos4_clk_ip_peril_ctrl,
  545. .ctrlbit = (1 << 21),
  546. }, {
  547. .name = "ac97",
  548. .devname = "samsung-ac97",
  549. .enable = exynos4_clk_ip_peril_ctrl,
  550. .ctrlbit = (1 << 27),
  551. }, {
  552. .name = "fimg2d",
  553. .enable = exynos4_clk_ip_image_ctrl,
  554. .ctrlbit = (1 << 0),
  555. }, {
  556. .name = "mfc",
  557. .devname = "s5p-mfc",
  558. .enable = exynos4_clk_ip_mfc_ctrl,
  559. .ctrlbit = (1 << 0),
  560. }, {
  561. .name = "i2c",
  562. .devname = "s3c2440-i2c.0",
  563. .parent = &exynos4_clk_aclk_100.clk,
  564. .enable = exynos4_clk_ip_peril_ctrl,
  565. .ctrlbit = (1 << 6),
  566. }, {
  567. .name = "i2c",
  568. .devname = "s3c2440-i2c.1",
  569. .parent = &exynos4_clk_aclk_100.clk,
  570. .enable = exynos4_clk_ip_peril_ctrl,
  571. .ctrlbit = (1 << 7),
  572. }, {
  573. .name = "i2c",
  574. .devname = "s3c2440-i2c.2",
  575. .parent = &exynos4_clk_aclk_100.clk,
  576. .enable = exynos4_clk_ip_peril_ctrl,
  577. .ctrlbit = (1 << 8),
  578. }, {
  579. .name = "i2c",
  580. .devname = "s3c2440-i2c.3",
  581. .parent = &exynos4_clk_aclk_100.clk,
  582. .enable = exynos4_clk_ip_peril_ctrl,
  583. .ctrlbit = (1 << 9),
  584. }, {
  585. .name = "i2c",
  586. .devname = "s3c2440-i2c.4",
  587. .parent = &exynos4_clk_aclk_100.clk,
  588. .enable = exynos4_clk_ip_peril_ctrl,
  589. .ctrlbit = (1 << 10),
  590. }, {
  591. .name = "i2c",
  592. .devname = "s3c2440-i2c.5",
  593. .parent = &exynos4_clk_aclk_100.clk,
  594. .enable = exynos4_clk_ip_peril_ctrl,
  595. .ctrlbit = (1 << 11),
  596. }, {
  597. .name = "i2c",
  598. .devname = "s3c2440-i2c.6",
  599. .parent = &exynos4_clk_aclk_100.clk,
  600. .enable = exynos4_clk_ip_peril_ctrl,
  601. .ctrlbit = (1 << 12),
  602. }, {
  603. .name = "i2c",
  604. .devname = "s3c2440-i2c.7",
  605. .parent = &exynos4_clk_aclk_100.clk,
  606. .enable = exynos4_clk_ip_peril_ctrl,
  607. .ctrlbit = (1 << 13),
  608. }, {
  609. .name = "i2c",
  610. .devname = "s3c2440-hdmiphy-i2c",
  611. .parent = &exynos4_clk_aclk_100.clk,
  612. .enable = exynos4_clk_ip_peril_ctrl,
  613. .ctrlbit = (1 << 14),
  614. }, {
  615. .name = "SYSMMU_MDMA",
  616. .enable = exynos4_clk_ip_image_ctrl,
  617. .ctrlbit = (1 << 5),
  618. }, {
  619. .name = "SYSMMU_FIMC0",
  620. .enable = exynos4_clk_ip_cam_ctrl,
  621. .ctrlbit = (1 << 7),
  622. }, {
  623. .name = "SYSMMU_FIMC1",
  624. .enable = exynos4_clk_ip_cam_ctrl,
  625. .ctrlbit = (1 << 8),
  626. }, {
  627. .name = "SYSMMU_FIMC2",
  628. .enable = exynos4_clk_ip_cam_ctrl,
  629. .ctrlbit = (1 << 9),
  630. }, {
  631. .name = "SYSMMU_FIMC3",
  632. .enable = exynos4_clk_ip_cam_ctrl,
  633. .ctrlbit = (1 << 10),
  634. }, {
  635. .name = "SYSMMU_JPEG",
  636. .enable = exynos4_clk_ip_cam_ctrl,
  637. .ctrlbit = (1 << 11),
  638. }, {
  639. .name = "SYSMMU_FIMD0",
  640. .enable = exynos4_clk_ip_lcd0_ctrl,
  641. .ctrlbit = (1 << 4),
  642. }, {
  643. .name = "SYSMMU_FIMD1",
  644. .enable = exynos4_clk_ip_lcd1_ctrl,
  645. .ctrlbit = (1 << 4),
  646. }, {
  647. .name = "SYSMMU_PCIe",
  648. .enable = exynos4_clk_ip_fsys_ctrl,
  649. .ctrlbit = (1 << 18),
  650. }, {
  651. .name = "SYSMMU_G2D",
  652. .enable = exynos4_clk_ip_image_ctrl,
  653. .ctrlbit = (1 << 3),
  654. }, {
  655. .name = "SYSMMU_ROTATOR",
  656. .enable = exynos4_clk_ip_image_ctrl,
  657. .ctrlbit = (1 << 4),
  658. }, {
  659. .name = "SYSMMU_TV",
  660. .enable = exynos4_clk_ip_tv_ctrl,
  661. .ctrlbit = (1 << 4),
  662. }, {
  663. .name = "SYSMMU_MFC_L",
  664. .enable = exynos4_clk_ip_mfc_ctrl,
  665. .ctrlbit = (1 << 1),
  666. }, {
  667. .name = "SYSMMU_MFC_R",
  668. .enable = exynos4_clk_ip_mfc_ctrl,
  669. .ctrlbit = (1 << 2),
  670. }
  671. };
  672. static struct clk exynos4_init_clocks_on[] = {
  673. {
  674. .name = "uart",
  675. .devname = "s5pv210-uart.0",
  676. .enable = exynos4_clk_ip_peril_ctrl,
  677. .ctrlbit = (1 << 0),
  678. }, {
  679. .name = "uart",
  680. .devname = "s5pv210-uart.1",
  681. .enable = exynos4_clk_ip_peril_ctrl,
  682. .ctrlbit = (1 << 1),
  683. }, {
  684. .name = "uart",
  685. .devname = "s5pv210-uart.2",
  686. .enable = exynos4_clk_ip_peril_ctrl,
  687. .ctrlbit = (1 << 2),
  688. }, {
  689. .name = "uart",
  690. .devname = "s5pv210-uart.3",
  691. .enable = exynos4_clk_ip_peril_ctrl,
  692. .ctrlbit = (1 << 3),
  693. }, {
  694. .name = "uart",
  695. .devname = "s5pv210-uart.4",
  696. .enable = exynos4_clk_ip_peril_ctrl,
  697. .ctrlbit = (1 << 4),
  698. }, {
  699. .name = "uart",
  700. .devname = "s5pv210-uart.5",
  701. .enable = exynos4_clk_ip_peril_ctrl,
  702. .ctrlbit = (1 << 5),
  703. }
  704. };
  705. static struct clk exynos4_clk_pdma0 = {
  706. .name = "dma",
  707. .devname = "dma-pl330.0",
  708. .enable = exynos4_clk_ip_fsys_ctrl,
  709. .ctrlbit = (1 << 0),
  710. };
  711. static struct clk exynos4_clk_pdma1 = {
  712. .name = "dma",
  713. .devname = "dma-pl330.1",
  714. .enable = exynos4_clk_ip_fsys_ctrl,
  715. .ctrlbit = (1 << 1),
  716. };
  717. static struct clk exynos4_clk_mdma1 = {
  718. .name = "dma",
  719. .devname = "dma-pl330.2",
  720. .enable = exynos4_clk_ip_image_ctrl,
  721. .ctrlbit = ((1 << 8) | (1 << 5) | (1 << 2)),
  722. };
  723. static struct clk exynos4_clk_fimd0 = {
  724. .name = "fimd",
  725. .devname = "exynos4-fb.0",
  726. .enable = exynos4_clk_ip_lcd0_ctrl,
  727. .ctrlbit = (1 << 0),
  728. };
  729. struct clk *exynos4_clkset_group_list[] = {
  730. [0] = &clk_ext_xtal_mux,
  731. [1] = &clk_xusbxti,
  732. [2] = &exynos4_clk_sclk_hdmi27m,
  733. [3] = &exynos4_clk_sclk_usbphy0,
  734. [4] = &exynos4_clk_sclk_usbphy1,
  735. [5] = &exynos4_clk_sclk_hdmiphy,
  736. [6] = &exynos4_clk_mout_mpll.clk,
  737. [7] = &exynos4_clk_mout_epll.clk,
  738. [8] = &exynos4_clk_sclk_vpll.clk,
  739. };
  740. struct clksrc_sources exynos4_clkset_group = {
  741. .sources = exynos4_clkset_group_list,
  742. .nr_sources = ARRAY_SIZE(exynos4_clkset_group_list),
  743. };
  744. static struct clk *exynos4_clkset_mout_g2d0_list[] = {
  745. [0] = &exynos4_clk_mout_mpll.clk,
  746. [1] = &exynos4_clk_sclk_apll.clk,
  747. };
  748. static struct clksrc_sources exynos4_clkset_mout_g2d0 = {
  749. .sources = exynos4_clkset_mout_g2d0_list,
  750. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d0_list),
  751. };
  752. static struct clksrc_clk exynos4_clk_mout_g2d0 = {
  753. .clk = {
  754. .name = "mout_g2d0",
  755. },
  756. .sources = &exynos4_clkset_mout_g2d0,
  757. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  758. };
  759. static struct clk *exynos4_clkset_mout_g2d1_list[] = {
  760. [0] = &exynos4_clk_mout_epll.clk,
  761. [1] = &exynos4_clk_sclk_vpll.clk,
  762. };
  763. static struct clksrc_sources exynos4_clkset_mout_g2d1 = {
  764. .sources = exynos4_clkset_mout_g2d1_list,
  765. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d1_list),
  766. };
  767. static struct clksrc_clk exynos4_clk_mout_g2d1 = {
  768. .clk = {
  769. .name = "mout_g2d1",
  770. },
  771. .sources = &exynos4_clkset_mout_g2d1,
  772. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  773. };
  774. static struct clk *exynos4_clkset_mout_g2d_list[] = {
  775. [0] = &exynos4_clk_mout_g2d0.clk,
  776. [1] = &exynos4_clk_mout_g2d1.clk,
  777. };
  778. static struct clksrc_sources exynos4_clkset_mout_g2d = {
  779. .sources = exynos4_clkset_mout_g2d_list,
  780. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_g2d_list),
  781. };
  782. static struct clk *exynos4_clkset_mout_mfc0_list[] = {
  783. [0] = &exynos4_clk_mout_mpll.clk,
  784. [1] = &exynos4_clk_sclk_apll.clk,
  785. };
  786. static struct clksrc_sources exynos4_clkset_mout_mfc0 = {
  787. .sources = exynos4_clkset_mout_mfc0_list,
  788. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc0_list),
  789. };
  790. static struct clksrc_clk exynos4_clk_mout_mfc0 = {
  791. .clk = {
  792. .name = "mout_mfc0",
  793. },
  794. .sources = &exynos4_clkset_mout_mfc0,
  795. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 0, .size = 1 },
  796. };
  797. static struct clk *exynos4_clkset_mout_mfc1_list[] = {
  798. [0] = &exynos4_clk_mout_epll.clk,
  799. [1] = &exynos4_clk_sclk_vpll.clk,
  800. };
  801. static struct clksrc_sources exynos4_clkset_mout_mfc1 = {
  802. .sources = exynos4_clkset_mout_mfc1_list,
  803. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc1_list),
  804. };
  805. static struct clksrc_clk exynos4_clk_mout_mfc1 = {
  806. .clk = {
  807. .name = "mout_mfc1",
  808. },
  809. .sources = &exynos4_clkset_mout_mfc1,
  810. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 4, .size = 1 },
  811. };
  812. static struct clk *exynos4_clkset_mout_mfc_list[] = {
  813. [0] = &exynos4_clk_mout_mfc0.clk,
  814. [1] = &exynos4_clk_mout_mfc1.clk,
  815. };
  816. static struct clksrc_sources exynos4_clkset_mout_mfc = {
  817. .sources = exynos4_clkset_mout_mfc_list,
  818. .nr_sources = ARRAY_SIZE(exynos4_clkset_mout_mfc_list),
  819. };
  820. static struct clk *exynos4_clkset_sclk_dac_list[] = {
  821. [0] = &exynos4_clk_sclk_vpll.clk,
  822. [1] = &exynos4_clk_sclk_hdmiphy,
  823. };
  824. static struct clksrc_sources exynos4_clkset_sclk_dac = {
  825. .sources = exynos4_clkset_sclk_dac_list,
  826. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_dac_list),
  827. };
  828. static struct clksrc_clk exynos4_clk_sclk_dac = {
  829. .clk = {
  830. .name = "sclk_dac",
  831. .enable = exynos4_clksrc_mask_tv_ctrl,
  832. .ctrlbit = (1 << 8),
  833. },
  834. .sources = &exynos4_clkset_sclk_dac,
  835. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 8, .size = 1 },
  836. };
  837. static struct clksrc_clk exynos4_clk_sclk_pixel = {
  838. .clk = {
  839. .name = "sclk_pixel",
  840. .parent = &exynos4_clk_sclk_vpll.clk,
  841. },
  842. .reg_div = { .reg = EXYNOS4_CLKDIV_TV, .shift = 0, .size = 4 },
  843. };
  844. static struct clk *exynos4_clkset_sclk_hdmi_list[] = {
  845. [0] = &exynos4_clk_sclk_pixel.clk,
  846. [1] = &exynos4_clk_sclk_hdmiphy,
  847. };
  848. static struct clksrc_sources exynos4_clkset_sclk_hdmi = {
  849. .sources = exynos4_clkset_sclk_hdmi_list,
  850. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_hdmi_list),
  851. };
  852. static struct clksrc_clk exynos4_clk_sclk_hdmi = {
  853. .clk = {
  854. .name = "sclk_hdmi",
  855. .enable = exynos4_clksrc_mask_tv_ctrl,
  856. .ctrlbit = (1 << 0),
  857. },
  858. .sources = &exynos4_clkset_sclk_hdmi,
  859. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 0, .size = 1 },
  860. };
  861. static struct clk *exynos4_clkset_sclk_mixer_list[] = {
  862. [0] = &exynos4_clk_sclk_dac.clk,
  863. [1] = &exynos4_clk_sclk_hdmi.clk,
  864. };
  865. static struct clksrc_sources exynos4_clkset_sclk_mixer = {
  866. .sources = exynos4_clkset_sclk_mixer_list,
  867. .nr_sources = ARRAY_SIZE(exynos4_clkset_sclk_mixer_list),
  868. };
  869. static struct clksrc_clk exynos4_clk_sclk_mixer = {
  870. .clk = {
  871. .name = "sclk_mixer",
  872. .enable = exynos4_clksrc_mask_tv_ctrl,
  873. .ctrlbit = (1 << 4),
  874. },
  875. .sources = &exynos4_clkset_sclk_mixer,
  876. .reg_src = { .reg = EXYNOS4_CLKSRC_TV, .shift = 4, .size = 1 },
  877. };
  878. static struct clksrc_clk *exynos4_sclk_tv[] = {
  879. &exynos4_clk_sclk_dac,
  880. &exynos4_clk_sclk_pixel,
  881. &exynos4_clk_sclk_hdmi,
  882. &exynos4_clk_sclk_mixer,
  883. };
  884. static struct clksrc_clk exynos4_clk_dout_mmc0 = {
  885. .clk = {
  886. .name = "dout_mmc0",
  887. },
  888. .sources = &exynos4_clkset_group,
  889. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 0, .size = 4 },
  890. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  891. };
  892. static struct clksrc_clk exynos4_clk_dout_mmc1 = {
  893. .clk = {
  894. .name = "dout_mmc1",
  895. },
  896. .sources = &exynos4_clkset_group,
  897. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 4, .size = 4 },
  898. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  899. };
  900. static struct clksrc_clk exynos4_clk_dout_mmc2 = {
  901. .clk = {
  902. .name = "dout_mmc2",
  903. },
  904. .sources = &exynos4_clkset_group,
  905. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 8, .size = 4 },
  906. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  907. };
  908. static struct clksrc_clk exynos4_clk_dout_mmc3 = {
  909. .clk = {
  910. .name = "dout_mmc3",
  911. },
  912. .sources = &exynos4_clkset_group,
  913. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 12, .size = 4 },
  914. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  915. };
  916. static struct clksrc_clk exynos4_clk_dout_mmc4 = {
  917. .clk = {
  918. .name = "dout_mmc4",
  919. },
  920. .sources = &exynos4_clkset_group,
  921. .reg_src = { .reg = EXYNOS4_CLKSRC_FSYS, .shift = 16, .size = 4 },
  922. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  923. };
  924. static struct clksrc_clk exynos4_clksrcs[] = {
  925. {
  926. .clk = {
  927. .name = "sclk_pwm",
  928. .enable = exynos4_clksrc_mask_peril0_ctrl,
  929. .ctrlbit = (1 << 24),
  930. },
  931. .sources = &exynos4_clkset_group,
  932. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  933. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  934. }, {
  935. .clk = {
  936. .name = "sclk_csis",
  937. .devname = "s5p-mipi-csis.0",
  938. .enable = exynos4_clksrc_mask_cam_ctrl,
  939. .ctrlbit = (1 << 24),
  940. },
  941. .sources = &exynos4_clkset_group,
  942. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 24, .size = 4 },
  943. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 24, .size = 4 },
  944. }, {
  945. .clk = {
  946. .name = "sclk_csis",
  947. .devname = "s5p-mipi-csis.1",
  948. .enable = exynos4_clksrc_mask_cam_ctrl,
  949. .ctrlbit = (1 << 28),
  950. },
  951. .sources = &exynos4_clkset_group,
  952. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 28, .size = 4 },
  953. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 28, .size = 4 },
  954. }, {
  955. .clk = {
  956. .name = "sclk_cam0",
  957. .enable = exynos4_clksrc_mask_cam_ctrl,
  958. .ctrlbit = (1 << 16),
  959. },
  960. .sources = &exynos4_clkset_group,
  961. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 16, .size = 4 },
  962. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 16, .size = 4 },
  963. }, {
  964. .clk = {
  965. .name = "sclk_cam1",
  966. .enable = exynos4_clksrc_mask_cam_ctrl,
  967. .ctrlbit = (1 << 20),
  968. },
  969. .sources = &exynos4_clkset_group,
  970. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 20, .size = 4 },
  971. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 20, .size = 4 },
  972. }, {
  973. .clk = {
  974. .name = "sclk_fimc",
  975. .devname = "exynos4-fimc.0",
  976. .enable = exynos4_clksrc_mask_cam_ctrl,
  977. .ctrlbit = (1 << 0),
  978. },
  979. .sources = &exynos4_clkset_group,
  980. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 0, .size = 4 },
  981. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 0, .size = 4 },
  982. }, {
  983. .clk = {
  984. .name = "sclk_fimc",
  985. .devname = "exynos4-fimc.1",
  986. .enable = exynos4_clksrc_mask_cam_ctrl,
  987. .ctrlbit = (1 << 4),
  988. },
  989. .sources = &exynos4_clkset_group,
  990. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 4, .size = 4 },
  991. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 4, .size = 4 },
  992. }, {
  993. .clk = {
  994. .name = "sclk_fimc",
  995. .devname = "exynos4-fimc.2",
  996. .enable = exynos4_clksrc_mask_cam_ctrl,
  997. .ctrlbit = (1 << 8),
  998. },
  999. .sources = &exynos4_clkset_group,
  1000. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 8, .size = 4 },
  1001. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 8, .size = 4 },
  1002. }, {
  1003. .clk = {
  1004. .name = "sclk_fimc",
  1005. .devname = "exynos4-fimc.3",
  1006. .enable = exynos4_clksrc_mask_cam_ctrl,
  1007. .ctrlbit = (1 << 12),
  1008. },
  1009. .sources = &exynos4_clkset_group,
  1010. .reg_src = { .reg = EXYNOS4_CLKSRC_CAM, .shift = 12, .size = 4 },
  1011. .reg_div = { .reg = EXYNOS4_CLKDIV_CAM, .shift = 12, .size = 4 },
  1012. }, {
  1013. .clk = {
  1014. .name = "sclk_fimd",
  1015. .devname = "exynos4-fb.0",
  1016. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  1017. .ctrlbit = (1 << 0),
  1018. },
  1019. .sources = &exynos4_clkset_group,
  1020. .reg_src = { .reg = EXYNOS4_CLKSRC_LCD0, .shift = 0, .size = 4 },
  1021. .reg_div = { .reg = EXYNOS4_CLKDIV_LCD0, .shift = 0, .size = 4 },
  1022. }, {
  1023. .clk = {
  1024. .name = "sclk_fimg2d",
  1025. },
  1026. .sources = &exynos4_clkset_mout_g2d,
  1027. .reg_src = { .reg = EXYNOS4_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  1028. .reg_div = { .reg = EXYNOS4_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  1029. }, {
  1030. .clk = {
  1031. .name = "sclk_mfc",
  1032. .devname = "s5p-mfc",
  1033. },
  1034. .sources = &exynos4_clkset_mout_mfc,
  1035. .reg_src = { .reg = EXYNOS4_CLKSRC_MFC, .shift = 8, .size = 1 },
  1036. .reg_div = { .reg = EXYNOS4_CLKDIV_MFC, .shift = 0, .size = 4 },
  1037. }, {
  1038. .clk = {
  1039. .name = "sclk_dwmmc",
  1040. .parent = &exynos4_clk_dout_mmc4.clk,
  1041. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1042. .ctrlbit = (1 << 16),
  1043. },
  1044. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1045. }
  1046. };
  1047. static struct clksrc_clk exynos4_clk_sclk_uart0 = {
  1048. .clk = {
  1049. .name = "uclk1",
  1050. .devname = "exynos4210-uart.0",
  1051. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1052. .ctrlbit = (1 << 0),
  1053. },
  1054. .sources = &exynos4_clkset_group,
  1055. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  1056. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  1057. };
  1058. static struct clksrc_clk exynos4_clk_sclk_uart1 = {
  1059. .clk = {
  1060. .name = "uclk1",
  1061. .devname = "exynos4210-uart.1",
  1062. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1063. .ctrlbit = (1 << 4),
  1064. },
  1065. .sources = &exynos4_clkset_group,
  1066. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  1067. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  1068. };
  1069. static struct clksrc_clk exynos4_clk_sclk_uart2 = {
  1070. .clk = {
  1071. .name = "uclk1",
  1072. .devname = "exynos4210-uart.2",
  1073. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1074. .ctrlbit = (1 << 8),
  1075. },
  1076. .sources = &exynos4_clkset_group,
  1077. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  1078. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  1079. };
  1080. static struct clksrc_clk exynos4_clk_sclk_uart3 = {
  1081. .clk = {
  1082. .name = "uclk1",
  1083. .devname = "exynos4210-uart.3",
  1084. .enable = exynos4_clksrc_mask_peril0_ctrl,
  1085. .ctrlbit = (1 << 12),
  1086. },
  1087. .sources = &exynos4_clkset_group,
  1088. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  1089. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  1090. };
  1091. static struct clksrc_clk exynos4_clk_sclk_mmc0 = {
  1092. .clk = {
  1093. .name = "sclk_mmc",
  1094. .devname = "s3c-sdhci.0",
  1095. .parent = &exynos4_clk_dout_mmc0.clk,
  1096. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1097. .ctrlbit = (1 << 0),
  1098. },
  1099. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  1100. };
  1101. static struct clksrc_clk exynos4_clk_sclk_mmc1 = {
  1102. .clk = {
  1103. .name = "sclk_mmc",
  1104. .devname = "s3c-sdhci.1",
  1105. .parent = &exynos4_clk_dout_mmc1.clk,
  1106. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1107. .ctrlbit = (1 << 4),
  1108. },
  1109. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  1110. };
  1111. static struct clksrc_clk exynos4_clk_sclk_mmc2 = {
  1112. .clk = {
  1113. .name = "sclk_mmc",
  1114. .devname = "s3c-sdhci.2",
  1115. .parent = &exynos4_clk_dout_mmc2.clk,
  1116. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1117. .ctrlbit = (1 << 8),
  1118. },
  1119. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1120. };
  1121. static struct clksrc_clk exynos4_clk_sclk_mmc3 = {
  1122. .clk = {
  1123. .name = "sclk_mmc",
  1124. .devname = "s3c-sdhci.3",
  1125. .parent = &exynos4_clk_dout_mmc3.clk,
  1126. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1127. .ctrlbit = (1 << 12),
  1128. },
  1129. .reg_div = { .reg = EXYNOS4_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1130. };
  1131. static struct clksrc_clk exynos4_clk_sclk_spi0 = {
  1132. .clk = {
  1133. .name = "sclk_spi",
  1134. .devname = "s3c64xx-spi.0",
  1135. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1136. .ctrlbit = (1 << 16),
  1137. },
  1138. .sources = &exynos4_clkset_group,
  1139. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  1140. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  1141. };
  1142. static struct clksrc_clk exynos4_clk_sclk_spi1 = {
  1143. .clk = {
  1144. .name = "sclk_spi",
  1145. .devname = "s3c64xx-spi.1",
  1146. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1147. .ctrlbit = (1 << 20),
  1148. },
  1149. .sources = &exynos4_clkset_group,
  1150. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  1151. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  1152. };
  1153. static struct clksrc_clk exynos4_clk_sclk_spi2 = {
  1154. .clk = {
  1155. .name = "sclk_spi",
  1156. .devname = "s3c64xx-spi.2",
  1157. .enable = exynos4_clksrc_mask_peril1_ctrl,
  1158. .ctrlbit = (1 << 24),
  1159. },
  1160. .sources = &exynos4_clkset_group,
  1161. .reg_src = { .reg = EXYNOS4_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  1162. .reg_div = { .reg = EXYNOS4_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  1163. };
  1164. /* Clock initialization code */
  1165. static struct clksrc_clk *exynos4_sysclks[] = {
  1166. &exynos4_clk_mout_apll,
  1167. &exynos4_clk_sclk_apll,
  1168. &exynos4_clk_mout_epll,
  1169. &exynos4_clk_mout_mpll,
  1170. &exynos4_clk_moutcore,
  1171. &exynos4_clk_coreclk,
  1172. &exynos4_clk_armclk,
  1173. &exynos4_clk_aclk_corem0,
  1174. &exynos4_clk_aclk_cores,
  1175. &exynos4_clk_aclk_corem1,
  1176. &exynos4_clk_periphclk,
  1177. &exynos4_clk_mout_corebus,
  1178. &exynos4_clk_sclk_dmc,
  1179. &exynos4_clk_aclk_cored,
  1180. &exynos4_clk_aclk_corep,
  1181. &exynos4_clk_aclk_acp,
  1182. &exynos4_clk_pclk_acp,
  1183. &exynos4_clk_vpllsrc,
  1184. &exynos4_clk_sclk_vpll,
  1185. &exynos4_clk_aclk_200,
  1186. &exynos4_clk_aclk_100,
  1187. &exynos4_clk_aclk_160,
  1188. &exynos4_clk_aclk_133,
  1189. &exynos4_clk_dout_mmc0,
  1190. &exynos4_clk_dout_mmc1,
  1191. &exynos4_clk_dout_mmc2,
  1192. &exynos4_clk_dout_mmc3,
  1193. &exynos4_clk_dout_mmc4,
  1194. &exynos4_clk_mout_mfc0,
  1195. &exynos4_clk_mout_mfc1,
  1196. };
  1197. static struct clk *exynos4_clk_cdev[] = {
  1198. &exynos4_clk_pdma0,
  1199. &exynos4_clk_pdma1,
  1200. &exynos4_clk_mdma1,
  1201. &exynos4_clk_fimd0,
  1202. };
  1203. static struct clksrc_clk *exynos4_clksrc_cdev[] = {
  1204. &exynos4_clk_sclk_uart0,
  1205. &exynos4_clk_sclk_uart1,
  1206. &exynos4_clk_sclk_uart2,
  1207. &exynos4_clk_sclk_uart3,
  1208. &exynos4_clk_sclk_mmc0,
  1209. &exynos4_clk_sclk_mmc1,
  1210. &exynos4_clk_sclk_mmc2,
  1211. &exynos4_clk_sclk_mmc3,
  1212. &exynos4_clk_sclk_spi0,
  1213. &exynos4_clk_sclk_spi1,
  1214. &exynos4_clk_sclk_spi2,
  1215. };
  1216. static struct clk_lookup exynos4_clk_lookup[] = {
  1217. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos4_clk_sclk_uart0.clk),
  1218. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos4_clk_sclk_uart1.clk),
  1219. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos4_clk_sclk_uart2.clk),
  1220. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos4_clk_sclk_uart3.clk),
  1221. CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &exynos4_clk_sclk_mmc0.clk),
  1222. CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &exynos4_clk_sclk_mmc1.clk),
  1223. CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &exynos4_clk_sclk_mmc2.clk),
  1224. CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &exynos4_clk_sclk_mmc3.clk),
  1225. CLKDEV_INIT("exynos4-fb.0", "lcd", &exynos4_clk_fimd0),
  1226. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos4_clk_pdma0),
  1227. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos4_clk_pdma1),
  1228. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos4_clk_mdma1),
  1229. CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &exynos4_clk_sclk_spi0.clk),
  1230. CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &exynos4_clk_sclk_spi1.clk),
  1231. CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &exynos4_clk_sclk_spi2.clk),
  1232. };
  1233. static int xtal_rate;
  1234. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1235. {
  1236. if (soc_is_exynos4210())
  1237. return s5p_get_pll45xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0),
  1238. pll_4508);
  1239. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1240. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS4_APLL_CON0));
  1241. else
  1242. return 0;
  1243. }
  1244. static struct clk_ops exynos4_fout_apll_ops = {
  1245. .get_rate = exynos4_fout_apll_get_rate,
  1246. };
  1247. static u32 exynos4_vpll_div[][8] = {
  1248. { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
  1249. { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
  1250. };
  1251. static unsigned long exynos4_vpll_get_rate(struct clk *clk)
  1252. {
  1253. return clk->rate;
  1254. }
  1255. static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
  1256. {
  1257. unsigned int vpll_con0, vpll_con1 = 0;
  1258. unsigned int i;
  1259. /* Return if nothing changed */
  1260. if (clk->rate == rate)
  1261. return 0;
  1262. vpll_con0 = __raw_readl(EXYNOS4_VPLL_CON0);
  1263. vpll_con0 &= ~(0x1 << 27 | \
  1264. PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1265. PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1266. PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1267. vpll_con1 = __raw_readl(EXYNOS4_VPLL_CON1);
  1268. vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
  1269. PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
  1270. PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
  1271. for (i = 0; i < ARRAY_SIZE(exynos4_vpll_div); i++) {
  1272. if (exynos4_vpll_div[i][0] == rate) {
  1273. vpll_con0 |= exynos4_vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
  1274. vpll_con0 |= exynos4_vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1275. vpll_con0 |= exynos4_vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
  1276. vpll_con1 |= exynos4_vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
  1277. vpll_con1 |= exynos4_vpll_div[i][5] << PLL46XX_MFR_SHIFT;
  1278. vpll_con1 |= exynos4_vpll_div[i][6] << PLL46XX_MRR_SHIFT;
  1279. vpll_con0 |= exynos4_vpll_div[i][7] << 27;
  1280. break;
  1281. }
  1282. }
  1283. if (i == ARRAY_SIZE(exynos4_vpll_div)) {
  1284. printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
  1285. __func__);
  1286. return -EINVAL;
  1287. }
  1288. __raw_writel(vpll_con0, EXYNOS4_VPLL_CON0);
  1289. __raw_writel(vpll_con1, EXYNOS4_VPLL_CON1);
  1290. /* Wait for VPLL lock */
  1291. while (!(__raw_readl(EXYNOS4_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
  1292. continue;
  1293. clk->rate = rate;
  1294. return 0;
  1295. }
  1296. static struct clk_ops exynos4_vpll_ops = {
  1297. .get_rate = exynos4_vpll_get_rate,
  1298. .set_rate = exynos4_vpll_set_rate,
  1299. };
  1300. void __init_or_cpufreq exynos4_setup_clocks(void)
  1301. {
  1302. struct clk *xtal_clk;
  1303. unsigned long apll = 0;
  1304. unsigned long mpll = 0;
  1305. unsigned long epll = 0;
  1306. unsigned long vpll = 0;
  1307. unsigned long vpllsrc;
  1308. unsigned long xtal;
  1309. unsigned long armclk;
  1310. unsigned long sclk_dmc;
  1311. unsigned long aclk_200;
  1312. unsigned long aclk_100;
  1313. unsigned long aclk_160;
  1314. unsigned long aclk_133;
  1315. unsigned int ptr;
  1316. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1317. xtal_clk = clk_get(NULL, "xtal");
  1318. BUG_ON(IS_ERR(xtal_clk));
  1319. xtal = clk_get_rate(xtal_clk);
  1320. xtal_rate = xtal;
  1321. clk_put(xtal_clk);
  1322. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1323. if (soc_is_exynos4210()) {
  1324. apll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_APLL_CON0),
  1325. pll_4508);
  1326. mpll = s5p_get_pll45xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0),
  1327. pll_4508);
  1328. epll = s5p_get_pll46xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1329. __raw_readl(EXYNOS4_EPLL_CON1), pll_4600);
  1330. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1331. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1332. __raw_readl(EXYNOS4_VPLL_CON1), pll_4650c);
  1333. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1334. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_APLL_CON0));
  1335. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS4_MPLL_CON0));
  1336. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS4_EPLL_CON0),
  1337. __raw_readl(EXYNOS4_EPLL_CON1));
  1338. vpllsrc = clk_get_rate(&exynos4_clk_vpllsrc.clk);
  1339. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS4_VPLL_CON0),
  1340. __raw_readl(EXYNOS4_VPLL_CON1));
  1341. } else {
  1342. /* nothing */
  1343. }
  1344. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1345. clk_fout_mpll.rate = mpll;
  1346. clk_fout_epll.rate = epll;
  1347. clk_fout_vpll.ops = &exynos4_vpll_ops;
  1348. clk_fout_vpll.rate = vpll;
  1349. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1350. apll, mpll, epll, vpll);
  1351. armclk = clk_get_rate(&exynos4_clk_armclk.clk);
  1352. sclk_dmc = clk_get_rate(&exynos4_clk_sclk_dmc.clk);
  1353. aclk_200 = clk_get_rate(&exynos4_clk_aclk_200.clk);
  1354. aclk_100 = clk_get_rate(&exynos4_clk_aclk_100.clk);
  1355. aclk_160 = clk_get_rate(&exynos4_clk_aclk_160.clk);
  1356. aclk_133 = clk_get_rate(&exynos4_clk_aclk_133.clk);
  1357. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1358. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1359. armclk, sclk_dmc, aclk_200,
  1360. aclk_100, aclk_160, aclk_133);
  1361. clk_f.rate = armclk;
  1362. clk_h.rate = sclk_dmc;
  1363. clk_p.rate = aclk_100;
  1364. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrcs); ptr++)
  1365. s3c_set_clksrc(&exynos4_clksrcs[ptr], true);
  1366. }
  1367. static struct clk *exynos4_clks[] __initdata = {
  1368. &exynos4_clk_sclk_hdmi27m,
  1369. &exynos4_clk_sclk_hdmiphy,
  1370. &exynos4_clk_sclk_usbphy0,
  1371. &exynos4_clk_sclk_usbphy1,
  1372. };
  1373. #ifdef CONFIG_PM_SLEEP
  1374. static int exynos4_clock_suspend(void)
  1375. {
  1376. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1377. return 0;
  1378. }
  1379. static void exynos4_clock_resume(void)
  1380. {
  1381. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1382. }
  1383. #else
  1384. #define exynos4_clock_suspend NULL
  1385. #define exynos4_clock_resume NULL
  1386. #endif
  1387. static struct syscore_ops exynos4_clock_syscore_ops = {
  1388. .suspend = exynos4_clock_suspend,
  1389. .resume = exynos4_clock_resume,
  1390. };
  1391. void __init exynos4_register_clocks(void)
  1392. {
  1393. int ptr;
  1394. s3c24xx_register_clocks(exynos4_clks, ARRAY_SIZE(exynos4_clks));
  1395. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sysclks); ptr++)
  1396. s3c_register_clksrc(exynos4_sysclks[ptr], 1);
  1397. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_sclk_tv); ptr++)
  1398. s3c_register_clksrc(exynos4_sclk_tv[ptr], 1);
  1399. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clksrc_cdev); ptr++)
  1400. s3c_register_clksrc(exynos4_clksrc_cdev[ptr], 1);
  1401. s3c_register_clksrc(exynos4_clksrcs, ARRAY_SIZE(exynos4_clksrcs));
  1402. s3c_register_clocks(exynos4_init_clocks_on, ARRAY_SIZE(exynos4_init_clocks_on));
  1403. s3c24xx_register_clocks(exynos4_clk_cdev, ARRAY_SIZE(exynos4_clk_cdev));
  1404. for (ptr = 0; ptr < ARRAY_SIZE(exynos4_clk_cdev); ptr++)
  1405. s3c_disable_clocks(exynos4_clk_cdev[ptr], 1);
  1406. s3c_register_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1407. s3c_disable_clocks(exynos4_init_clocks_off, ARRAY_SIZE(exynos4_init_clocks_off));
  1408. clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
  1409. register_syscore_ops(&exynos4_clock_syscore_ops);
  1410. s3c24xx_register_clock(&dummy_apb_pclk);
  1411. s3c_pwmclk_init();
  1412. }