vexpress-v2p-ca9.dts 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * ARM Ltd. Versatile Express
  3. *
  4. * CoreTile Express A9x4
  5. * Cortex-A9 MPCore (V2P-CA9)
  6. *
  7. * HBI-0191B
  8. */
  9. /dts-v1/;
  10. / {
  11. model = "V2P-CA9";
  12. arm,hbi = <0x191>;
  13. compatible = "arm,vexpress,v2p-ca9", "arm,vexpress";
  14. interrupt-parent = <&gic>;
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. chosen { };
  18. aliases {
  19. serial0 = &v2m_serial0;
  20. serial1 = &v2m_serial1;
  21. serial2 = &v2m_serial2;
  22. serial3 = &v2m_serial3;
  23. i2c0 = &v2m_i2c_dvi;
  24. i2c1 = &v2m_i2c_pcie;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a9";
  32. reg = <0>;
  33. next-level-cache = <&L2>;
  34. };
  35. cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a9";
  38. reg = <1>;
  39. next-level-cache = <&L2>;
  40. };
  41. cpu@2 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a9";
  44. reg = <2>;
  45. next-level-cache = <&L2>;
  46. };
  47. cpu@3 {
  48. device_type = "cpu";
  49. compatible = "arm,cortex-a9";
  50. reg = <3>;
  51. next-level-cache = <&L2>;
  52. };
  53. };
  54. memory@60000000 {
  55. device_type = "memory";
  56. reg = <0x60000000 0x40000000>;
  57. };
  58. clcd@10020000 {
  59. compatible = "arm,pl111", "arm,primecell";
  60. reg = <0x10020000 0x1000>;
  61. interrupts = <0 44 4>;
  62. };
  63. memory-controller@100e0000 {
  64. compatible = "arm,pl341", "arm,primecell";
  65. reg = <0x100e0000 0x1000>;
  66. };
  67. memory-controller@100e1000 {
  68. compatible = "arm,pl354", "arm,primecell";
  69. reg = <0x100e1000 0x1000>;
  70. interrupts = <0 45 4>,
  71. <0 46 4>;
  72. };
  73. timer@100e4000 {
  74. compatible = "arm,sp804", "arm,primecell";
  75. reg = <0x100e4000 0x1000>;
  76. interrupts = <0 48 4>,
  77. <0 49 4>;
  78. };
  79. watchdog@100e5000 {
  80. compatible = "arm,sp805", "arm,primecell";
  81. reg = <0x100e5000 0x1000>;
  82. interrupts = <0 51 4>;
  83. };
  84. scu@1e000000 {
  85. compatible = "arm,cortex-a9-scu";
  86. reg = <0x1e000000 0x58>;
  87. };
  88. timer@1e000600 {
  89. compatible = "arm,cortex-a9-twd-timer";
  90. reg = <0x1e000600 0x20>;
  91. interrupts = <1 2 0xf04>,
  92. <1 3 0xf04>;
  93. };
  94. gic: interrupt-controller@1e001000 {
  95. compatible = "arm,cortex-a9-gic";
  96. #interrupt-cells = <3>;
  97. #address-cells = <0>;
  98. interrupt-controller;
  99. reg = <0x1e001000 0x1000>,
  100. <0x1e000100 0x100>;
  101. };
  102. L2: cache-controller@1e00a000 {
  103. compatible = "arm,pl310-cache";
  104. reg = <0x1e00a000 0x1000>;
  105. interrupts = <0 43 4>;
  106. cache-level = <2>;
  107. arm,data-latency = <1 1 1>;
  108. arm,tag-latency = <1 1 1>;
  109. };
  110. pmu {
  111. compatible = "arm,cortex-a9-pmu";
  112. interrupts = <0 60 4>,
  113. <0 61 4>,
  114. <0 62 4>,
  115. <0 63 4>;
  116. };
  117. motherboard {
  118. ranges = <0 0 0x40000000 0x04000000>,
  119. <1 0 0x44000000 0x04000000>,
  120. <2 0 0x48000000 0x04000000>,
  121. <3 0 0x4c000000 0x04000000>,
  122. <7 0 0x10000000 0x00020000>;
  123. interrupt-map-mask = <0 0 63>;
  124. interrupt-map = <0 0 0 &gic 0 0 4>,
  125. <0 0 1 &gic 0 1 4>,
  126. <0 0 2 &gic 0 2 4>,
  127. <0 0 3 &gic 0 3 4>,
  128. <0 0 4 &gic 0 4 4>,
  129. <0 0 5 &gic 0 5 4>,
  130. <0 0 6 &gic 0 6 4>,
  131. <0 0 7 &gic 0 7 4>,
  132. <0 0 8 &gic 0 8 4>,
  133. <0 0 9 &gic 0 9 4>,
  134. <0 0 10 &gic 0 10 4>,
  135. <0 0 11 &gic 0 11 4>,
  136. <0 0 12 &gic 0 12 4>,
  137. <0 0 13 &gic 0 13 4>,
  138. <0 0 14 &gic 0 14 4>,
  139. <0 0 15 &gic 0 15 4>,
  140. <0 0 16 &gic 0 16 4>,
  141. <0 0 17 &gic 0 17 4>,
  142. <0 0 18 &gic 0 18 4>,
  143. <0 0 19 &gic 0 19 4>,
  144. <0 0 20 &gic 0 20 4>,
  145. <0 0 21 &gic 0 21 4>,
  146. <0 0 22 &gic 0 22 4>,
  147. <0 0 23 &gic 0 23 4>,
  148. <0 0 24 &gic 0 24 4>,
  149. <0 0 25 &gic 0 25 4>,
  150. <0 0 26 &gic 0 26 4>,
  151. <0 0 27 &gic 0 27 4>,
  152. <0 0 28 &gic 0 28 4>,
  153. <0 0 29 &gic 0 29 4>,
  154. <0 0 30 &gic 0 30 4>,
  155. <0 0 31 &gic 0 31 4>,
  156. <0 0 32 &gic 0 32 4>,
  157. <0 0 33 &gic 0 33 4>,
  158. <0 0 34 &gic 0 34 4>,
  159. <0 0 35 &gic 0 35 4>,
  160. <0 0 36 &gic 0 36 4>,
  161. <0 0 37 &gic 0 37 4>,
  162. <0 0 38 &gic 0 38 4>,
  163. <0 0 39 &gic 0 39 4>,
  164. <0 0 40 &gic 0 40 4>,
  165. <0 0 41 &gic 0 41 4>,
  166. <0 0 42 &gic 0 42 4>;
  167. };
  168. };
  169. /include/ "vexpress-v2m.dtsi"