imx51.dtsi 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. };
  19. tzic: tz-interrupt-controller@e0000000 {
  20. compatible = "fsl,imx51-tzic", "fsl,tzic";
  21. interrupt-controller;
  22. #interrupt-cells = <1>;
  23. reg = <0xe0000000 0x4000>;
  24. };
  25. clocks {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. ckil {
  29. compatible = "fsl,imx-ckil", "fixed-clock";
  30. clock-frequency = <32768>;
  31. };
  32. ckih1 {
  33. compatible = "fsl,imx-ckih1", "fixed-clock";
  34. clock-frequency = <22579200>;
  35. };
  36. ckih2 {
  37. compatible = "fsl,imx-ckih2", "fixed-clock";
  38. clock-frequency = <0>;
  39. };
  40. osc {
  41. compatible = "fsl,imx-osc", "fixed-clock";
  42. clock-frequency = <24000000>;
  43. };
  44. };
  45. soc {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. compatible = "simple-bus";
  49. interrupt-parent = <&tzic>;
  50. ranges;
  51. aips@70000000 { /* AIPS1 */
  52. compatible = "fsl,aips-bus", "simple-bus";
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. reg = <0x70000000 0x10000000>;
  56. ranges;
  57. spba@70000000 {
  58. compatible = "fsl,spba-bus", "simple-bus";
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. reg = <0x70000000 0x40000>;
  62. ranges;
  63. esdhc@70004000 { /* ESDHC1 */
  64. compatible = "fsl,imx51-esdhc";
  65. reg = <0x70004000 0x4000>;
  66. interrupts = <1>;
  67. status = "disabled";
  68. };
  69. esdhc@70008000 { /* ESDHC2 */
  70. compatible = "fsl,imx51-esdhc";
  71. reg = <0x70008000 0x4000>;
  72. interrupts = <2>;
  73. status = "disabled";
  74. };
  75. uart3: uart@7000c000 {
  76. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  77. reg = <0x7000c000 0x4000>;
  78. interrupts = <33>;
  79. status = "disabled";
  80. };
  81. ecspi@70010000 { /* ECSPI1 */
  82. #address-cells = <1>;
  83. #size-cells = <0>;
  84. compatible = "fsl,imx51-ecspi";
  85. reg = <0x70010000 0x4000>;
  86. interrupts = <36>;
  87. status = "disabled";
  88. };
  89. esdhc@70020000 { /* ESDHC3 */
  90. compatible = "fsl,imx51-esdhc";
  91. reg = <0x70020000 0x4000>;
  92. interrupts = <3>;
  93. status = "disabled";
  94. };
  95. esdhc@70024000 { /* ESDHC4 */
  96. compatible = "fsl,imx51-esdhc";
  97. reg = <0x70024000 0x4000>;
  98. interrupts = <4>;
  99. status = "disabled";
  100. };
  101. };
  102. gpio1: gpio@73f84000 {
  103. compatible = "fsl,imx51-gpio", "fsl,imx31-gpio";
  104. reg = <0x73f84000 0x4000>;
  105. interrupts = <50 51>;
  106. gpio-controller;
  107. #gpio-cells = <2>;
  108. interrupt-controller;
  109. #interrupt-cells = <1>;
  110. };
  111. gpio2: gpio@73f88000 {
  112. compatible = "fsl,imx51-gpio", "fsl,imx31-gpio";
  113. reg = <0x73f88000 0x4000>;
  114. interrupts = <52 53>;
  115. gpio-controller;
  116. #gpio-cells = <2>;
  117. interrupt-controller;
  118. #interrupt-cells = <1>;
  119. };
  120. gpio3: gpio@73f8c000 {
  121. compatible = "fsl,imx51-gpio", "fsl,imx31-gpio";
  122. reg = <0x73f8c000 0x4000>;
  123. interrupts = <54 55>;
  124. gpio-controller;
  125. #gpio-cells = <2>;
  126. interrupt-controller;
  127. #interrupt-cells = <1>;
  128. };
  129. gpio4: gpio@73f90000 {
  130. compatible = "fsl,imx51-gpio", "fsl,imx31-gpio";
  131. reg = <0x73f90000 0x4000>;
  132. interrupts = <56 57>;
  133. gpio-controller;
  134. #gpio-cells = <2>;
  135. interrupt-controller;
  136. #interrupt-cells = <1>;
  137. };
  138. wdog@73f98000 { /* WDOG1 */
  139. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  140. reg = <0x73f98000 0x4000>;
  141. interrupts = <58>;
  142. status = "disabled";
  143. };
  144. wdog@73f9c000 { /* WDOG2 */
  145. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  146. reg = <0x73f9c000 0x4000>;
  147. interrupts = <59>;
  148. status = "disabled";
  149. };
  150. uart1: uart@73fbc000 {
  151. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  152. reg = <0x73fbc000 0x4000>;
  153. interrupts = <31>;
  154. status = "disabled";
  155. };
  156. uart2: uart@73fc0000 {
  157. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  158. reg = <0x73fc0000 0x4000>;
  159. interrupts = <32>;
  160. status = "disabled";
  161. };
  162. };
  163. aips@80000000 { /* AIPS2 */
  164. compatible = "fsl,aips-bus", "simple-bus";
  165. #address-cells = <1>;
  166. #size-cells = <1>;
  167. reg = <0x80000000 0x10000000>;
  168. ranges;
  169. ecspi@83fac000 { /* ECSPI2 */
  170. #address-cells = <1>;
  171. #size-cells = <0>;
  172. compatible = "fsl,imx51-ecspi";
  173. reg = <0x83fac000 0x4000>;
  174. interrupts = <37>;
  175. status = "disabled";
  176. };
  177. sdma@83fb0000 {
  178. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  179. reg = <0x83fb0000 0x4000>;
  180. interrupts = <6>;
  181. };
  182. cspi@83fc0000 {
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  186. reg = <0x83fc0000 0x4000>;
  187. interrupts = <38>;
  188. status = "disabled";
  189. };
  190. i2c@83fc4000 { /* I2C2 */
  191. #address-cells = <1>;
  192. #size-cells = <0>;
  193. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  194. reg = <0x83fc4000 0x4000>;
  195. interrupts = <63>;
  196. status = "disabled";
  197. };
  198. i2c@83fc8000 { /* I2C1 */
  199. #address-cells = <1>;
  200. #size-cells = <0>;
  201. compatible = "fsl,imx51-i2c", "fsl,imx1-i2c";
  202. reg = <0x83fc8000 0x4000>;
  203. interrupts = <62>;
  204. status = "disabled";
  205. };
  206. fec@83fec000 {
  207. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  208. reg = <0x83fec000 0x4000>;
  209. interrupts = <87>;
  210. status = "disabled";
  211. };
  212. };
  213. };
  214. };