rv770.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. #define PCIE_BUS_CLK 10000
  44. #define TCLK (PCIE_BUS_CLK / 10)
  45. /**
  46. * rv770_get_xclk - get the xclk
  47. *
  48. * @rdev: radeon_device pointer
  49. *
  50. * Returns the reference clock used by the gfx engine
  51. * (r7xx-cayman).
  52. */
  53. u32 rv770_get_xclk(struct radeon_device *rdev)
  54. {
  55. u32 reference_clock = rdev->clock.spll.reference_freq;
  56. u32 tmp = RREG32(CG_CLKPIN_CNTL);
  57. if (tmp & MUX_TCLK_TO_XCLK)
  58. return TCLK;
  59. if (tmp & XTALIN_DIVIDE)
  60. return reference_clock / 4;
  61. return reference_clock;
  62. }
  63. int rv770_uvd_resume(struct radeon_device *rdev)
  64. {
  65. uint64_t addr;
  66. uint32_t chip_id, size;
  67. int r;
  68. r = radeon_uvd_resume(rdev);
  69. if (r)
  70. return r;
  71. /* programm the VCPU memory controller bits 0-27 */
  72. addr = rdev->uvd.gpu_addr >> 3;
  73. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  74. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  75. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  76. addr += size;
  77. size = RADEON_UVD_STACK_SIZE >> 3;
  78. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  79. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  80. addr += size;
  81. size = RADEON_UVD_HEAP_SIZE >> 3;
  82. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  83. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  84. /* bits 28-31 */
  85. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  86. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  87. /* bits 32-39 */
  88. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  89. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  90. /* tell firmware which hardware it is running on */
  91. switch (rdev->family) {
  92. default:
  93. return -EINVAL;
  94. case CHIP_RV710:
  95. chip_id = 0x01000005;
  96. break;
  97. case CHIP_RV730:
  98. chip_id = 0x01000006;
  99. break;
  100. case CHIP_RV740:
  101. chip_id = 0x01000007;
  102. break;
  103. case CHIP_CYPRESS:
  104. case CHIP_HEMLOCK:
  105. chip_id = 0x01000008;
  106. break;
  107. case CHIP_JUNIPER:
  108. chip_id = 0x01000009;
  109. break;
  110. case CHIP_REDWOOD:
  111. chip_id = 0x0100000a;
  112. break;
  113. case CHIP_CEDAR:
  114. chip_id = 0x0100000b;
  115. break;
  116. case CHIP_SUMO:
  117. chip_id = 0x0100000c;
  118. break;
  119. case CHIP_SUMO2:
  120. chip_id = 0x0100000d;
  121. break;
  122. case CHIP_PALM:
  123. chip_id = 0x0100000e;
  124. break;
  125. case CHIP_CAYMAN:
  126. chip_id = 0x0100000f;
  127. break;
  128. case CHIP_BARTS:
  129. chip_id = 0x01000010;
  130. break;
  131. case CHIP_TURKS:
  132. chip_id = 0x01000011;
  133. break;
  134. case CHIP_CAICOS:
  135. chip_id = 0x01000012;
  136. break;
  137. case CHIP_TAHITI:
  138. chip_id = 0x01000014;
  139. break;
  140. case CHIP_VERDE:
  141. chip_id = 0x01000015;
  142. break;
  143. case CHIP_PITCAIRN:
  144. chip_id = 0x01000016;
  145. break;
  146. case CHIP_ARUBA:
  147. chip_id = 0x01000017;
  148. break;
  149. }
  150. WREG32(UVD_VCPU_CHIP_ID, chip_id);
  151. return 0;
  152. }
  153. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  154. {
  155. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  156. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  157. int i;
  158. /* Lock the graphics update lock */
  159. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  160. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  161. /* update the scanout addresses */
  162. if (radeon_crtc->crtc_id) {
  163. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  164. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  165. } else {
  166. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  167. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  168. }
  169. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  170. (u32)crtc_base);
  171. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  172. (u32)crtc_base);
  173. /* Wait for update_pending to go high. */
  174. for (i = 0; i < rdev->usec_timeout; i++) {
  175. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  176. break;
  177. udelay(1);
  178. }
  179. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  180. /* Unlock the lock, so double-buffering can take place inside vblank */
  181. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  182. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  183. /* Return current update_pending status: */
  184. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  185. }
  186. /* get temperature in millidegrees */
  187. int rv770_get_temp(struct radeon_device *rdev)
  188. {
  189. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  190. ASIC_T_SHIFT;
  191. int actual_temp;
  192. if (temp & 0x400)
  193. actual_temp = -256;
  194. else if (temp & 0x200)
  195. actual_temp = 255;
  196. else if (temp & 0x100) {
  197. actual_temp = temp & 0x1ff;
  198. actual_temp |= ~0x1ff;
  199. } else
  200. actual_temp = temp & 0xff;
  201. return (actual_temp * 1000) / 2;
  202. }
  203. void rv770_pm_misc(struct radeon_device *rdev)
  204. {
  205. int req_ps_idx = rdev->pm.requested_power_state_index;
  206. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  207. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  208. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  209. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  210. /* 0xff01 is a flag rather then an actual voltage */
  211. if (voltage->voltage == 0xff01)
  212. return;
  213. if (voltage->voltage != rdev->pm.current_vddc) {
  214. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  215. rdev->pm.current_vddc = voltage->voltage;
  216. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  217. }
  218. }
  219. }
  220. /*
  221. * GART
  222. */
  223. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  224. {
  225. u32 tmp;
  226. int r, i;
  227. if (rdev->gart.robj == NULL) {
  228. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  229. return -EINVAL;
  230. }
  231. r = radeon_gart_table_vram_pin(rdev);
  232. if (r)
  233. return r;
  234. radeon_gart_restore(rdev);
  235. /* Setup L2 cache */
  236. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  237. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  238. EFFECTIVE_L2_QUEUE_SIZE(7));
  239. WREG32(VM_L2_CNTL2, 0);
  240. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  241. /* Setup TLB control */
  242. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  243. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  244. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  245. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  246. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  247. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  248. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  249. if (rdev->family == CHIP_RV740)
  250. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  251. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  252. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  253. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  254. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  255. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  256. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  257. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  258. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  259. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  260. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  261. (u32)(rdev->dummy_page.addr >> 12));
  262. for (i = 1; i < 7; i++)
  263. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  264. r600_pcie_gart_tlb_flush(rdev);
  265. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  266. (unsigned)(rdev->mc.gtt_size >> 20),
  267. (unsigned long long)rdev->gart.table_addr);
  268. rdev->gart.ready = true;
  269. return 0;
  270. }
  271. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  272. {
  273. u32 tmp;
  274. int i;
  275. /* Disable all tables */
  276. for (i = 0; i < 7; i++)
  277. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  278. /* Setup L2 cache */
  279. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  280. EFFECTIVE_L2_QUEUE_SIZE(7));
  281. WREG32(VM_L2_CNTL2, 0);
  282. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  283. /* Setup TLB control */
  284. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  285. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  286. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  287. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  288. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  289. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  290. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  291. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  292. radeon_gart_table_vram_unpin(rdev);
  293. }
  294. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  295. {
  296. radeon_gart_fini(rdev);
  297. rv770_pcie_gart_disable(rdev);
  298. radeon_gart_table_vram_free(rdev);
  299. }
  300. static void rv770_agp_enable(struct radeon_device *rdev)
  301. {
  302. u32 tmp;
  303. int i;
  304. /* Setup L2 cache */
  305. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  306. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  307. EFFECTIVE_L2_QUEUE_SIZE(7));
  308. WREG32(VM_L2_CNTL2, 0);
  309. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  310. /* Setup TLB control */
  311. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  312. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  313. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  314. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  315. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  316. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  317. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  318. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  319. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  320. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  321. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  322. for (i = 0; i < 7; i++)
  323. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  324. }
  325. static void rv770_mc_program(struct radeon_device *rdev)
  326. {
  327. struct rv515_mc_save save;
  328. u32 tmp;
  329. int i, j;
  330. /* Initialize HDP */
  331. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  332. WREG32((0x2c14 + j), 0x00000000);
  333. WREG32((0x2c18 + j), 0x00000000);
  334. WREG32((0x2c1c + j), 0x00000000);
  335. WREG32((0x2c20 + j), 0x00000000);
  336. WREG32((0x2c24 + j), 0x00000000);
  337. }
  338. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  339. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  340. */
  341. tmp = RREG32(HDP_DEBUG1);
  342. rv515_mc_stop(rdev, &save);
  343. if (r600_mc_wait_for_idle(rdev)) {
  344. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  345. }
  346. /* Lockout access through VGA aperture*/
  347. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  348. /* Update configuration */
  349. if (rdev->flags & RADEON_IS_AGP) {
  350. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  351. /* VRAM before AGP */
  352. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  353. rdev->mc.vram_start >> 12);
  354. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  355. rdev->mc.gtt_end >> 12);
  356. } else {
  357. /* VRAM after AGP */
  358. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  359. rdev->mc.gtt_start >> 12);
  360. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  361. rdev->mc.vram_end >> 12);
  362. }
  363. } else {
  364. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  365. rdev->mc.vram_start >> 12);
  366. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  367. rdev->mc.vram_end >> 12);
  368. }
  369. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  370. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  371. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  372. WREG32(MC_VM_FB_LOCATION, tmp);
  373. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  374. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  375. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  376. if (rdev->flags & RADEON_IS_AGP) {
  377. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  378. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  379. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  380. } else {
  381. WREG32(MC_VM_AGP_BASE, 0);
  382. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  383. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  384. }
  385. if (r600_mc_wait_for_idle(rdev)) {
  386. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  387. }
  388. rv515_mc_resume(rdev, &save);
  389. /* we need to own VRAM, so turn off the VGA renderer here
  390. * to stop it overwriting our objects */
  391. rv515_vga_render_disable(rdev);
  392. }
  393. /*
  394. * CP.
  395. */
  396. void r700_cp_stop(struct radeon_device *rdev)
  397. {
  398. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  399. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  400. WREG32(SCRATCH_UMSK, 0);
  401. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  402. }
  403. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  404. {
  405. const __be32 *fw_data;
  406. int i;
  407. if (!rdev->me_fw || !rdev->pfp_fw)
  408. return -EINVAL;
  409. r700_cp_stop(rdev);
  410. WREG32(CP_RB_CNTL,
  411. #ifdef __BIG_ENDIAN
  412. BUF_SWAP_32BIT |
  413. #endif
  414. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  415. /* Reset cp */
  416. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  417. RREG32(GRBM_SOFT_RESET);
  418. mdelay(15);
  419. WREG32(GRBM_SOFT_RESET, 0);
  420. fw_data = (const __be32 *)rdev->pfp_fw->data;
  421. WREG32(CP_PFP_UCODE_ADDR, 0);
  422. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  423. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  424. WREG32(CP_PFP_UCODE_ADDR, 0);
  425. fw_data = (const __be32 *)rdev->me_fw->data;
  426. WREG32(CP_ME_RAM_WADDR, 0);
  427. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  428. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  429. WREG32(CP_PFP_UCODE_ADDR, 0);
  430. WREG32(CP_ME_RAM_WADDR, 0);
  431. WREG32(CP_ME_RAM_RADDR, 0);
  432. return 0;
  433. }
  434. void r700_cp_fini(struct radeon_device *rdev)
  435. {
  436. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  437. r700_cp_stop(rdev);
  438. radeon_ring_fini(rdev, ring);
  439. radeon_scratch_free(rdev, ring->rptr_save_reg);
  440. }
  441. /*
  442. * Core functions
  443. */
  444. static void rv770_gpu_init(struct radeon_device *rdev)
  445. {
  446. int i, j, num_qd_pipes;
  447. u32 ta_aux_cntl;
  448. u32 sx_debug_1;
  449. u32 smx_dc_ctl0;
  450. u32 db_debug3;
  451. u32 num_gs_verts_per_thread;
  452. u32 vgt_gs_per_es;
  453. u32 gs_prim_buffer_depth = 0;
  454. u32 sq_ms_fifo_sizes;
  455. u32 sq_config;
  456. u32 sq_thread_resource_mgmt;
  457. u32 hdp_host_path_cntl;
  458. u32 sq_dyn_gpr_size_simd_ab_0;
  459. u32 gb_tiling_config = 0;
  460. u32 cc_rb_backend_disable = 0;
  461. u32 cc_gc_shader_pipe_config = 0;
  462. u32 mc_arb_ramcfg;
  463. u32 db_debug4, tmp;
  464. u32 inactive_pipes, shader_pipe_config;
  465. u32 disabled_rb_mask;
  466. unsigned active_number;
  467. /* setup chip specs */
  468. rdev->config.rv770.tiling_group_size = 256;
  469. switch (rdev->family) {
  470. case CHIP_RV770:
  471. rdev->config.rv770.max_pipes = 4;
  472. rdev->config.rv770.max_tile_pipes = 8;
  473. rdev->config.rv770.max_simds = 10;
  474. rdev->config.rv770.max_backends = 4;
  475. rdev->config.rv770.max_gprs = 256;
  476. rdev->config.rv770.max_threads = 248;
  477. rdev->config.rv770.max_stack_entries = 512;
  478. rdev->config.rv770.max_hw_contexts = 8;
  479. rdev->config.rv770.max_gs_threads = 16 * 2;
  480. rdev->config.rv770.sx_max_export_size = 128;
  481. rdev->config.rv770.sx_max_export_pos_size = 16;
  482. rdev->config.rv770.sx_max_export_smx_size = 112;
  483. rdev->config.rv770.sq_num_cf_insts = 2;
  484. rdev->config.rv770.sx_num_of_sets = 7;
  485. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  486. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  487. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  488. break;
  489. case CHIP_RV730:
  490. rdev->config.rv770.max_pipes = 2;
  491. rdev->config.rv770.max_tile_pipes = 4;
  492. rdev->config.rv770.max_simds = 8;
  493. rdev->config.rv770.max_backends = 2;
  494. rdev->config.rv770.max_gprs = 128;
  495. rdev->config.rv770.max_threads = 248;
  496. rdev->config.rv770.max_stack_entries = 256;
  497. rdev->config.rv770.max_hw_contexts = 8;
  498. rdev->config.rv770.max_gs_threads = 16 * 2;
  499. rdev->config.rv770.sx_max_export_size = 256;
  500. rdev->config.rv770.sx_max_export_pos_size = 32;
  501. rdev->config.rv770.sx_max_export_smx_size = 224;
  502. rdev->config.rv770.sq_num_cf_insts = 2;
  503. rdev->config.rv770.sx_num_of_sets = 7;
  504. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  505. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  506. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  507. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  508. rdev->config.rv770.sx_max_export_pos_size -= 16;
  509. rdev->config.rv770.sx_max_export_smx_size += 16;
  510. }
  511. break;
  512. case CHIP_RV710:
  513. rdev->config.rv770.max_pipes = 2;
  514. rdev->config.rv770.max_tile_pipes = 2;
  515. rdev->config.rv770.max_simds = 2;
  516. rdev->config.rv770.max_backends = 1;
  517. rdev->config.rv770.max_gprs = 256;
  518. rdev->config.rv770.max_threads = 192;
  519. rdev->config.rv770.max_stack_entries = 256;
  520. rdev->config.rv770.max_hw_contexts = 4;
  521. rdev->config.rv770.max_gs_threads = 8 * 2;
  522. rdev->config.rv770.sx_max_export_size = 128;
  523. rdev->config.rv770.sx_max_export_pos_size = 16;
  524. rdev->config.rv770.sx_max_export_smx_size = 112;
  525. rdev->config.rv770.sq_num_cf_insts = 1;
  526. rdev->config.rv770.sx_num_of_sets = 7;
  527. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  528. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  529. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  530. break;
  531. case CHIP_RV740:
  532. rdev->config.rv770.max_pipes = 4;
  533. rdev->config.rv770.max_tile_pipes = 4;
  534. rdev->config.rv770.max_simds = 8;
  535. rdev->config.rv770.max_backends = 4;
  536. rdev->config.rv770.max_gprs = 256;
  537. rdev->config.rv770.max_threads = 248;
  538. rdev->config.rv770.max_stack_entries = 512;
  539. rdev->config.rv770.max_hw_contexts = 8;
  540. rdev->config.rv770.max_gs_threads = 16 * 2;
  541. rdev->config.rv770.sx_max_export_size = 256;
  542. rdev->config.rv770.sx_max_export_pos_size = 32;
  543. rdev->config.rv770.sx_max_export_smx_size = 224;
  544. rdev->config.rv770.sq_num_cf_insts = 2;
  545. rdev->config.rv770.sx_num_of_sets = 7;
  546. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  547. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  548. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  549. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  550. rdev->config.rv770.sx_max_export_pos_size -= 16;
  551. rdev->config.rv770.sx_max_export_smx_size += 16;
  552. }
  553. break;
  554. default:
  555. break;
  556. }
  557. /* Initialize HDP */
  558. j = 0;
  559. for (i = 0; i < 32; i++) {
  560. WREG32((0x2c14 + j), 0x00000000);
  561. WREG32((0x2c18 + j), 0x00000000);
  562. WREG32((0x2c1c + j), 0x00000000);
  563. WREG32((0x2c20 + j), 0x00000000);
  564. WREG32((0x2c24 + j), 0x00000000);
  565. j += 0x18;
  566. }
  567. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  568. /* setup tiling, simd, pipe config */
  569. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  570. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  571. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  572. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  573. if (!(inactive_pipes & tmp)) {
  574. active_number++;
  575. }
  576. tmp <<= 1;
  577. }
  578. if (active_number == 1) {
  579. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  580. } else {
  581. WREG32(SPI_CONFIG_CNTL, 0);
  582. }
  583. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  584. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  585. if (tmp < rdev->config.rv770.max_backends) {
  586. rdev->config.rv770.max_backends = tmp;
  587. }
  588. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  589. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  590. if (tmp < rdev->config.rv770.max_pipes) {
  591. rdev->config.rv770.max_pipes = tmp;
  592. }
  593. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  594. if (tmp < rdev->config.rv770.max_simds) {
  595. rdev->config.rv770.max_simds = tmp;
  596. }
  597. switch (rdev->config.rv770.max_tile_pipes) {
  598. case 1:
  599. default:
  600. gb_tiling_config = PIPE_TILING(0);
  601. break;
  602. case 2:
  603. gb_tiling_config = PIPE_TILING(1);
  604. break;
  605. case 4:
  606. gb_tiling_config = PIPE_TILING(2);
  607. break;
  608. case 8:
  609. gb_tiling_config = PIPE_TILING(3);
  610. break;
  611. }
  612. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  613. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  614. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  615. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  616. R7XX_MAX_BACKENDS, disabled_rb_mask);
  617. gb_tiling_config |= tmp << 16;
  618. rdev->config.rv770.backend_map = tmp;
  619. if (rdev->family == CHIP_RV770)
  620. gb_tiling_config |= BANK_TILING(1);
  621. else {
  622. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  623. gb_tiling_config |= BANK_TILING(1);
  624. else
  625. gb_tiling_config |= BANK_TILING(0);
  626. }
  627. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  628. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  629. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  630. gb_tiling_config |= ROW_TILING(3);
  631. gb_tiling_config |= SAMPLE_SPLIT(3);
  632. } else {
  633. gb_tiling_config |=
  634. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  635. gb_tiling_config |=
  636. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  637. }
  638. gb_tiling_config |= BANK_SWAPS(1);
  639. rdev->config.rv770.tile_config = gb_tiling_config;
  640. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  641. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  642. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  643. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  644. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  645. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  646. WREG32(CGTS_TCC_DISABLE, 0);
  647. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  648. WREG32(CGTS_USER_TCC_DISABLE, 0);
  649. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  650. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  651. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  652. /* set HW defaults for 3D engine */
  653. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  654. ROQ_IB2_START(0x2b)));
  655. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  656. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  657. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  658. sx_debug_1 = RREG32(SX_DEBUG_1);
  659. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  660. WREG32(SX_DEBUG_1, sx_debug_1);
  661. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  662. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  663. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  664. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  665. if (rdev->family != CHIP_RV740)
  666. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  667. GS_FLUSH_CTL(4) |
  668. ACK_FLUSH_CTL(3) |
  669. SYNC_FLUSH_CTL));
  670. if (rdev->family != CHIP_RV770)
  671. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  672. db_debug3 = RREG32(DB_DEBUG3);
  673. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  674. switch (rdev->family) {
  675. case CHIP_RV770:
  676. case CHIP_RV740:
  677. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  678. break;
  679. case CHIP_RV710:
  680. case CHIP_RV730:
  681. default:
  682. db_debug3 |= DB_CLK_OFF_DELAY(2);
  683. break;
  684. }
  685. WREG32(DB_DEBUG3, db_debug3);
  686. if (rdev->family != CHIP_RV770) {
  687. db_debug4 = RREG32(DB_DEBUG4);
  688. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  689. WREG32(DB_DEBUG4, db_debug4);
  690. }
  691. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  692. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  693. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  694. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  695. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  696. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  697. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  698. WREG32(VGT_NUM_INSTANCES, 1);
  699. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  700. WREG32(CP_PERFMON_CNTL, 0);
  701. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  702. DONE_FIFO_HIWATER(0xe0) |
  703. ALU_UPDATE_FIFO_HIWATER(0x8));
  704. switch (rdev->family) {
  705. case CHIP_RV770:
  706. case CHIP_RV730:
  707. case CHIP_RV710:
  708. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  709. break;
  710. case CHIP_RV740:
  711. default:
  712. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  713. break;
  714. }
  715. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  716. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  717. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  718. */
  719. sq_config = RREG32(SQ_CONFIG);
  720. sq_config &= ~(PS_PRIO(3) |
  721. VS_PRIO(3) |
  722. GS_PRIO(3) |
  723. ES_PRIO(3));
  724. sq_config |= (DX9_CONSTS |
  725. VC_ENABLE |
  726. EXPORT_SRC_C |
  727. PS_PRIO(0) |
  728. VS_PRIO(1) |
  729. GS_PRIO(2) |
  730. ES_PRIO(3));
  731. if (rdev->family == CHIP_RV710)
  732. /* no vertex cache */
  733. sq_config &= ~VC_ENABLE;
  734. WREG32(SQ_CONFIG, sq_config);
  735. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  736. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  737. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  738. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  739. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  740. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  741. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  742. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  743. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  744. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  745. else
  746. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  747. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  748. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  749. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  750. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  751. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  752. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  753. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  754. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  755. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  756. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  757. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  758. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  759. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  760. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  761. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  762. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  763. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  764. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  765. FORCE_EOV_MAX_REZ_CNT(255)));
  766. if (rdev->family == CHIP_RV710)
  767. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  768. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  769. else
  770. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  771. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  772. switch (rdev->family) {
  773. case CHIP_RV770:
  774. case CHIP_RV730:
  775. case CHIP_RV740:
  776. gs_prim_buffer_depth = 384;
  777. break;
  778. case CHIP_RV710:
  779. gs_prim_buffer_depth = 128;
  780. break;
  781. default:
  782. break;
  783. }
  784. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  785. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  786. /* Max value for this is 256 */
  787. if (vgt_gs_per_es > 256)
  788. vgt_gs_per_es = 256;
  789. WREG32(VGT_ES_PER_GS, 128);
  790. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  791. WREG32(VGT_GS_PER_VS, 2);
  792. /* more default values. 2D/3D driver should adjust as needed */
  793. WREG32(VGT_GS_VERTEX_REUSE, 16);
  794. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  795. WREG32(VGT_STRMOUT_EN, 0);
  796. WREG32(SX_MISC, 0);
  797. WREG32(PA_SC_MODE_CNTL, 0);
  798. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  799. WREG32(PA_SC_AA_CONFIG, 0);
  800. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  801. WREG32(PA_SC_LINE_STIPPLE, 0);
  802. WREG32(SPI_INPUT_Z, 0);
  803. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  804. WREG32(CB_COLOR7_FRAG, 0);
  805. /* clear render buffer base addresses */
  806. WREG32(CB_COLOR0_BASE, 0);
  807. WREG32(CB_COLOR1_BASE, 0);
  808. WREG32(CB_COLOR2_BASE, 0);
  809. WREG32(CB_COLOR3_BASE, 0);
  810. WREG32(CB_COLOR4_BASE, 0);
  811. WREG32(CB_COLOR5_BASE, 0);
  812. WREG32(CB_COLOR6_BASE, 0);
  813. WREG32(CB_COLOR7_BASE, 0);
  814. WREG32(TCP_CNTL, 0);
  815. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  816. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  817. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  818. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  819. NUM_CLIP_SEQ(3)));
  820. WREG32(VC_ENHANCE, 0);
  821. }
  822. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  823. {
  824. u64 size_bf, size_af;
  825. if (mc->mc_vram_size > 0xE0000000) {
  826. /* leave room for at least 512M GTT */
  827. dev_warn(rdev->dev, "limiting VRAM\n");
  828. mc->real_vram_size = 0xE0000000;
  829. mc->mc_vram_size = 0xE0000000;
  830. }
  831. if (rdev->flags & RADEON_IS_AGP) {
  832. size_bf = mc->gtt_start;
  833. size_af = mc->mc_mask - mc->gtt_end;
  834. if (size_bf > size_af) {
  835. if (mc->mc_vram_size > size_bf) {
  836. dev_warn(rdev->dev, "limiting VRAM\n");
  837. mc->real_vram_size = size_bf;
  838. mc->mc_vram_size = size_bf;
  839. }
  840. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  841. } else {
  842. if (mc->mc_vram_size > size_af) {
  843. dev_warn(rdev->dev, "limiting VRAM\n");
  844. mc->real_vram_size = size_af;
  845. mc->mc_vram_size = size_af;
  846. }
  847. mc->vram_start = mc->gtt_end + 1;
  848. }
  849. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  850. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  851. mc->mc_vram_size >> 20, mc->vram_start,
  852. mc->vram_end, mc->real_vram_size >> 20);
  853. } else {
  854. radeon_vram_location(rdev, &rdev->mc, 0);
  855. rdev->mc.gtt_base_align = 0;
  856. radeon_gtt_location(rdev, mc);
  857. }
  858. }
  859. static int rv770_mc_init(struct radeon_device *rdev)
  860. {
  861. u32 tmp;
  862. int chansize, numchan;
  863. /* Get VRAM informations */
  864. rdev->mc.vram_is_ddr = true;
  865. tmp = RREG32(MC_ARB_RAMCFG);
  866. if (tmp & CHANSIZE_OVERRIDE) {
  867. chansize = 16;
  868. } else if (tmp & CHANSIZE_MASK) {
  869. chansize = 64;
  870. } else {
  871. chansize = 32;
  872. }
  873. tmp = RREG32(MC_SHARED_CHMAP);
  874. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  875. case 0:
  876. default:
  877. numchan = 1;
  878. break;
  879. case 1:
  880. numchan = 2;
  881. break;
  882. case 2:
  883. numchan = 4;
  884. break;
  885. case 3:
  886. numchan = 8;
  887. break;
  888. }
  889. rdev->mc.vram_width = numchan * chansize;
  890. /* Could aper size report 0 ? */
  891. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  892. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  893. /* Setup GPU memory space */
  894. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  895. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  896. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  897. r700_vram_gtt_location(rdev, &rdev->mc);
  898. radeon_update_bandwidth_info(rdev);
  899. return 0;
  900. }
  901. /**
  902. * rv770_copy_dma - copy pages using the DMA engine
  903. *
  904. * @rdev: radeon_device pointer
  905. * @src_offset: src GPU address
  906. * @dst_offset: dst GPU address
  907. * @num_gpu_pages: number of GPU pages to xfer
  908. * @fence: radeon fence object
  909. *
  910. * Copy GPU paging using the DMA engine (r7xx).
  911. * Used by the radeon ttm implementation to move pages if
  912. * registered as the asic copy callback.
  913. */
  914. int rv770_copy_dma(struct radeon_device *rdev,
  915. uint64_t src_offset, uint64_t dst_offset,
  916. unsigned num_gpu_pages,
  917. struct radeon_fence **fence)
  918. {
  919. struct radeon_semaphore *sem = NULL;
  920. int ring_index = rdev->asic->copy.dma_ring_index;
  921. struct radeon_ring *ring = &rdev->ring[ring_index];
  922. u32 size_in_dw, cur_size_in_dw;
  923. int i, num_loops;
  924. int r = 0;
  925. r = radeon_semaphore_create(rdev, &sem);
  926. if (r) {
  927. DRM_ERROR("radeon: moving bo (%d).\n", r);
  928. return r;
  929. }
  930. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  931. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFF);
  932. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
  933. if (r) {
  934. DRM_ERROR("radeon: moving bo (%d).\n", r);
  935. radeon_semaphore_free(rdev, &sem, NULL);
  936. return r;
  937. }
  938. if (radeon_fence_need_sync(*fence, ring->idx)) {
  939. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  940. ring->idx);
  941. radeon_fence_note_sync(*fence, ring->idx);
  942. } else {
  943. radeon_semaphore_free(rdev, &sem, NULL);
  944. }
  945. for (i = 0; i < num_loops; i++) {
  946. cur_size_in_dw = size_in_dw;
  947. if (cur_size_in_dw > 0xFFFF)
  948. cur_size_in_dw = 0xFFFF;
  949. size_in_dw -= cur_size_in_dw;
  950. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  951. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  952. radeon_ring_write(ring, src_offset & 0xfffffffc);
  953. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  954. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  955. src_offset += cur_size_in_dw * 4;
  956. dst_offset += cur_size_in_dw * 4;
  957. }
  958. r = radeon_fence_emit(rdev, fence, ring->idx);
  959. if (r) {
  960. radeon_ring_unlock_undo(rdev, ring);
  961. return r;
  962. }
  963. radeon_ring_unlock_commit(rdev, ring);
  964. radeon_semaphore_free(rdev, &sem, *fence);
  965. return r;
  966. }
  967. static int rv770_startup(struct radeon_device *rdev)
  968. {
  969. struct radeon_ring *ring;
  970. int r;
  971. /* enable pcie gen2 link */
  972. rv770_pcie_gen2_enable(rdev);
  973. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  974. r = r600_init_microcode(rdev);
  975. if (r) {
  976. DRM_ERROR("Failed to load firmware!\n");
  977. return r;
  978. }
  979. }
  980. r = r600_vram_scratch_init(rdev);
  981. if (r)
  982. return r;
  983. rv770_mc_program(rdev);
  984. if (rdev->flags & RADEON_IS_AGP) {
  985. rv770_agp_enable(rdev);
  986. } else {
  987. r = rv770_pcie_gart_enable(rdev);
  988. if (r)
  989. return r;
  990. }
  991. rv770_gpu_init(rdev);
  992. r = r600_blit_init(rdev);
  993. if (r) {
  994. r600_blit_fini(rdev);
  995. rdev->asic->copy.copy = NULL;
  996. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  997. }
  998. /* allocate wb buffer */
  999. r = radeon_wb_init(rdev);
  1000. if (r)
  1001. return r;
  1002. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1003. if (r) {
  1004. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1005. return r;
  1006. }
  1007. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1008. if (r) {
  1009. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1010. return r;
  1011. }
  1012. r = rv770_uvd_resume(rdev);
  1013. if (!r) {
  1014. r = radeon_fence_driver_start_ring(rdev,
  1015. R600_RING_TYPE_UVD_INDEX);
  1016. if (r)
  1017. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1018. }
  1019. if (r)
  1020. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1021. /* Enable IRQ */
  1022. r = r600_irq_init(rdev);
  1023. if (r) {
  1024. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1025. radeon_irq_kms_fini(rdev);
  1026. return r;
  1027. }
  1028. r600_irq_set(rdev);
  1029. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1030. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1031. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  1032. 0, 0xfffff, RADEON_CP_PACKET2);
  1033. if (r)
  1034. return r;
  1035. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1036. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1037. DMA_RB_RPTR, DMA_RB_WPTR,
  1038. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1039. if (r)
  1040. return r;
  1041. r = rv770_cp_load_microcode(rdev);
  1042. if (r)
  1043. return r;
  1044. r = r600_cp_resume(rdev);
  1045. if (r)
  1046. return r;
  1047. r = r600_dma_resume(rdev);
  1048. if (r)
  1049. return r;
  1050. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1051. if (ring->ring_size) {
  1052. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1053. R600_WB_UVD_RPTR_OFFSET,
  1054. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1055. 0, 0xfffff, RADEON_CP_PACKET2);
  1056. if (!r)
  1057. r = r600_uvd_init(rdev);
  1058. if (r)
  1059. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1060. }
  1061. r = radeon_ib_pool_init(rdev);
  1062. if (r) {
  1063. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1064. return r;
  1065. }
  1066. r = r600_audio_init(rdev);
  1067. if (r) {
  1068. DRM_ERROR("radeon: audio init failed\n");
  1069. return r;
  1070. }
  1071. return 0;
  1072. }
  1073. int rv770_resume(struct radeon_device *rdev)
  1074. {
  1075. int r;
  1076. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1077. * posting will perform necessary task to bring back GPU into good
  1078. * shape.
  1079. */
  1080. /* post card */
  1081. atom_asic_init(rdev->mode_info.atom_context);
  1082. rdev->accel_working = true;
  1083. r = rv770_startup(rdev);
  1084. if (r) {
  1085. DRM_ERROR("r600 startup failed on resume\n");
  1086. rdev->accel_working = false;
  1087. return r;
  1088. }
  1089. return r;
  1090. }
  1091. int rv770_suspend(struct radeon_device *rdev)
  1092. {
  1093. r600_audio_fini(rdev);
  1094. radeon_uvd_suspend(rdev);
  1095. r700_cp_stop(rdev);
  1096. r600_dma_stop(rdev);
  1097. r600_irq_suspend(rdev);
  1098. radeon_wb_disable(rdev);
  1099. rv770_pcie_gart_disable(rdev);
  1100. return 0;
  1101. }
  1102. /* Plan is to move initialization in that function and use
  1103. * helper function so that radeon_device_init pretty much
  1104. * do nothing more than calling asic specific function. This
  1105. * should also allow to remove a bunch of callback function
  1106. * like vram_info.
  1107. */
  1108. int rv770_init(struct radeon_device *rdev)
  1109. {
  1110. int r;
  1111. /* Read BIOS */
  1112. if (!radeon_get_bios(rdev)) {
  1113. if (ASIC_IS_AVIVO(rdev))
  1114. return -EINVAL;
  1115. }
  1116. /* Must be an ATOMBIOS */
  1117. if (!rdev->is_atom_bios) {
  1118. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1119. return -EINVAL;
  1120. }
  1121. r = radeon_atombios_init(rdev);
  1122. if (r)
  1123. return r;
  1124. /* Post card if necessary */
  1125. if (!radeon_card_posted(rdev)) {
  1126. if (!rdev->bios) {
  1127. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1128. return -EINVAL;
  1129. }
  1130. DRM_INFO("GPU not posted. posting now...\n");
  1131. atom_asic_init(rdev->mode_info.atom_context);
  1132. }
  1133. /* Initialize scratch registers */
  1134. r600_scratch_init(rdev);
  1135. /* Initialize surface registers */
  1136. radeon_surface_init(rdev);
  1137. /* Initialize clocks */
  1138. radeon_get_clock_info(rdev->ddev);
  1139. /* Fence driver */
  1140. r = radeon_fence_driver_init(rdev);
  1141. if (r)
  1142. return r;
  1143. /* initialize AGP */
  1144. if (rdev->flags & RADEON_IS_AGP) {
  1145. r = radeon_agp_init(rdev);
  1146. if (r)
  1147. radeon_agp_disable(rdev);
  1148. }
  1149. r = rv770_mc_init(rdev);
  1150. if (r)
  1151. return r;
  1152. /* Memory manager */
  1153. r = radeon_bo_init(rdev);
  1154. if (r)
  1155. return r;
  1156. r = radeon_irq_kms_init(rdev);
  1157. if (r)
  1158. return r;
  1159. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1160. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1161. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1162. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1163. r = radeon_uvd_init(rdev);
  1164. if (!r) {
  1165. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  1166. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  1167. 4096);
  1168. }
  1169. rdev->ih.ring_obj = NULL;
  1170. r600_ih_ring_init(rdev, 64 * 1024);
  1171. r = r600_pcie_gart_init(rdev);
  1172. if (r)
  1173. return r;
  1174. rdev->accel_working = true;
  1175. r = rv770_startup(rdev);
  1176. if (r) {
  1177. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1178. r700_cp_fini(rdev);
  1179. r600_dma_fini(rdev);
  1180. r600_irq_fini(rdev);
  1181. radeon_wb_fini(rdev);
  1182. radeon_ib_pool_fini(rdev);
  1183. radeon_irq_kms_fini(rdev);
  1184. rv770_pcie_gart_fini(rdev);
  1185. rdev->accel_working = false;
  1186. }
  1187. return 0;
  1188. }
  1189. void rv770_fini(struct radeon_device *rdev)
  1190. {
  1191. r600_blit_fini(rdev);
  1192. r700_cp_fini(rdev);
  1193. r600_dma_fini(rdev);
  1194. r600_irq_fini(rdev);
  1195. radeon_wb_fini(rdev);
  1196. radeon_ib_pool_fini(rdev);
  1197. radeon_irq_kms_fini(rdev);
  1198. rv770_pcie_gart_fini(rdev);
  1199. radeon_uvd_fini(rdev);
  1200. r600_vram_scratch_fini(rdev);
  1201. radeon_gem_fini(rdev);
  1202. radeon_fence_driver_fini(rdev);
  1203. radeon_agp_fini(rdev);
  1204. radeon_bo_fini(rdev);
  1205. radeon_atombios_fini(rdev);
  1206. kfree(rdev->bios);
  1207. rdev->bios = NULL;
  1208. }
  1209. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1210. {
  1211. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1212. u16 link_cntl2;
  1213. u32 mask;
  1214. int ret;
  1215. if (radeon_pcie_gen2 == 0)
  1216. return;
  1217. if (rdev->flags & RADEON_IS_IGP)
  1218. return;
  1219. if (!(rdev->flags & RADEON_IS_PCIE))
  1220. return;
  1221. /* x2 cards have a special sequence */
  1222. if (ASIC_IS_X2(rdev))
  1223. return;
  1224. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  1225. if (ret != 0)
  1226. return;
  1227. if (!(mask & DRM_PCIE_SPEED_50))
  1228. return;
  1229. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1230. /* advertise upconfig capability */
  1231. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1232. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1233. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1234. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1235. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1236. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1237. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1238. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1239. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1240. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1241. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1242. } else {
  1243. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1244. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1245. }
  1246. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1247. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1248. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1249. tmp = RREG32(0x541c);
  1250. WREG32(0x541c, tmp | 0x8);
  1251. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1252. link_cntl2 = RREG16(0x4088);
  1253. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1254. link_cntl2 |= 0x2;
  1255. WREG16(0x4088, link_cntl2);
  1256. WREG32(MM_CFGREGS_CNTL, 0);
  1257. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1258. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1259. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1260. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1261. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1262. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1263. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1264. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1265. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1266. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1267. speed_cntl |= LC_GEN2_EN_STRAP;
  1268. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1269. } else {
  1270. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1271. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1272. if (1)
  1273. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1274. else
  1275. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1276. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1277. }
  1278. }