radeon_kms.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /**
  35. * radeon_driver_unload_kms - Main unload function for KMS.
  36. *
  37. * @dev: drm dev pointer
  38. *
  39. * This is the main unload function for KMS (all asics).
  40. * It calls radeon_modeset_fini() to tear down the
  41. * displays, and radeon_device_fini() to tear down
  42. * the rest of the device (CP, writeback, etc.).
  43. * Returns 0 on success.
  44. */
  45. int radeon_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct radeon_device *rdev = dev->dev_private;
  48. if (rdev == NULL)
  49. return 0;
  50. radeon_acpi_fini(rdev);
  51. radeon_modeset_fini(rdev);
  52. radeon_device_fini(rdev);
  53. kfree(rdev);
  54. dev->dev_private = NULL;
  55. return 0;
  56. }
  57. /**
  58. * radeon_driver_load_kms - Main load function for KMS.
  59. *
  60. * @dev: drm dev pointer
  61. * @flags: device flags
  62. *
  63. * This is the main load function for KMS (all asics).
  64. * It calls radeon_device_init() to set up the non-display
  65. * parts of the chip (asic init, CP, writeback, etc.), and
  66. * radeon_modeset_init() to set up the display parts
  67. * (crtcs, encoders, hotplug detect, etc.).
  68. * Returns 0 on success, error on failure.
  69. */
  70. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  71. {
  72. struct radeon_device *rdev;
  73. int r, acpi_status;
  74. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  75. if (rdev == NULL) {
  76. return -ENOMEM;
  77. }
  78. dev->dev_private = (void *)rdev;
  79. /* update BUS flag */
  80. if (drm_pci_device_is_agp(dev)) {
  81. flags |= RADEON_IS_AGP;
  82. } else if (pci_is_pcie(dev->pdev)) {
  83. flags |= RADEON_IS_PCIE;
  84. } else {
  85. flags |= RADEON_IS_PCI;
  86. }
  87. /* radeon_device_init should report only fatal error
  88. * like memory allocation failure or iomapping failure,
  89. * or memory manager initialization failure, it must
  90. * properly initialize the GPU MC controller and permit
  91. * VRAM allocation
  92. */
  93. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  94. if (r) {
  95. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  96. goto out;
  97. }
  98. /* Again modeset_init should fail only on fatal error
  99. * otherwise it should provide enough functionalities
  100. * for shadowfb to run
  101. */
  102. r = radeon_modeset_init(rdev);
  103. if (r)
  104. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = radeon_acpi_init(rdev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. out:
  115. if (r)
  116. radeon_driver_unload_kms(dev);
  117. return r;
  118. }
  119. /**
  120. * radeon_set_filp_rights - Set filp right.
  121. *
  122. * @dev: drm dev pointer
  123. * @owner: drm file
  124. * @applier: drm file
  125. * @value: value
  126. *
  127. * Sets the filp rights for the device (all asics).
  128. */
  129. static void radeon_set_filp_rights(struct drm_device *dev,
  130. struct drm_file **owner,
  131. struct drm_file *applier,
  132. uint32_t *value)
  133. {
  134. mutex_lock(&dev->struct_mutex);
  135. if (*value == 1) {
  136. /* wants rights */
  137. if (!*owner)
  138. *owner = applier;
  139. } else if (*value == 0) {
  140. /* revokes rights */
  141. if (*owner == applier)
  142. *owner = NULL;
  143. }
  144. *value = *owner == applier ? 1 : 0;
  145. mutex_unlock(&dev->struct_mutex);
  146. }
  147. /*
  148. * Userspace get information ioctl
  149. */
  150. /**
  151. * radeon_info_ioctl - answer a device specific request.
  152. *
  153. * @rdev: radeon device pointer
  154. * @data: request object
  155. * @filp: drm filp
  156. *
  157. * This function is used to pass device specific parameters to the userspace
  158. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  159. * etc. (all asics).
  160. * Returns 0 on success, -EINVAL on failure.
  161. */
  162. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. struct drm_radeon_info *info = data;
  166. struct radeon_mode_info *minfo = &rdev->mode_info;
  167. uint32_t value, *value_ptr;
  168. uint64_t value64, *value_ptr64;
  169. struct drm_crtc *crtc;
  170. int i, found;
  171. /* TIMESTAMP is a 64-bit value, needs special handling. */
  172. if (info->request == RADEON_INFO_TIMESTAMP) {
  173. if (rdev->family >= CHIP_R600) {
  174. value_ptr64 = (uint64_t*)((unsigned long)info->value);
  175. value64 = radeon_get_gpu_clock_counter(rdev);
  176. if (DRM_COPY_TO_USER(value_ptr64, &value64, sizeof(value64))) {
  177. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  178. return -EFAULT;
  179. }
  180. return 0;
  181. } else {
  182. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  183. return -EINVAL;
  184. }
  185. }
  186. value_ptr = (uint32_t *)((unsigned long)info->value);
  187. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value))) {
  188. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  189. return -EFAULT;
  190. }
  191. switch (info->request) {
  192. case RADEON_INFO_DEVICE_ID:
  193. value = dev->pci_device;
  194. break;
  195. case RADEON_INFO_NUM_GB_PIPES:
  196. value = rdev->num_gb_pipes;
  197. break;
  198. case RADEON_INFO_NUM_Z_PIPES:
  199. value = rdev->num_z_pipes;
  200. break;
  201. case RADEON_INFO_ACCEL_WORKING:
  202. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  203. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  204. value = false;
  205. else
  206. value = rdev->accel_working;
  207. break;
  208. case RADEON_INFO_CRTC_FROM_ID:
  209. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  210. crtc = (struct drm_crtc *)minfo->crtcs[i];
  211. if (crtc && crtc->base.id == value) {
  212. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  213. value = radeon_crtc->crtc_id;
  214. found = 1;
  215. break;
  216. }
  217. }
  218. if (!found) {
  219. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  220. return -EINVAL;
  221. }
  222. break;
  223. case RADEON_INFO_ACCEL_WORKING2:
  224. value = rdev->accel_working;
  225. break;
  226. case RADEON_INFO_TILING_CONFIG:
  227. if (rdev->family >= CHIP_TAHITI)
  228. value = rdev->config.si.tile_config;
  229. else if (rdev->family >= CHIP_CAYMAN)
  230. value = rdev->config.cayman.tile_config;
  231. else if (rdev->family >= CHIP_CEDAR)
  232. value = rdev->config.evergreen.tile_config;
  233. else if (rdev->family >= CHIP_RV770)
  234. value = rdev->config.rv770.tile_config;
  235. else if (rdev->family >= CHIP_R600)
  236. value = rdev->config.r600.tile_config;
  237. else {
  238. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  239. return -EINVAL;
  240. }
  241. break;
  242. case RADEON_INFO_WANT_HYPERZ:
  243. /* The "value" here is both an input and output parameter.
  244. * If the input value is 1, filp requests hyper-z access.
  245. * If the input value is 0, filp revokes its hyper-z access.
  246. *
  247. * When returning, the value is 1 if filp owns hyper-z access,
  248. * 0 otherwise. */
  249. if (value >= 2) {
  250. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  251. return -EINVAL;
  252. }
  253. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  254. break;
  255. case RADEON_INFO_WANT_CMASK:
  256. /* The same logic as Hyper-Z. */
  257. if (value >= 2) {
  258. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  259. return -EINVAL;
  260. }
  261. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  262. break;
  263. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  264. /* return clock value in KHz */
  265. if (rdev->asic->get_xclk)
  266. value = radeon_get_xclk(rdev) * 10;
  267. else
  268. value = rdev->clock.spll.reference_freq * 10;
  269. break;
  270. case RADEON_INFO_NUM_BACKENDS:
  271. if (rdev->family >= CHIP_TAHITI)
  272. value = rdev->config.si.max_backends_per_se *
  273. rdev->config.si.max_shader_engines;
  274. else if (rdev->family >= CHIP_CAYMAN)
  275. value = rdev->config.cayman.max_backends_per_se *
  276. rdev->config.cayman.max_shader_engines;
  277. else if (rdev->family >= CHIP_CEDAR)
  278. value = rdev->config.evergreen.max_backends;
  279. else if (rdev->family >= CHIP_RV770)
  280. value = rdev->config.rv770.max_backends;
  281. else if (rdev->family >= CHIP_R600)
  282. value = rdev->config.r600.max_backends;
  283. else {
  284. return -EINVAL;
  285. }
  286. break;
  287. case RADEON_INFO_NUM_TILE_PIPES:
  288. if (rdev->family >= CHIP_TAHITI)
  289. value = rdev->config.si.max_tile_pipes;
  290. else if (rdev->family >= CHIP_CAYMAN)
  291. value = rdev->config.cayman.max_tile_pipes;
  292. else if (rdev->family >= CHIP_CEDAR)
  293. value = rdev->config.evergreen.max_tile_pipes;
  294. else if (rdev->family >= CHIP_RV770)
  295. value = rdev->config.rv770.max_tile_pipes;
  296. else if (rdev->family >= CHIP_R600)
  297. value = rdev->config.r600.max_tile_pipes;
  298. else {
  299. return -EINVAL;
  300. }
  301. break;
  302. case RADEON_INFO_FUSION_GART_WORKING:
  303. value = 1;
  304. break;
  305. case RADEON_INFO_BACKEND_MAP:
  306. if (rdev->family >= CHIP_TAHITI)
  307. value = rdev->config.si.backend_map;
  308. else if (rdev->family >= CHIP_CAYMAN)
  309. value = rdev->config.cayman.backend_map;
  310. else if (rdev->family >= CHIP_CEDAR)
  311. value = rdev->config.evergreen.backend_map;
  312. else if (rdev->family >= CHIP_RV770)
  313. value = rdev->config.rv770.backend_map;
  314. else if (rdev->family >= CHIP_R600)
  315. value = rdev->config.r600.backend_map;
  316. else {
  317. return -EINVAL;
  318. }
  319. break;
  320. case RADEON_INFO_VA_START:
  321. /* this is where we report if vm is supported or not */
  322. if (rdev->family < CHIP_CAYMAN)
  323. return -EINVAL;
  324. value = RADEON_VA_RESERVED_SIZE;
  325. break;
  326. case RADEON_INFO_IB_VM_MAX_SIZE:
  327. /* this is where we report if vm is supported or not */
  328. if (rdev->family < CHIP_CAYMAN)
  329. return -EINVAL;
  330. value = RADEON_IB_VM_MAX_SIZE;
  331. break;
  332. case RADEON_INFO_MAX_PIPES:
  333. if (rdev->family >= CHIP_TAHITI)
  334. value = rdev->config.si.max_cu_per_sh;
  335. else if (rdev->family >= CHIP_CAYMAN)
  336. value = rdev->config.cayman.max_pipes_per_simd;
  337. else if (rdev->family >= CHIP_CEDAR)
  338. value = rdev->config.evergreen.max_pipes;
  339. else if (rdev->family >= CHIP_RV770)
  340. value = rdev->config.rv770.max_pipes;
  341. else if (rdev->family >= CHIP_R600)
  342. value = rdev->config.r600.max_pipes;
  343. else {
  344. return -EINVAL;
  345. }
  346. break;
  347. case RADEON_INFO_MAX_SE:
  348. if (rdev->family >= CHIP_TAHITI)
  349. value = rdev->config.si.max_shader_engines;
  350. else if (rdev->family >= CHIP_CAYMAN)
  351. value = rdev->config.cayman.max_shader_engines;
  352. else if (rdev->family >= CHIP_CEDAR)
  353. value = rdev->config.evergreen.num_ses;
  354. else
  355. value = 1;
  356. break;
  357. case RADEON_INFO_MAX_SH_PER_SE:
  358. if (rdev->family >= CHIP_TAHITI)
  359. value = rdev->config.si.max_sh_per_se;
  360. else
  361. return -EINVAL;
  362. break;
  363. case RADEON_INFO_FASTFB_WORKING:
  364. value = rdev->fastfb_working;
  365. break;
  366. default:
  367. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  368. return -EINVAL;
  369. }
  370. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  371. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  372. return -EFAULT;
  373. }
  374. return 0;
  375. }
  376. /*
  377. * Outdated mess for old drm with Xorg being in charge (void function now).
  378. */
  379. /**
  380. * radeon_driver_firstopen_kms - drm callback for first open
  381. *
  382. * @dev: drm dev pointer
  383. *
  384. * Nothing to be done for KMS (all asics).
  385. * Returns 0 on success.
  386. */
  387. int radeon_driver_firstopen_kms(struct drm_device *dev)
  388. {
  389. return 0;
  390. }
  391. /**
  392. * radeon_driver_firstopen_kms - drm callback for last close
  393. *
  394. * @dev: drm dev pointer
  395. *
  396. * Switch vga switcheroo state after last close (all asics).
  397. */
  398. void radeon_driver_lastclose_kms(struct drm_device *dev)
  399. {
  400. vga_switcheroo_process_delayed_switch();
  401. }
  402. /**
  403. * radeon_driver_open_kms - drm callback for open
  404. *
  405. * @dev: drm dev pointer
  406. * @file_priv: drm file
  407. *
  408. * On device open, init vm on cayman+ (all asics).
  409. * Returns 0 on success, error on failure.
  410. */
  411. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  412. {
  413. struct radeon_device *rdev = dev->dev_private;
  414. file_priv->driver_priv = NULL;
  415. /* new gpu have virtual address space support */
  416. if (rdev->family >= CHIP_CAYMAN) {
  417. struct radeon_fpriv *fpriv;
  418. struct radeon_bo_va *bo_va;
  419. int r;
  420. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  421. if (unlikely(!fpriv)) {
  422. return -ENOMEM;
  423. }
  424. radeon_vm_init(rdev, &fpriv->vm);
  425. /* map the ib pool buffer read only into
  426. * virtual address space */
  427. bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
  428. rdev->ring_tmp_bo.bo);
  429. r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
  430. RADEON_VM_PAGE_READABLE |
  431. RADEON_VM_PAGE_SNOOPED);
  432. if (r) {
  433. radeon_vm_fini(rdev, &fpriv->vm);
  434. kfree(fpriv);
  435. return r;
  436. }
  437. file_priv->driver_priv = fpriv;
  438. }
  439. return 0;
  440. }
  441. /**
  442. * radeon_driver_postclose_kms - drm callback for post close
  443. *
  444. * @dev: drm dev pointer
  445. * @file_priv: drm file
  446. *
  447. * On device post close, tear down vm on cayman+ (all asics).
  448. */
  449. void radeon_driver_postclose_kms(struct drm_device *dev,
  450. struct drm_file *file_priv)
  451. {
  452. struct radeon_device *rdev = dev->dev_private;
  453. /* new gpu have virtual address space support */
  454. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  455. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  456. struct radeon_bo_va *bo_va;
  457. int r;
  458. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  459. if (!r) {
  460. bo_va = radeon_vm_bo_find(&fpriv->vm,
  461. rdev->ring_tmp_bo.bo);
  462. if (bo_va)
  463. radeon_vm_bo_rmv(rdev, bo_va);
  464. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  465. }
  466. radeon_vm_fini(rdev, &fpriv->vm);
  467. kfree(fpriv);
  468. file_priv->driver_priv = NULL;
  469. }
  470. }
  471. /**
  472. * radeon_driver_preclose_kms - drm callback for pre close
  473. *
  474. * @dev: drm dev pointer
  475. * @file_priv: drm file
  476. *
  477. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  478. * (all asics).
  479. */
  480. void radeon_driver_preclose_kms(struct drm_device *dev,
  481. struct drm_file *file_priv)
  482. {
  483. struct radeon_device *rdev = dev->dev_private;
  484. if (rdev->hyperz_filp == file_priv)
  485. rdev->hyperz_filp = NULL;
  486. if (rdev->cmask_filp == file_priv)
  487. rdev->cmask_filp = NULL;
  488. radeon_uvd_free_handles(rdev, file_priv);
  489. }
  490. /*
  491. * VBlank related functions.
  492. */
  493. /**
  494. * radeon_get_vblank_counter_kms - get frame count
  495. *
  496. * @dev: drm dev pointer
  497. * @crtc: crtc to get the frame count from
  498. *
  499. * Gets the frame count on the requested crtc (all asics).
  500. * Returns frame count on success, -EINVAL on failure.
  501. */
  502. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  503. {
  504. struct radeon_device *rdev = dev->dev_private;
  505. if (crtc < 0 || crtc >= rdev->num_crtc) {
  506. DRM_ERROR("Invalid crtc %d\n", crtc);
  507. return -EINVAL;
  508. }
  509. return radeon_get_vblank_counter(rdev, crtc);
  510. }
  511. /**
  512. * radeon_enable_vblank_kms - enable vblank interrupt
  513. *
  514. * @dev: drm dev pointer
  515. * @crtc: crtc to enable vblank interrupt for
  516. *
  517. * Enable the interrupt on the requested crtc (all asics).
  518. * Returns 0 on success, -EINVAL on failure.
  519. */
  520. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  521. {
  522. struct radeon_device *rdev = dev->dev_private;
  523. unsigned long irqflags;
  524. int r;
  525. if (crtc < 0 || crtc >= rdev->num_crtc) {
  526. DRM_ERROR("Invalid crtc %d\n", crtc);
  527. return -EINVAL;
  528. }
  529. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  530. rdev->irq.crtc_vblank_int[crtc] = true;
  531. r = radeon_irq_set(rdev);
  532. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  533. return r;
  534. }
  535. /**
  536. * radeon_disable_vblank_kms - disable vblank interrupt
  537. *
  538. * @dev: drm dev pointer
  539. * @crtc: crtc to disable vblank interrupt for
  540. *
  541. * Disable the interrupt on the requested crtc (all asics).
  542. */
  543. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  544. {
  545. struct radeon_device *rdev = dev->dev_private;
  546. unsigned long irqflags;
  547. if (crtc < 0 || crtc >= rdev->num_crtc) {
  548. DRM_ERROR("Invalid crtc %d\n", crtc);
  549. return;
  550. }
  551. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  552. rdev->irq.crtc_vblank_int[crtc] = false;
  553. radeon_irq_set(rdev);
  554. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  555. }
  556. /**
  557. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  558. *
  559. * @dev: drm dev pointer
  560. * @crtc: crtc to get the timestamp for
  561. * @max_error: max error
  562. * @vblank_time: time value
  563. * @flags: flags passed to the driver
  564. *
  565. * Gets the timestamp on the requested crtc based on the
  566. * scanout position. (all asics).
  567. * Returns postive status flags on success, negative error on failure.
  568. */
  569. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  570. int *max_error,
  571. struct timeval *vblank_time,
  572. unsigned flags)
  573. {
  574. struct drm_crtc *drmcrtc;
  575. struct radeon_device *rdev = dev->dev_private;
  576. if (crtc < 0 || crtc >= dev->num_crtcs) {
  577. DRM_ERROR("Invalid crtc %d\n", crtc);
  578. return -EINVAL;
  579. }
  580. /* Get associated drm_crtc: */
  581. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  582. /* Helper routine in DRM core does all the work: */
  583. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  584. vblank_time, flags,
  585. drmcrtc);
  586. }
  587. /*
  588. * IOCTL.
  589. */
  590. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv)
  592. {
  593. /* Not valid in KMS. */
  594. return -EINVAL;
  595. }
  596. #define KMS_INVALID_IOCTL(name) \
  597. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  598. { \
  599. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  600. return -EINVAL; \
  601. }
  602. /*
  603. * All these ioctls are invalid in kms world.
  604. */
  605. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  606. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  607. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  608. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  609. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  610. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  611. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  612. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  613. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  614. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  615. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  616. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  617. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  618. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  619. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  620. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  621. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  622. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  623. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  624. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  625. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  626. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  627. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  628. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  629. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  630. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  631. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  632. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  633. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  634. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  635. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  636. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  637. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  638. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  639. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  640. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  641. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  642. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  643. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  644. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  645. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  646. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  647. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  648. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  649. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  650. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  651. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  652. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  653. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  654. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  655. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  656. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  657. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  658. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  659. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  660. /* KMS */
  661. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  662. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  663. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  664. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  665. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  666. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  667. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  668. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  669. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  670. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  671. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  672. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  673. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  674. };
  675. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);