ni.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  37. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  38. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  39. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  40. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  41. extern void evergreen_mc_program(struct radeon_device *rdev);
  42. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  43. extern int evergreen_mc_init(struct radeon_device *rdev);
  44. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  45. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  46. extern void si_rlc_fini(struct radeon_device *rdev);
  47. extern int si_rlc_init(struct radeon_device *rdev);
  48. #define EVERGREEN_PFP_UCODE_SIZE 1120
  49. #define EVERGREEN_PM4_UCODE_SIZE 1376
  50. #define EVERGREEN_RLC_UCODE_SIZE 768
  51. #define BTC_MC_UCODE_SIZE 6024
  52. #define CAYMAN_PFP_UCODE_SIZE 2176
  53. #define CAYMAN_PM4_UCODE_SIZE 2176
  54. #define CAYMAN_RLC_UCODE_SIZE 1024
  55. #define CAYMAN_MC_UCODE_SIZE 6037
  56. #define ARUBA_RLC_UCODE_SIZE 1536
  57. /* Firmware Names */
  58. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  59. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  60. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  61. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  63. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  64. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  66. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  67. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  70. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  71. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  73. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  74. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  75. #define BTC_IO_MC_REGS_SIZE 29
  76. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  77. {0x00000077, 0xff010100},
  78. {0x00000078, 0x00000000},
  79. {0x00000079, 0x00001434},
  80. {0x0000007a, 0xcc08ec08},
  81. {0x0000007b, 0x00040000},
  82. {0x0000007c, 0x000080c0},
  83. {0x0000007d, 0x09000000},
  84. {0x0000007e, 0x00210404},
  85. {0x00000081, 0x08a8e800},
  86. {0x00000082, 0x00030444},
  87. {0x00000083, 0x00000000},
  88. {0x00000085, 0x00000001},
  89. {0x00000086, 0x00000002},
  90. {0x00000087, 0x48490000},
  91. {0x00000088, 0x20244647},
  92. {0x00000089, 0x00000005},
  93. {0x0000008b, 0x66030000},
  94. {0x0000008c, 0x00006603},
  95. {0x0000008d, 0x00000100},
  96. {0x0000008f, 0x00001c0a},
  97. {0x00000090, 0xff000001},
  98. {0x00000094, 0x00101101},
  99. {0x00000095, 0x00000fff},
  100. {0x00000096, 0x00116fff},
  101. {0x00000097, 0x60010000},
  102. {0x00000098, 0x10010000},
  103. {0x00000099, 0x00006000},
  104. {0x0000009a, 0x00001000},
  105. {0x0000009f, 0x00946a00}
  106. };
  107. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  108. {0x00000077, 0xff010100},
  109. {0x00000078, 0x00000000},
  110. {0x00000079, 0x00001434},
  111. {0x0000007a, 0xcc08ec08},
  112. {0x0000007b, 0x00040000},
  113. {0x0000007c, 0x000080c0},
  114. {0x0000007d, 0x09000000},
  115. {0x0000007e, 0x00210404},
  116. {0x00000081, 0x08a8e800},
  117. {0x00000082, 0x00030444},
  118. {0x00000083, 0x00000000},
  119. {0x00000085, 0x00000001},
  120. {0x00000086, 0x00000002},
  121. {0x00000087, 0x48490000},
  122. {0x00000088, 0x20244647},
  123. {0x00000089, 0x00000005},
  124. {0x0000008b, 0x66030000},
  125. {0x0000008c, 0x00006603},
  126. {0x0000008d, 0x00000100},
  127. {0x0000008f, 0x00001c0a},
  128. {0x00000090, 0xff000001},
  129. {0x00000094, 0x00101101},
  130. {0x00000095, 0x00000fff},
  131. {0x00000096, 0x00116fff},
  132. {0x00000097, 0x60010000},
  133. {0x00000098, 0x10010000},
  134. {0x00000099, 0x00006000},
  135. {0x0000009a, 0x00001000},
  136. {0x0000009f, 0x00936a00}
  137. };
  138. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  139. {0x00000077, 0xff010100},
  140. {0x00000078, 0x00000000},
  141. {0x00000079, 0x00001434},
  142. {0x0000007a, 0xcc08ec08},
  143. {0x0000007b, 0x00040000},
  144. {0x0000007c, 0x000080c0},
  145. {0x0000007d, 0x09000000},
  146. {0x0000007e, 0x00210404},
  147. {0x00000081, 0x08a8e800},
  148. {0x00000082, 0x00030444},
  149. {0x00000083, 0x00000000},
  150. {0x00000085, 0x00000001},
  151. {0x00000086, 0x00000002},
  152. {0x00000087, 0x48490000},
  153. {0x00000088, 0x20244647},
  154. {0x00000089, 0x00000005},
  155. {0x0000008b, 0x66030000},
  156. {0x0000008c, 0x00006603},
  157. {0x0000008d, 0x00000100},
  158. {0x0000008f, 0x00001c0a},
  159. {0x00000090, 0xff000001},
  160. {0x00000094, 0x00101101},
  161. {0x00000095, 0x00000fff},
  162. {0x00000096, 0x00116fff},
  163. {0x00000097, 0x60010000},
  164. {0x00000098, 0x10010000},
  165. {0x00000099, 0x00006000},
  166. {0x0000009a, 0x00001000},
  167. {0x0000009f, 0x00916a00}
  168. };
  169. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  170. {0x00000077, 0xff010100},
  171. {0x00000078, 0x00000000},
  172. {0x00000079, 0x00001434},
  173. {0x0000007a, 0xcc08ec08},
  174. {0x0000007b, 0x00040000},
  175. {0x0000007c, 0x000080c0},
  176. {0x0000007d, 0x09000000},
  177. {0x0000007e, 0x00210404},
  178. {0x00000081, 0x08a8e800},
  179. {0x00000082, 0x00030444},
  180. {0x00000083, 0x00000000},
  181. {0x00000085, 0x00000001},
  182. {0x00000086, 0x00000002},
  183. {0x00000087, 0x48490000},
  184. {0x00000088, 0x20244647},
  185. {0x00000089, 0x00000005},
  186. {0x0000008b, 0x66030000},
  187. {0x0000008c, 0x00006603},
  188. {0x0000008d, 0x00000100},
  189. {0x0000008f, 0x00001c0a},
  190. {0x00000090, 0xff000001},
  191. {0x00000094, 0x00101101},
  192. {0x00000095, 0x00000fff},
  193. {0x00000096, 0x00116fff},
  194. {0x00000097, 0x60010000},
  195. {0x00000098, 0x10010000},
  196. {0x00000099, 0x00006000},
  197. {0x0000009a, 0x00001000},
  198. {0x0000009f, 0x00976b00}
  199. };
  200. int ni_mc_load_microcode(struct radeon_device *rdev)
  201. {
  202. const __be32 *fw_data;
  203. u32 mem_type, running, blackout = 0;
  204. u32 *io_mc_regs;
  205. int i, ucode_size, regs_size;
  206. if (!rdev->mc_fw)
  207. return -EINVAL;
  208. switch (rdev->family) {
  209. case CHIP_BARTS:
  210. io_mc_regs = (u32 *)&barts_io_mc_regs;
  211. ucode_size = BTC_MC_UCODE_SIZE;
  212. regs_size = BTC_IO_MC_REGS_SIZE;
  213. break;
  214. case CHIP_TURKS:
  215. io_mc_regs = (u32 *)&turks_io_mc_regs;
  216. ucode_size = BTC_MC_UCODE_SIZE;
  217. regs_size = BTC_IO_MC_REGS_SIZE;
  218. break;
  219. case CHIP_CAICOS:
  220. default:
  221. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  222. ucode_size = BTC_MC_UCODE_SIZE;
  223. regs_size = BTC_IO_MC_REGS_SIZE;
  224. break;
  225. case CHIP_CAYMAN:
  226. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  227. ucode_size = CAYMAN_MC_UCODE_SIZE;
  228. regs_size = BTC_IO_MC_REGS_SIZE;
  229. break;
  230. }
  231. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  232. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  233. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  234. if (running) {
  235. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  236. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  237. }
  238. /* reset the engine and set to writable */
  239. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  241. /* load mc io regs */
  242. for (i = 0; i < regs_size; i++) {
  243. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  244. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  245. }
  246. /* load the MC ucode */
  247. fw_data = (const __be32 *)rdev->mc_fw->data;
  248. for (i = 0; i < ucode_size; i++)
  249. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  250. /* put the engine back into the active state */
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  252. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  253. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  254. /* wait for training to complete */
  255. for (i = 0; i < rdev->usec_timeout; i++) {
  256. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  257. break;
  258. udelay(1);
  259. }
  260. if (running)
  261. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  262. }
  263. return 0;
  264. }
  265. int ni_init_microcode(struct radeon_device *rdev)
  266. {
  267. struct platform_device *pdev;
  268. const char *chip_name;
  269. const char *rlc_chip_name;
  270. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  271. char fw_name[30];
  272. int err;
  273. DRM_DEBUG("\n");
  274. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  275. err = IS_ERR(pdev);
  276. if (err) {
  277. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  278. return -EINVAL;
  279. }
  280. switch (rdev->family) {
  281. case CHIP_BARTS:
  282. chip_name = "BARTS";
  283. rlc_chip_name = "BTC";
  284. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  285. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  286. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  287. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_TURKS:
  290. chip_name = "TURKS";
  291. rlc_chip_name = "BTC";
  292. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  293. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  294. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  295. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  296. break;
  297. case CHIP_CAICOS:
  298. chip_name = "CAICOS";
  299. rlc_chip_name = "BTC";
  300. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  301. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  302. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  303. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  304. break;
  305. case CHIP_CAYMAN:
  306. chip_name = "CAYMAN";
  307. rlc_chip_name = "CAYMAN";
  308. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  309. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  310. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  311. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  312. break;
  313. case CHIP_ARUBA:
  314. chip_name = "ARUBA";
  315. rlc_chip_name = "ARUBA";
  316. /* pfp/me same size as CAYMAN */
  317. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  318. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  319. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  320. mc_req_size = 0;
  321. break;
  322. default: BUG();
  323. }
  324. DRM_INFO("Loading %s Microcode\n", chip_name);
  325. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  326. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  327. if (err)
  328. goto out;
  329. if (rdev->pfp_fw->size != pfp_req_size) {
  330. printk(KERN_ERR
  331. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  332. rdev->pfp_fw->size, fw_name);
  333. err = -EINVAL;
  334. goto out;
  335. }
  336. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  337. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  338. if (err)
  339. goto out;
  340. if (rdev->me_fw->size != me_req_size) {
  341. printk(KERN_ERR
  342. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  343. rdev->me_fw->size, fw_name);
  344. err = -EINVAL;
  345. }
  346. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  347. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  348. if (err)
  349. goto out;
  350. if (rdev->rlc_fw->size != rlc_req_size) {
  351. printk(KERN_ERR
  352. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  353. rdev->rlc_fw->size, fw_name);
  354. err = -EINVAL;
  355. }
  356. /* no MC ucode on TN */
  357. if (!(rdev->flags & RADEON_IS_IGP)) {
  358. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  359. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  360. if (err)
  361. goto out;
  362. if (rdev->mc_fw->size != mc_req_size) {
  363. printk(KERN_ERR
  364. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  365. rdev->mc_fw->size, fw_name);
  366. err = -EINVAL;
  367. }
  368. }
  369. out:
  370. platform_device_unregister(pdev);
  371. if (err) {
  372. if (err != -EINVAL)
  373. printk(KERN_ERR
  374. "ni_cp: Failed to load firmware \"%s\"\n",
  375. fw_name);
  376. release_firmware(rdev->pfp_fw);
  377. rdev->pfp_fw = NULL;
  378. release_firmware(rdev->me_fw);
  379. rdev->me_fw = NULL;
  380. release_firmware(rdev->rlc_fw);
  381. rdev->rlc_fw = NULL;
  382. release_firmware(rdev->mc_fw);
  383. rdev->mc_fw = NULL;
  384. }
  385. return err;
  386. }
  387. /*
  388. * Core functions
  389. */
  390. static void cayman_gpu_init(struct radeon_device *rdev)
  391. {
  392. u32 gb_addr_config = 0;
  393. u32 mc_shared_chmap, mc_arb_ramcfg;
  394. u32 cgts_tcc_disable;
  395. u32 sx_debug_1;
  396. u32 smx_dc_ctl0;
  397. u32 cgts_sm_ctrl_reg;
  398. u32 hdp_host_path_cntl;
  399. u32 tmp;
  400. u32 disabled_rb_mask;
  401. int i, j;
  402. switch (rdev->family) {
  403. case CHIP_CAYMAN:
  404. rdev->config.cayman.max_shader_engines = 2;
  405. rdev->config.cayman.max_pipes_per_simd = 4;
  406. rdev->config.cayman.max_tile_pipes = 8;
  407. rdev->config.cayman.max_simds_per_se = 12;
  408. rdev->config.cayman.max_backends_per_se = 4;
  409. rdev->config.cayman.max_texture_channel_caches = 8;
  410. rdev->config.cayman.max_gprs = 256;
  411. rdev->config.cayman.max_threads = 256;
  412. rdev->config.cayman.max_gs_threads = 32;
  413. rdev->config.cayman.max_stack_entries = 512;
  414. rdev->config.cayman.sx_num_of_sets = 8;
  415. rdev->config.cayman.sx_max_export_size = 256;
  416. rdev->config.cayman.sx_max_export_pos_size = 64;
  417. rdev->config.cayman.sx_max_export_smx_size = 192;
  418. rdev->config.cayman.max_hw_contexts = 8;
  419. rdev->config.cayman.sq_num_cf_insts = 2;
  420. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  421. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  422. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  423. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  424. break;
  425. case CHIP_ARUBA:
  426. default:
  427. rdev->config.cayman.max_shader_engines = 1;
  428. rdev->config.cayman.max_pipes_per_simd = 4;
  429. rdev->config.cayman.max_tile_pipes = 2;
  430. if ((rdev->pdev->device == 0x9900) ||
  431. (rdev->pdev->device == 0x9901) ||
  432. (rdev->pdev->device == 0x9905) ||
  433. (rdev->pdev->device == 0x9906) ||
  434. (rdev->pdev->device == 0x9907) ||
  435. (rdev->pdev->device == 0x9908) ||
  436. (rdev->pdev->device == 0x9909) ||
  437. (rdev->pdev->device == 0x990B) ||
  438. (rdev->pdev->device == 0x990C) ||
  439. (rdev->pdev->device == 0x990F) ||
  440. (rdev->pdev->device == 0x9910) ||
  441. (rdev->pdev->device == 0x9917) ||
  442. (rdev->pdev->device == 0x9999)) {
  443. rdev->config.cayman.max_simds_per_se = 6;
  444. rdev->config.cayman.max_backends_per_se = 2;
  445. } else if ((rdev->pdev->device == 0x9903) ||
  446. (rdev->pdev->device == 0x9904) ||
  447. (rdev->pdev->device == 0x990A) ||
  448. (rdev->pdev->device == 0x990D) ||
  449. (rdev->pdev->device == 0x990E) ||
  450. (rdev->pdev->device == 0x9913) ||
  451. (rdev->pdev->device == 0x9918)) {
  452. rdev->config.cayman.max_simds_per_se = 4;
  453. rdev->config.cayman.max_backends_per_se = 2;
  454. } else if ((rdev->pdev->device == 0x9919) ||
  455. (rdev->pdev->device == 0x9990) ||
  456. (rdev->pdev->device == 0x9991) ||
  457. (rdev->pdev->device == 0x9994) ||
  458. (rdev->pdev->device == 0x9995) ||
  459. (rdev->pdev->device == 0x9996) ||
  460. (rdev->pdev->device == 0x999A) ||
  461. (rdev->pdev->device == 0x99A0)) {
  462. rdev->config.cayman.max_simds_per_se = 3;
  463. rdev->config.cayman.max_backends_per_se = 1;
  464. } else {
  465. rdev->config.cayman.max_simds_per_se = 2;
  466. rdev->config.cayman.max_backends_per_se = 1;
  467. }
  468. rdev->config.cayman.max_texture_channel_caches = 2;
  469. rdev->config.cayman.max_gprs = 256;
  470. rdev->config.cayman.max_threads = 256;
  471. rdev->config.cayman.max_gs_threads = 32;
  472. rdev->config.cayman.max_stack_entries = 512;
  473. rdev->config.cayman.sx_num_of_sets = 8;
  474. rdev->config.cayman.sx_max_export_size = 256;
  475. rdev->config.cayman.sx_max_export_pos_size = 64;
  476. rdev->config.cayman.sx_max_export_smx_size = 192;
  477. rdev->config.cayman.max_hw_contexts = 8;
  478. rdev->config.cayman.sq_num_cf_insts = 2;
  479. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  480. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  481. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  482. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  483. break;
  484. }
  485. /* Initialize HDP */
  486. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  487. WREG32((0x2c14 + j), 0x00000000);
  488. WREG32((0x2c18 + j), 0x00000000);
  489. WREG32((0x2c1c + j), 0x00000000);
  490. WREG32((0x2c20 + j), 0x00000000);
  491. WREG32((0x2c24 + j), 0x00000000);
  492. }
  493. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  494. evergreen_fix_pci_max_read_req_size(rdev);
  495. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  496. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  497. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  498. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  499. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  500. rdev->config.cayman.mem_row_size_in_kb = 4;
  501. /* XXX use MC settings? */
  502. rdev->config.cayman.shader_engine_tile_size = 32;
  503. rdev->config.cayman.num_gpus = 1;
  504. rdev->config.cayman.multi_gpu_tile_size = 64;
  505. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  506. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  507. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  508. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  509. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  510. rdev->config.cayman.num_shader_engines = tmp + 1;
  511. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  512. rdev->config.cayman.num_gpus = tmp + 1;
  513. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  514. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  515. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  516. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  517. /* setup tiling info dword. gb_addr_config is not adequate since it does
  518. * not have bank info, so create a custom tiling dword.
  519. * bits 3:0 num_pipes
  520. * bits 7:4 num_banks
  521. * bits 11:8 group_size
  522. * bits 15:12 row_size
  523. */
  524. rdev->config.cayman.tile_config = 0;
  525. switch (rdev->config.cayman.num_tile_pipes) {
  526. case 1:
  527. default:
  528. rdev->config.cayman.tile_config |= (0 << 0);
  529. break;
  530. case 2:
  531. rdev->config.cayman.tile_config |= (1 << 0);
  532. break;
  533. case 4:
  534. rdev->config.cayman.tile_config |= (2 << 0);
  535. break;
  536. case 8:
  537. rdev->config.cayman.tile_config |= (3 << 0);
  538. break;
  539. }
  540. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  541. if (rdev->flags & RADEON_IS_IGP)
  542. rdev->config.cayman.tile_config |= 1 << 4;
  543. else {
  544. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  545. case 0: /* four banks */
  546. rdev->config.cayman.tile_config |= 0 << 4;
  547. break;
  548. case 1: /* eight banks */
  549. rdev->config.cayman.tile_config |= 1 << 4;
  550. break;
  551. case 2: /* sixteen banks */
  552. default:
  553. rdev->config.cayman.tile_config |= 2 << 4;
  554. break;
  555. }
  556. }
  557. rdev->config.cayman.tile_config |=
  558. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  559. rdev->config.cayman.tile_config |=
  560. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  561. tmp = 0;
  562. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  563. u32 rb_disable_bitmap;
  564. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  565. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  566. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  567. tmp <<= 4;
  568. tmp |= rb_disable_bitmap;
  569. }
  570. /* enabled rb are just the one not disabled :) */
  571. disabled_rb_mask = tmp;
  572. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  573. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  574. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  575. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  576. if (ASIC_IS_DCE6(rdev))
  577. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  578. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  579. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  580. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  581. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  582. (rdev->flags & RADEON_IS_IGP)) {
  583. if ((disabled_rb_mask & 3) == 1) {
  584. /* RB0 disabled, RB1 enabled */
  585. tmp = 0x11111111;
  586. } else {
  587. /* RB1 disabled, RB0 enabled */
  588. tmp = 0x00000000;
  589. }
  590. } else {
  591. tmp = gb_addr_config & NUM_PIPES_MASK;
  592. tmp = r6xx_remap_render_backend(rdev, tmp,
  593. rdev->config.cayman.max_backends_per_se *
  594. rdev->config.cayman.max_shader_engines,
  595. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  596. }
  597. WREG32(GB_BACKEND_MAP, tmp);
  598. cgts_tcc_disable = 0xffff0000;
  599. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  600. cgts_tcc_disable &= ~(1 << (16 + i));
  601. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  602. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  603. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  604. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  605. /* reprogram the shader complex */
  606. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  607. for (i = 0; i < 16; i++)
  608. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  609. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  610. /* set HW defaults for 3D engine */
  611. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  612. sx_debug_1 = RREG32(SX_DEBUG_1);
  613. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  614. WREG32(SX_DEBUG_1, sx_debug_1);
  615. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  616. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  617. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  618. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  619. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  620. /* need to be explicitly zero-ed */
  621. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  622. WREG32(SQ_LSTMP_RING_BASE, 0);
  623. WREG32(SQ_HSTMP_RING_BASE, 0);
  624. WREG32(SQ_ESTMP_RING_BASE, 0);
  625. WREG32(SQ_GSTMP_RING_BASE, 0);
  626. WREG32(SQ_VSTMP_RING_BASE, 0);
  627. WREG32(SQ_PSTMP_RING_BASE, 0);
  628. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  629. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  630. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  631. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  632. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  633. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  634. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  635. WREG32(VGT_NUM_INSTANCES, 1);
  636. WREG32(CP_PERFMON_CNTL, 0);
  637. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  638. FETCH_FIFO_HIWATER(0x4) |
  639. DONE_FIFO_HIWATER(0xe0) |
  640. ALU_UPDATE_FIFO_HIWATER(0x8)));
  641. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  642. WREG32(SQ_CONFIG, (VC_ENABLE |
  643. EXPORT_SRC_C |
  644. GFX_PRIO(0) |
  645. CS1_PRIO(0) |
  646. CS2_PRIO(1)));
  647. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  648. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  649. FORCE_EOV_MAX_REZ_CNT(255)));
  650. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  651. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  652. WREG32(VGT_GS_VERTEX_REUSE, 16);
  653. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  654. WREG32(CB_PERF_CTR0_SEL_0, 0);
  655. WREG32(CB_PERF_CTR0_SEL_1, 0);
  656. WREG32(CB_PERF_CTR1_SEL_0, 0);
  657. WREG32(CB_PERF_CTR1_SEL_1, 0);
  658. WREG32(CB_PERF_CTR2_SEL_0, 0);
  659. WREG32(CB_PERF_CTR2_SEL_1, 0);
  660. WREG32(CB_PERF_CTR3_SEL_0, 0);
  661. WREG32(CB_PERF_CTR3_SEL_1, 0);
  662. tmp = RREG32(HDP_MISC_CNTL);
  663. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  664. WREG32(HDP_MISC_CNTL, tmp);
  665. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  666. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  667. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  668. udelay(50);
  669. }
  670. /*
  671. * GART
  672. */
  673. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  674. {
  675. /* flush hdp cache */
  676. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  677. /* bits 0-7 are the VM contexts0-7 */
  678. WREG32(VM_INVALIDATE_REQUEST, 1);
  679. }
  680. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  681. {
  682. int i, r;
  683. if (rdev->gart.robj == NULL) {
  684. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  685. return -EINVAL;
  686. }
  687. r = radeon_gart_table_vram_pin(rdev);
  688. if (r)
  689. return r;
  690. radeon_gart_restore(rdev);
  691. /* Setup TLB control */
  692. WREG32(MC_VM_MX_L1_TLB_CNTL,
  693. (0xA << 7) |
  694. ENABLE_L1_TLB |
  695. ENABLE_L1_FRAGMENT_PROCESSING |
  696. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  697. ENABLE_ADVANCED_DRIVER_MODEL |
  698. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  699. /* Setup L2 cache */
  700. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  701. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  702. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  703. EFFECTIVE_L2_QUEUE_SIZE(7) |
  704. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  705. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  706. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  707. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  708. /* setup context0 */
  709. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  710. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  711. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  712. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  713. (u32)(rdev->dummy_page.addr >> 12));
  714. WREG32(VM_CONTEXT0_CNTL2, 0);
  715. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  716. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  717. WREG32(0x15D4, 0);
  718. WREG32(0x15D8, 0);
  719. WREG32(0x15DC, 0);
  720. /* empty context1-7 */
  721. /* Assign the pt base to something valid for now; the pts used for
  722. * the VMs are determined by the application and setup and assigned
  723. * on the fly in the vm part of radeon_gart.c
  724. */
  725. for (i = 1; i < 8; i++) {
  726. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  727. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  728. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  729. rdev->gart.table_addr >> 12);
  730. }
  731. /* enable context1-7 */
  732. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  733. (u32)(rdev->dummy_page.addr >> 12));
  734. WREG32(VM_CONTEXT1_CNTL2, 4);
  735. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  736. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  737. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  738. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  739. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  740. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  741. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  742. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  743. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  744. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  745. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  746. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  747. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  748. cayman_pcie_gart_tlb_flush(rdev);
  749. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  750. (unsigned)(rdev->mc.gtt_size >> 20),
  751. (unsigned long long)rdev->gart.table_addr);
  752. rdev->gart.ready = true;
  753. return 0;
  754. }
  755. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  756. {
  757. /* Disable all tables */
  758. WREG32(VM_CONTEXT0_CNTL, 0);
  759. WREG32(VM_CONTEXT1_CNTL, 0);
  760. /* Setup TLB control */
  761. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  762. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  763. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  764. /* Setup L2 cache */
  765. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  766. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  767. EFFECTIVE_L2_QUEUE_SIZE(7) |
  768. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  769. WREG32(VM_L2_CNTL2, 0);
  770. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  771. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  772. radeon_gart_table_vram_unpin(rdev);
  773. }
  774. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  775. {
  776. cayman_pcie_gart_disable(rdev);
  777. radeon_gart_table_vram_free(rdev);
  778. radeon_gart_fini(rdev);
  779. }
  780. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  781. int ring, u32 cp_int_cntl)
  782. {
  783. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  784. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  785. WREG32(CP_INT_CNTL, cp_int_cntl);
  786. }
  787. /*
  788. * CP.
  789. */
  790. void cayman_fence_ring_emit(struct radeon_device *rdev,
  791. struct radeon_fence *fence)
  792. {
  793. struct radeon_ring *ring = &rdev->ring[fence->ring];
  794. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  795. /* flush read cache over gart for this vmid */
  796. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  797. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  798. radeon_ring_write(ring, 0);
  799. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  800. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  801. radeon_ring_write(ring, 0xFFFFFFFF);
  802. radeon_ring_write(ring, 0);
  803. radeon_ring_write(ring, 10); /* poll interval */
  804. /* EVENT_WRITE_EOP - flush caches, send int */
  805. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  806. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  807. radeon_ring_write(ring, addr & 0xffffffff);
  808. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  809. radeon_ring_write(ring, fence->seq);
  810. radeon_ring_write(ring, 0);
  811. }
  812. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  813. {
  814. struct radeon_ring *ring = &rdev->ring[ib->ring];
  815. /* set to DX10/11 mode */
  816. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  817. radeon_ring_write(ring, 1);
  818. if (ring->rptr_save_reg) {
  819. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  820. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  821. radeon_ring_write(ring, ((ring->rptr_save_reg -
  822. PACKET3_SET_CONFIG_REG_START) >> 2));
  823. radeon_ring_write(ring, next_rptr);
  824. }
  825. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  826. radeon_ring_write(ring,
  827. #ifdef __BIG_ENDIAN
  828. (2 << 0) |
  829. #endif
  830. (ib->gpu_addr & 0xFFFFFFFC));
  831. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  832. radeon_ring_write(ring, ib->length_dw |
  833. (ib->vm ? (ib->vm->id << 24) : 0));
  834. /* flush read cache over gart for this vmid */
  835. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  836. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  837. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  838. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  839. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  840. radeon_ring_write(ring, 0xFFFFFFFF);
  841. radeon_ring_write(ring, 0);
  842. radeon_ring_write(ring, 10); /* poll interval */
  843. }
  844. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  845. struct radeon_ring *ring,
  846. struct radeon_semaphore *semaphore,
  847. bool emit_wait)
  848. {
  849. uint64_t addr = semaphore->gpu_addr;
  850. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  851. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  852. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  853. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  854. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  855. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  856. }
  857. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  858. {
  859. if (enable)
  860. WREG32(CP_ME_CNTL, 0);
  861. else {
  862. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  863. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  864. WREG32(SCRATCH_UMSK, 0);
  865. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  866. }
  867. }
  868. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  869. {
  870. const __be32 *fw_data;
  871. int i;
  872. if (!rdev->me_fw || !rdev->pfp_fw)
  873. return -EINVAL;
  874. cayman_cp_enable(rdev, false);
  875. fw_data = (const __be32 *)rdev->pfp_fw->data;
  876. WREG32(CP_PFP_UCODE_ADDR, 0);
  877. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  878. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  879. WREG32(CP_PFP_UCODE_ADDR, 0);
  880. fw_data = (const __be32 *)rdev->me_fw->data;
  881. WREG32(CP_ME_RAM_WADDR, 0);
  882. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  883. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  884. WREG32(CP_PFP_UCODE_ADDR, 0);
  885. WREG32(CP_ME_RAM_WADDR, 0);
  886. WREG32(CP_ME_RAM_RADDR, 0);
  887. return 0;
  888. }
  889. static int cayman_cp_start(struct radeon_device *rdev)
  890. {
  891. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  892. int r, i;
  893. r = radeon_ring_lock(rdev, ring, 7);
  894. if (r) {
  895. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  896. return r;
  897. }
  898. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  899. radeon_ring_write(ring, 0x1);
  900. radeon_ring_write(ring, 0x0);
  901. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  902. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  903. radeon_ring_write(ring, 0);
  904. radeon_ring_write(ring, 0);
  905. radeon_ring_unlock_commit(rdev, ring);
  906. cayman_cp_enable(rdev, true);
  907. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  908. if (r) {
  909. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  910. return r;
  911. }
  912. /* setup clear context state */
  913. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  914. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  915. for (i = 0; i < cayman_default_size; i++)
  916. radeon_ring_write(ring, cayman_default_state[i]);
  917. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  918. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  919. /* set clear context state */
  920. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  921. radeon_ring_write(ring, 0);
  922. /* SQ_VTX_BASE_VTX_LOC */
  923. radeon_ring_write(ring, 0xc0026f00);
  924. radeon_ring_write(ring, 0x00000000);
  925. radeon_ring_write(ring, 0x00000000);
  926. radeon_ring_write(ring, 0x00000000);
  927. /* Clear consts */
  928. radeon_ring_write(ring, 0xc0036f00);
  929. radeon_ring_write(ring, 0x00000bc4);
  930. radeon_ring_write(ring, 0xffffffff);
  931. radeon_ring_write(ring, 0xffffffff);
  932. radeon_ring_write(ring, 0xffffffff);
  933. radeon_ring_write(ring, 0xc0026900);
  934. radeon_ring_write(ring, 0x00000316);
  935. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  936. radeon_ring_write(ring, 0x00000010); /* */
  937. radeon_ring_unlock_commit(rdev, ring);
  938. /* XXX init other rings */
  939. return 0;
  940. }
  941. static void cayman_cp_fini(struct radeon_device *rdev)
  942. {
  943. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  944. cayman_cp_enable(rdev, false);
  945. radeon_ring_fini(rdev, ring);
  946. radeon_scratch_free(rdev, ring->rptr_save_reg);
  947. }
  948. static int cayman_cp_resume(struct radeon_device *rdev)
  949. {
  950. static const int ridx[] = {
  951. RADEON_RING_TYPE_GFX_INDEX,
  952. CAYMAN_RING_TYPE_CP1_INDEX,
  953. CAYMAN_RING_TYPE_CP2_INDEX
  954. };
  955. static const unsigned cp_rb_cntl[] = {
  956. CP_RB0_CNTL,
  957. CP_RB1_CNTL,
  958. CP_RB2_CNTL,
  959. };
  960. static const unsigned cp_rb_rptr_addr[] = {
  961. CP_RB0_RPTR_ADDR,
  962. CP_RB1_RPTR_ADDR,
  963. CP_RB2_RPTR_ADDR
  964. };
  965. static const unsigned cp_rb_rptr_addr_hi[] = {
  966. CP_RB0_RPTR_ADDR_HI,
  967. CP_RB1_RPTR_ADDR_HI,
  968. CP_RB2_RPTR_ADDR_HI
  969. };
  970. static const unsigned cp_rb_base[] = {
  971. CP_RB0_BASE,
  972. CP_RB1_BASE,
  973. CP_RB2_BASE
  974. };
  975. struct radeon_ring *ring;
  976. int i, r;
  977. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  978. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  979. SOFT_RESET_PA |
  980. SOFT_RESET_SH |
  981. SOFT_RESET_VGT |
  982. SOFT_RESET_SPI |
  983. SOFT_RESET_SX));
  984. RREG32(GRBM_SOFT_RESET);
  985. mdelay(15);
  986. WREG32(GRBM_SOFT_RESET, 0);
  987. RREG32(GRBM_SOFT_RESET);
  988. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  989. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  990. /* Set the write pointer delay */
  991. WREG32(CP_RB_WPTR_DELAY, 0);
  992. WREG32(CP_DEBUG, (1 << 27));
  993. /* set the wb address whether it's enabled or not */
  994. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  995. WREG32(SCRATCH_UMSK, 0xff);
  996. for (i = 0; i < 3; ++i) {
  997. uint32_t rb_cntl;
  998. uint64_t addr;
  999. /* Set ring buffer size */
  1000. ring = &rdev->ring[ridx[i]];
  1001. rb_cntl = drm_order(ring->ring_size / 8);
  1002. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1003. #ifdef __BIG_ENDIAN
  1004. rb_cntl |= BUF_SWAP_32BIT;
  1005. #endif
  1006. WREG32(cp_rb_cntl[i], rb_cntl);
  1007. /* set the wb address whether it's enabled or not */
  1008. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1009. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1010. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1011. }
  1012. /* set the rb base addr, this causes an internal reset of ALL rings */
  1013. for (i = 0; i < 3; ++i) {
  1014. ring = &rdev->ring[ridx[i]];
  1015. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1016. }
  1017. for (i = 0; i < 3; ++i) {
  1018. /* Initialize the ring buffer's read and write pointers */
  1019. ring = &rdev->ring[ridx[i]];
  1020. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1021. ring->rptr = ring->wptr = 0;
  1022. WREG32(ring->rptr_reg, ring->rptr);
  1023. WREG32(ring->wptr_reg, ring->wptr);
  1024. mdelay(1);
  1025. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1026. }
  1027. /* start the rings */
  1028. cayman_cp_start(rdev);
  1029. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1030. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1031. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1032. /* this only test cp0 */
  1033. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1034. if (r) {
  1035. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1036. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1037. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1038. return r;
  1039. }
  1040. return 0;
  1041. }
  1042. /*
  1043. * DMA
  1044. * Starting with R600, the GPU has an asynchronous
  1045. * DMA engine. The programming model is very similar
  1046. * to the 3D engine (ring buffer, IBs, etc.), but the
  1047. * DMA controller has it's own packet format that is
  1048. * different form the PM4 format used by the 3D engine.
  1049. * It supports copying data, writing embedded data,
  1050. * solid fills, and a number of other things. It also
  1051. * has support for tiling/detiling of buffers.
  1052. * Cayman and newer support two asynchronous DMA engines.
  1053. */
  1054. /**
  1055. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1056. *
  1057. * @rdev: radeon_device pointer
  1058. * @ib: IB object to schedule
  1059. *
  1060. * Schedule an IB in the DMA ring (cayman-SI).
  1061. */
  1062. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1063. struct radeon_ib *ib)
  1064. {
  1065. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1066. if (rdev->wb.enabled) {
  1067. u32 next_rptr = ring->wptr + 4;
  1068. while ((next_rptr & 7) != 5)
  1069. next_rptr++;
  1070. next_rptr += 3;
  1071. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1072. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1073. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1074. radeon_ring_write(ring, next_rptr);
  1075. }
  1076. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1077. * Pad as necessary with NOPs.
  1078. */
  1079. while ((ring->wptr & 7) != 5)
  1080. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1081. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1082. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1083. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1084. }
  1085. /**
  1086. * cayman_dma_stop - stop the async dma engines
  1087. *
  1088. * @rdev: radeon_device pointer
  1089. *
  1090. * Stop the async dma engines (cayman-SI).
  1091. */
  1092. void cayman_dma_stop(struct radeon_device *rdev)
  1093. {
  1094. u32 rb_cntl;
  1095. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1096. /* dma0 */
  1097. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1098. rb_cntl &= ~DMA_RB_ENABLE;
  1099. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1100. /* dma1 */
  1101. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1102. rb_cntl &= ~DMA_RB_ENABLE;
  1103. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1104. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1105. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1106. }
  1107. /**
  1108. * cayman_dma_resume - setup and start the async dma engines
  1109. *
  1110. * @rdev: radeon_device pointer
  1111. *
  1112. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1113. * Returns 0 for success, error for failure.
  1114. */
  1115. int cayman_dma_resume(struct radeon_device *rdev)
  1116. {
  1117. struct radeon_ring *ring;
  1118. u32 rb_cntl, dma_cntl, ib_cntl;
  1119. u32 rb_bufsz;
  1120. u32 reg_offset, wb_offset;
  1121. int i, r;
  1122. /* Reset dma */
  1123. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1124. RREG32(SRBM_SOFT_RESET);
  1125. udelay(50);
  1126. WREG32(SRBM_SOFT_RESET, 0);
  1127. for (i = 0; i < 2; i++) {
  1128. if (i == 0) {
  1129. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1130. reg_offset = DMA0_REGISTER_OFFSET;
  1131. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1132. } else {
  1133. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1134. reg_offset = DMA1_REGISTER_OFFSET;
  1135. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1136. }
  1137. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1138. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1139. /* Set ring buffer size in dwords */
  1140. rb_bufsz = drm_order(ring->ring_size / 4);
  1141. rb_cntl = rb_bufsz << 1;
  1142. #ifdef __BIG_ENDIAN
  1143. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1144. #endif
  1145. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1146. /* Initialize the ring buffer's read and write pointers */
  1147. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1148. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1149. /* set the wb address whether it's enabled or not */
  1150. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1151. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1152. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1153. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1154. if (rdev->wb.enabled)
  1155. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1156. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1157. /* enable DMA IBs */
  1158. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1159. #ifdef __BIG_ENDIAN
  1160. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1161. #endif
  1162. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1163. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1164. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1165. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1166. ring->wptr = 0;
  1167. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1168. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1169. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1170. ring->ready = true;
  1171. r = radeon_ring_test(rdev, ring->idx, ring);
  1172. if (r) {
  1173. ring->ready = false;
  1174. return r;
  1175. }
  1176. }
  1177. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1178. return 0;
  1179. }
  1180. /**
  1181. * cayman_dma_fini - tear down the async dma engines
  1182. *
  1183. * @rdev: radeon_device pointer
  1184. *
  1185. * Stop the async dma engines and free the rings (cayman-SI).
  1186. */
  1187. void cayman_dma_fini(struct radeon_device *rdev)
  1188. {
  1189. cayman_dma_stop(rdev);
  1190. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1191. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1192. }
  1193. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1194. {
  1195. u32 reset_mask = 0;
  1196. u32 tmp;
  1197. /* GRBM_STATUS */
  1198. tmp = RREG32(GRBM_STATUS);
  1199. if (tmp & (PA_BUSY | SC_BUSY |
  1200. SH_BUSY | SX_BUSY |
  1201. TA_BUSY | VGT_BUSY |
  1202. DB_BUSY | CB_BUSY |
  1203. GDS_BUSY | SPI_BUSY |
  1204. IA_BUSY | IA_BUSY_NO_DMA))
  1205. reset_mask |= RADEON_RESET_GFX;
  1206. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1207. CP_BUSY | CP_COHERENCY_BUSY))
  1208. reset_mask |= RADEON_RESET_CP;
  1209. if (tmp & GRBM_EE_BUSY)
  1210. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1211. /* DMA_STATUS_REG 0 */
  1212. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1213. if (!(tmp & DMA_IDLE))
  1214. reset_mask |= RADEON_RESET_DMA;
  1215. /* DMA_STATUS_REG 1 */
  1216. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1217. if (!(tmp & DMA_IDLE))
  1218. reset_mask |= RADEON_RESET_DMA1;
  1219. /* SRBM_STATUS2 */
  1220. tmp = RREG32(SRBM_STATUS2);
  1221. if (tmp & DMA_BUSY)
  1222. reset_mask |= RADEON_RESET_DMA;
  1223. if (tmp & DMA1_BUSY)
  1224. reset_mask |= RADEON_RESET_DMA1;
  1225. /* SRBM_STATUS */
  1226. tmp = RREG32(SRBM_STATUS);
  1227. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1228. reset_mask |= RADEON_RESET_RLC;
  1229. if (tmp & IH_BUSY)
  1230. reset_mask |= RADEON_RESET_IH;
  1231. if (tmp & SEM_BUSY)
  1232. reset_mask |= RADEON_RESET_SEM;
  1233. if (tmp & GRBM_RQ_PENDING)
  1234. reset_mask |= RADEON_RESET_GRBM;
  1235. if (tmp & VMC_BUSY)
  1236. reset_mask |= RADEON_RESET_VMC;
  1237. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1238. MCC_BUSY | MCD_BUSY))
  1239. reset_mask |= RADEON_RESET_MC;
  1240. if (evergreen_is_display_hung(rdev))
  1241. reset_mask |= RADEON_RESET_DISPLAY;
  1242. /* VM_L2_STATUS */
  1243. tmp = RREG32(VM_L2_STATUS);
  1244. if (tmp & L2_BUSY)
  1245. reset_mask |= RADEON_RESET_VMC;
  1246. /* Skip MC reset as it's mostly likely not hung, just busy */
  1247. if (reset_mask & RADEON_RESET_MC) {
  1248. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1249. reset_mask &= ~RADEON_RESET_MC;
  1250. }
  1251. return reset_mask;
  1252. }
  1253. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1254. {
  1255. struct evergreen_mc_save save;
  1256. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1257. u32 tmp;
  1258. if (reset_mask == 0)
  1259. return;
  1260. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1261. evergreen_print_gpu_status_regs(rdev);
  1262. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1263. RREG32(0x14F8));
  1264. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1265. RREG32(0x14D8));
  1266. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1267. RREG32(0x14FC));
  1268. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1269. RREG32(0x14DC));
  1270. /* Disable CP parsing/prefetching */
  1271. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1272. if (reset_mask & RADEON_RESET_DMA) {
  1273. /* dma0 */
  1274. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1275. tmp &= ~DMA_RB_ENABLE;
  1276. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1277. }
  1278. if (reset_mask & RADEON_RESET_DMA1) {
  1279. /* dma1 */
  1280. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1281. tmp &= ~DMA_RB_ENABLE;
  1282. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1283. }
  1284. udelay(50);
  1285. evergreen_mc_stop(rdev, &save);
  1286. if (evergreen_mc_wait_for_idle(rdev)) {
  1287. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1288. }
  1289. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1290. grbm_soft_reset = SOFT_RESET_CB |
  1291. SOFT_RESET_DB |
  1292. SOFT_RESET_GDS |
  1293. SOFT_RESET_PA |
  1294. SOFT_RESET_SC |
  1295. SOFT_RESET_SPI |
  1296. SOFT_RESET_SH |
  1297. SOFT_RESET_SX |
  1298. SOFT_RESET_TC |
  1299. SOFT_RESET_TA |
  1300. SOFT_RESET_VGT |
  1301. SOFT_RESET_IA;
  1302. }
  1303. if (reset_mask & RADEON_RESET_CP) {
  1304. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1305. srbm_soft_reset |= SOFT_RESET_GRBM;
  1306. }
  1307. if (reset_mask & RADEON_RESET_DMA)
  1308. srbm_soft_reset |= SOFT_RESET_DMA;
  1309. if (reset_mask & RADEON_RESET_DMA1)
  1310. srbm_soft_reset |= SOFT_RESET_DMA1;
  1311. if (reset_mask & RADEON_RESET_DISPLAY)
  1312. srbm_soft_reset |= SOFT_RESET_DC;
  1313. if (reset_mask & RADEON_RESET_RLC)
  1314. srbm_soft_reset |= SOFT_RESET_RLC;
  1315. if (reset_mask & RADEON_RESET_SEM)
  1316. srbm_soft_reset |= SOFT_RESET_SEM;
  1317. if (reset_mask & RADEON_RESET_IH)
  1318. srbm_soft_reset |= SOFT_RESET_IH;
  1319. if (reset_mask & RADEON_RESET_GRBM)
  1320. srbm_soft_reset |= SOFT_RESET_GRBM;
  1321. if (reset_mask & RADEON_RESET_VMC)
  1322. srbm_soft_reset |= SOFT_RESET_VMC;
  1323. if (!(rdev->flags & RADEON_IS_IGP)) {
  1324. if (reset_mask & RADEON_RESET_MC)
  1325. srbm_soft_reset |= SOFT_RESET_MC;
  1326. }
  1327. if (grbm_soft_reset) {
  1328. tmp = RREG32(GRBM_SOFT_RESET);
  1329. tmp |= grbm_soft_reset;
  1330. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1331. WREG32(GRBM_SOFT_RESET, tmp);
  1332. tmp = RREG32(GRBM_SOFT_RESET);
  1333. udelay(50);
  1334. tmp &= ~grbm_soft_reset;
  1335. WREG32(GRBM_SOFT_RESET, tmp);
  1336. tmp = RREG32(GRBM_SOFT_RESET);
  1337. }
  1338. if (srbm_soft_reset) {
  1339. tmp = RREG32(SRBM_SOFT_RESET);
  1340. tmp |= srbm_soft_reset;
  1341. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1342. WREG32(SRBM_SOFT_RESET, tmp);
  1343. tmp = RREG32(SRBM_SOFT_RESET);
  1344. udelay(50);
  1345. tmp &= ~srbm_soft_reset;
  1346. WREG32(SRBM_SOFT_RESET, tmp);
  1347. tmp = RREG32(SRBM_SOFT_RESET);
  1348. }
  1349. /* Wait a little for things to settle down */
  1350. udelay(50);
  1351. evergreen_mc_resume(rdev, &save);
  1352. udelay(50);
  1353. evergreen_print_gpu_status_regs(rdev);
  1354. }
  1355. int cayman_asic_reset(struct radeon_device *rdev)
  1356. {
  1357. u32 reset_mask;
  1358. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1359. if (reset_mask)
  1360. r600_set_bios_scratch_engine_hung(rdev, true);
  1361. cayman_gpu_soft_reset(rdev, reset_mask);
  1362. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1363. if (!reset_mask)
  1364. r600_set_bios_scratch_engine_hung(rdev, false);
  1365. return 0;
  1366. }
  1367. /**
  1368. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1369. *
  1370. * @rdev: radeon_device pointer
  1371. * @ring: radeon_ring structure holding ring information
  1372. *
  1373. * Check if the GFX engine is locked up.
  1374. * Returns true if the engine appears to be locked up, false if not.
  1375. */
  1376. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1377. {
  1378. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1379. if (!(reset_mask & (RADEON_RESET_GFX |
  1380. RADEON_RESET_COMPUTE |
  1381. RADEON_RESET_CP))) {
  1382. radeon_ring_lockup_update(ring);
  1383. return false;
  1384. }
  1385. /* force CP activities */
  1386. radeon_ring_force_activity(rdev, ring);
  1387. return radeon_ring_test_lockup(rdev, ring);
  1388. }
  1389. /**
  1390. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1391. *
  1392. * @rdev: radeon_device pointer
  1393. * @ring: radeon_ring structure holding ring information
  1394. *
  1395. * Check if the async DMA engine is locked up.
  1396. * Returns true if the engine appears to be locked up, false if not.
  1397. */
  1398. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1399. {
  1400. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1401. u32 mask;
  1402. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1403. mask = RADEON_RESET_DMA;
  1404. else
  1405. mask = RADEON_RESET_DMA1;
  1406. if (!(reset_mask & mask)) {
  1407. radeon_ring_lockup_update(ring);
  1408. return false;
  1409. }
  1410. /* force ring activities */
  1411. radeon_ring_force_activity(rdev, ring);
  1412. return radeon_ring_test_lockup(rdev, ring);
  1413. }
  1414. static int cayman_startup(struct radeon_device *rdev)
  1415. {
  1416. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1417. int r;
  1418. /* enable pcie gen2 link */
  1419. evergreen_pcie_gen2_enable(rdev);
  1420. if (rdev->flags & RADEON_IS_IGP) {
  1421. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1422. r = ni_init_microcode(rdev);
  1423. if (r) {
  1424. DRM_ERROR("Failed to load firmware!\n");
  1425. return r;
  1426. }
  1427. }
  1428. } else {
  1429. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1430. r = ni_init_microcode(rdev);
  1431. if (r) {
  1432. DRM_ERROR("Failed to load firmware!\n");
  1433. return r;
  1434. }
  1435. }
  1436. r = ni_mc_load_microcode(rdev);
  1437. if (r) {
  1438. DRM_ERROR("Failed to load MC firmware!\n");
  1439. return r;
  1440. }
  1441. }
  1442. r = r600_vram_scratch_init(rdev);
  1443. if (r)
  1444. return r;
  1445. evergreen_mc_program(rdev);
  1446. r = cayman_pcie_gart_enable(rdev);
  1447. if (r)
  1448. return r;
  1449. cayman_gpu_init(rdev);
  1450. r = evergreen_blit_init(rdev);
  1451. if (r) {
  1452. r600_blit_fini(rdev);
  1453. rdev->asic->copy.copy = NULL;
  1454. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1455. }
  1456. /* allocate rlc buffers */
  1457. if (rdev->flags & RADEON_IS_IGP) {
  1458. r = si_rlc_init(rdev);
  1459. if (r) {
  1460. DRM_ERROR("Failed to init rlc BOs!\n");
  1461. return r;
  1462. }
  1463. }
  1464. /* allocate wb buffer */
  1465. r = radeon_wb_init(rdev);
  1466. if (r)
  1467. return r;
  1468. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1469. if (r) {
  1470. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1471. return r;
  1472. }
  1473. r = rv770_uvd_resume(rdev);
  1474. if (!r) {
  1475. r = radeon_fence_driver_start_ring(rdev,
  1476. R600_RING_TYPE_UVD_INDEX);
  1477. if (r)
  1478. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1479. }
  1480. if (r)
  1481. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1482. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1483. if (r) {
  1484. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1485. return r;
  1486. }
  1487. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1488. if (r) {
  1489. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1490. return r;
  1491. }
  1492. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1493. if (r) {
  1494. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1495. return r;
  1496. }
  1497. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1498. if (r) {
  1499. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1500. return r;
  1501. }
  1502. /* Enable IRQ */
  1503. r = r600_irq_init(rdev);
  1504. if (r) {
  1505. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1506. radeon_irq_kms_fini(rdev);
  1507. return r;
  1508. }
  1509. evergreen_irq_set(rdev);
  1510. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1511. CP_RB0_RPTR, CP_RB0_WPTR,
  1512. 0, 0xfffff, RADEON_CP_PACKET2);
  1513. if (r)
  1514. return r;
  1515. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1516. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1517. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1518. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1519. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1520. if (r)
  1521. return r;
  1522. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1523. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1524. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1525. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1526. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1527. if (r)
  1528. return r;
  1529. r = cayman_cp_load_microcode(rdev);
  1530. if (r)
  1531. return r;
  1532. r = cayman_cp_resume(rdev);
  1533. if (r)
  1534. return r;
  1535. r = cayman_dma_resume(rdev);
  1536. if (r)
  1537. return r;
  1538. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1539. if (ring->ring_size) {
  1540. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1541. R600_WB_UVD_RPTR_OFFSET,
  1542. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1543. 0, 0xfffff, RADEON_CP_PACKET2);
  1544. if (!r)
  1545. r = r600_uvd_init(rdev);
  1546. if (r)
  1547. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1548. }
  1549. r = radeon_ib_pool_init(rdev);
  1550. if (r) {
  1551. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1552. return r;
  1553. }
  1554. r = radeon_vm_manager_init(rdev);
  1555. if (r) {
  1556. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1557. return r;
  1558. }
  1559. r = r600_audio_init(rdev);
  1560. if (r)
  1561. return r;
  1562. return 0;
  1563. }
  1564. int cayman_resume(struct radeon_device *rdev)
  1565. {
  1566. int r;
  1567. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1568. * posting will perform necessary task to bring back GPU into good
  1569. * shape.
  1570. */
  1571. /* post card */
  1572. atom_asic_init(rdev->mode_info.atom_context);
  1573. rdev->accel_working = true;
  1574. r = cayman_startup(rdev);
  1575. if (r) {
  1576. DRM_ERROR("cayman startup failed on resume\n");
  1577. rdev->accel_working = false;
  1578. return r;
  1579. }
  1580. return r;
  1581. }
  1582. int cayman_suspend(struct radeon_device *rdev)
  1583. {
  1584. r600_audio_fini(rdev);
  1585. radeon_vm_manager_fini(rdev);
  1586. cayman_cp_enable(rdev, false);
  1587. cayman_dma_stop(rdev);
  1588. r600_uvd_rbc_stop(rdev);
  1589. radeon_uvd_suspend(rdev);
  1590. evergreen_irq_suspend(rdev);
  1591. radeon_wb_disable(rdev);
  1592. cayman_pcie_gart_disable(rdev);
  1593. return 0;
  1594. }
  1595. /* Plan is to move initialization in that function and use
  1596. * helper function so that radeon_device_init pretty much
  1597. * do nothing more than calling asic specific function. This
  1598. * should also allow to remove a bunch of callback function
  1599. * like vram_info.
  1600. */
  1601. int cayman_init(struct radeon_device *rdev)
  1602. {
  1603. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1604. int r;
  1605. /* Read BIOS */
  1606. if (!radeon_get_bios(rdev)) {
  1607. if (ASIC_IS_AVIVO(rdev))
  1608. return -EINVAL;
  1609. }
  1610. /* Must be an ATOMBIOS */
  1611. if (!rdev->is_atom_bios) {
  1612. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1613. return -EINVAL;
  1614. }
  1615. r = radeon_atombios_init(rdev);
  1616. if (r)
  1617. return r;
  1618. /* Post card if necessary */
  1619. if (!radeon_card_posted(rdev)) {
  1620. if (!rdev->bios) {
  1621. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1622. return -EINVAL;
  1623. }
  1624. DRM_INFO("GPU not posted. posting now...\n");
  1625. atom_asic_init(rdev->mode_info.atom_context);
  1626. }
  1627. /* Initialize scratch registers */
  1628. r600_scratch_init(rdev);
  1629. /* Initialize surface registers */
  1630. radeon_surface_init(rdev);
  1631. /* Initialize clocks */
  1632. radeon_get_clock_info(rdev->ddev);
  1633. /* Fence driver */
  1634. r = radeon_fence_driver_init(rdev);
  1635. if (r)
  1636. return r;
  1637. /* initialize memory controller */
  1638. r = evergreen_mc_init(rdev);
  1639. if (r)
  1640. return r;
  1641. /* Memory manager */
  1642. r = radeon_bo_init(rdev);
  1643. if (r)
  1644. return r;
  1645. r = radeon_irq_kms_init(rdev);
  1646. if (r)
  1647. return r;
  1648. ring->ring_obj = NULL;
  1649. r600_ring_init(rdev, ring, 1024 * 1024);
  1650. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1651. ring->ring_obj = NULL;
  1652. r600_ring_init(rdev, ring, 64 * 1024);
  1653. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1654. ring->ring_obj = NULL;
  1655. r600_ring_init(rdev, ring, 64 * 1024);
  1656. r = radeon_uvd_init(rdev);
  1657. if (!r) {
  1658. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1659. ring->ring_obj = NULL;
  1660. r600_ring_init(rdev, ring, 4096);
  1661. }
  1662. rdev->ih.ring_obj = NULL;
  1663. r600_ih_ring_init(rdev, 64 * 1024);
  1664. r = r600_pcie_gart_init(rdev);
  1665. if (r)
  1666. return r;
  1667. rdev->accel_working = true;
  1668. r = cayman_startup(rdev);
  1669. if (r) {
  1670. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1671. cayman_cp_fini(rdev);
  1672. cayman_dma_fini(rdev);
  1673. r600_irq_fini(rdev);
  1674. if (rdev->flags & RADEON_IS_IGP)
  1675. si_rlc_fini(rdev);
  1676. radeon_wb_fini(rdev);
  1677. radeon_ib_pool_fini(rdev);
  1678. radeon_vm_manager_fini(rdev);
  1679. radeon_irq_kms_fini(rdev);
  1680. cayman_pcie_gart_fini(rdev);
  1681. rdev->accel_working = false;
  1682. }
  1683. /* Don't start up if the MC ucode is missing.
  1684. * The default clocks and voltages before the MC ucode
  1685. * is loaded are not suffient for advanced operations.
  1686. *
  1687. * We can skip this check for TN, because there is no MC
  1688. * ucode.
  1689. */
  1690. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1691. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1692. return -EINVAL;
  1693. }
  1694. return 0;
  1695. }
  1696. void cayman_fini(struct radeon_device *rdev)
  1697. {
  1698. r600_blit_fini(rdev);
  1699. cayman_cp_fini(rdev);
  1700. cayman_dma_fini(rdev);
  1701. r600_irq_fini(rdev);
  1702. if (rdev->flags & RADEON_IS_IGP)
  1703. si_rlc_fini(rdev);
  1704. radeon_wb_fini(rdev);
  1705. radeon_vm_manager_fini(rdev);
  1706. radeon_ib_pool_fini(rdev);
  1707. radeon_irq_kms_fini(rdev);
  1708. radeon_uvd_fini(rdev);
  1709. cayman_pcie_gart_fini(rdev);
  1710. r600_vram_scratch_fini(rdev);
  1711. radeon_gem_fini(rdev);
  1712. radeon_fence_driver_fini(rdev);
  1713. radeon_bo_fini(rdev);
  1714. radeon_atombios_fini(rdev);
  1715. kfree(rdev->bios);
  1716. rdev->bios = NULL;
  1717. }
  1718. /*
  1719. * vm
  1720. */
  1721. int cayman_vm_init(struct radeon_device *rdev)
  1722. {
  1723. /* number of VMs */
  1724. rdev->vm_manager.nvm = 8;
  1725. /* base offset of vram pages */
  1726. if (rdev->flags & RADEON_IS_IGP) {
  1727. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1728. tmp <<= 22;
  1729. rdev->vm_manager.vram_base_offset = tmp;
  1730. } else
  1731. rdev->vm_manager.vram_base_offset = 0;
  1732. return 0;
  1733. }
  1734. void cayman_vm_fini(struct radeon_device *rdev)
  1735. {
  1736. }
  1737. #define R600_ENTRY_VALID (1 << 0)
  1738. #define R600_PTE_SYSTEM (1 << 1)
  1739. #define R600_PTE_SNOOPED (1 << 2)
  1740. #define R600_PTE_READABLE (1 << 5)
  1741. #define R600_PTE_WRITEABLE (1 << 6)
  1742. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1743. {
  1744. uint32_t r600_flags = 0;
  1745. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1746. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1747. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1748. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1749. r600_flags |= R600_PTE_SYSTEM;
  1750. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1751. }
  1752. return r600_flags;
  1753. }
  1754. /**
  1755. * cayman_vm_set_page - update the page tables using the CP
  1756. *
  1757. * @rdev: radeon_device pointer
  1758. * @ib: indirect buffer to fill with commands
  1759. * @pe: addr of the page entry
  1760. * @addr: dst addr to write into pe
  1761. * @count: number of page entries to update
  1762. * @incr: increase next addr by incr bytes
  1763. * @flags: access flags
  1764. *
  1765. * Update the page tables using the CP (cayman/TN).
  1766. */
  1767. void cayman_vm_set_page(struct radeon_device *rdev,
  1768. struct radeon_ib *ib,
  1769. uint64_t pe,
  1770. uint64_t addr, unsigned count,
  1771. uint32_t incr, uint32_t flags)
  1772. {
  1773. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1774. uint64_t value;
  1775. unsigned ndw;
  1776. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  1777. while (count) {
  1778. ndw = 1 + count * 2;
  1779. if (ndw > 0x3FFF)
  1780. ndw = 0x3FFF;
  1781. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  1782. ib->ptr[ib->length_dw++] = pe;
  1783. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  1784. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  1785. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1786. value = radeon_vm_map_gart(rdev, addr);
  1787. value &= 0xFFFFFFFFFFFFF000ULL;
  1788. } else if (flags & RADEON_VM_PAGE_VALID) {
  1789. value = addr;
  1790. } else {
  1791. value = 0;
  1792. }
  1793. addr += incr;
  1794. value |= r600_flags;
  1795. ib->ptr[ib->length_dw++] = value;
  1796. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  1797. }
  1798. }
  1799. } else {
  1800. while (count) {
  1801. ndw = count * 2;
  1802. if (ndw > 0xFFFFE)
  1803. ndw = 0xFFFFE;
  1804. /* for non-physically contiguous pages (system) */
  1805. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  1806. ib->ptr[ib->length_dw++] = pe;
  1807. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  1808. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  1809. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1810. value = radeon_vm_map_gart(rdev, addr);
  1811. value &= 0xFFFFFFFFFFFFF000ULL;
  1812. } else if (flags & RADEON_VM_PAGE_VALID) {
  1813. value = addr;
  1814. } else {
  1815. value = 0;
  1816. }
  1817. addr += incr;
  1818. value |= r600_flags;
  1819. ib->ptr[ib->length_dw++] = value;
  1820. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  1821. }
  1822. }
  1823. while (ib->length_dw & 0x7)
  1824. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  1825. }
  1826. }
  1827. /**
  1828. * cayman_vm_flush - vm flush using the CP
  1829. *
  1830. * @rdev: radeon_device pointer
  1831. *
  1832. * Update the page table base and flush the VM TLB
  1833. * using the CP (cayman-si).
  1834. */
  1835. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1836. {
  1837. struct radeon_ring *ring = &rdev->ring[ridx];
  1838. if (vm == NULL)
  1839. return;
  1840. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1841. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1842. /* flush hdp cache */
  1843. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1844. radeon_ring_write(ring, 0x1);
  1845. /* bits 0-7 are the VM contexts0-7 */
  1846. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1847. radeon_ring_write(ring, 1 << vm->id);
  1848. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1849. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1850. radeon_ring_write(ring, 0x0);
  1851. }
  1852. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1853. {
  1854. struct radeon_ring *ring = &rdev->ring[ridx];
  1855. if (vm == NULL)
  1856. return;
  1857. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1858. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  1859. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1860. /* flush hdp cache */
  1861. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1862. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  1863. radeon_ring_write(ring, 1);
  1864. /* bits 0-7 are the VM contexts0-7 */
  1865. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  1866. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  1867. radeon_ring_write(ring, 1 << vm->id);
  1868. }