evergreen.c 122 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  83. {
  84. u16 ctl, v;
  85. int err;
  86. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  87. if (err)
  88. return;
  89. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  90. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  91. * to avoid hangs or perfomance issues
  92. */
  93. if ((v == 0) || (v == 6) || (v == 7)) {
  94. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  95. ctl |= (2 << 12);
  96. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  97. }
  98. }
  99. /**
  100. * dce4_wait_for_vblank - vblank wait asic callback.
  101. *
  102. * @rdev: radeon_device pointer
  103. * @crtc: crtc to wait for vblank on
  104. *
  105. * Wait for vblank on the requested crtc (evergreen+).
  106. */
  107. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  108. {
  109. int i;
  110. if (crtc >= rdev->num_crtc)
  111. return;
  112. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
  113. for (i = 0; i < rdev->usec_timeout; i++) {
  114. if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
  115. break;
  116. udelay(1);
  117. }
  118. for (i = 0; i < rdev->usec_timeout; i++) {
  119. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  120. break;
  121. udelay(1);
  122. }
  123. }
  124. }
  125. /**
  126. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  127. *
  128. * @rdev: radeon_device pointer
  129. * @crtc: crtc to prepare for pageflip on
  130. *
  131. * Pre-pageflip callback (evergreen+).
  132. * Enables the pageflip irq (vblank irq).
  133. */
  134. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  135. {
  136. /* enable the pflip int */
  137. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  138. }
  139. /**
  140. * evergreen_post_page_flip - pos-pageflip callback.
  141. *
  142. * @rdev: radeon_device pointer
  143. * @crtc: crtc to cleanup pageflip on
  144. *
  145. * Post-pageflip callback (evergreen+).
  146. * Disables the pageflip irq (vblank irq).
  147. */
  148. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  149. {
  150. /* disable the pflip int */
  151. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  152. }
  153. /**
  154. * evergreen_page_flip - pageflip callback.
  155. *
  156. * @rdev: radeon_device pointer
  157. * @crtc_id: crtc to cleanup pageflip on
  158. * @crtc_base: new address of the crtc (GPU MC address)
  159. *
  160. * Does the actual pageflip (evergreen+).
  161. * During vblank we take the crtc lock and wait for the update_pending
  162. * bit to go high, when it does, we release the lock, and allow the
  163. * double buffered update to take place.
  164. * Returns the current update pending status.
  165. */
  166. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  167. {
  168. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  169. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  170. int i;
  171. /* Lock the graphics update lock */
  172. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  173. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  174. /* update the scanout addresses */
  175. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  176. upper_32_bits(crtc_base));
  177. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  178. (u32)crtc_base);
  179. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  180. upper_32_bits(crtc_base));
  181. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  182. (u32)crtc_base);
  183. /* Wait for update_pending to go high. */
  184. for (i = 0; i < rdev->usec_timeout; i++) {
  185. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  186. break;
  187. udelay(1);
  188. }
  189. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  190. /* Unlock the lock, so double-buffering can take place inside vblank */
  191. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  192. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  193. /* Return current update_pending status: */
  194. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  195. }
  196. /* get temperature in millidegrees */
  197. int evergreen_get_temp(struct radeon_device *rdev)
  198. {
  199. u32 temp, toffset;
  200. int actual_temp = 0;
  201. if (rdev->family == CHIP_JUNIPER) {
  202. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  203. TOFFSET_SHIFT;
  204. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  205. TS0_ADC_DOUT_SHIFT;
  206. if (toffset & 0x100)
  207. actual_temp = temp / 2 - (0x200 - toffset);
  208. else
  209. actual_temp = temp / 2 + toffset;
  210. actual_temp = actual_temp * 1000;
  211. } else {
  212. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  213. ASIC_T_SHIFT;
  214. if (temp & 0x400)
  215. actual_temp = -256;
  216. else if (temp & 0x200)
  217. actual_temp = 255;
  218. else if (temp & 0x100) {
  219. actual_temp = temp & 0x1ff;
  220. actual_temp |= ~0x1ff;
  221. } else
  222. actual_temp = temp & 0xff;
  223. actual_temp = (actual_temp * 1000) / 2;
  224. }
  225. return actual_temp;
  226. }
  227. int sumo_get_temp(struct radeon_device *rdev)
  228. {
  229. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  230. int actual_temp = temp - 49;
  231. return actual_temp * 1000;
  232. }
  233. /**
  234. * sumo_pm_init_profile - Initialize power profiles callback.
  235. *
  236. * @rdev: radeon_device pointer
  237. *
  238. * Initialize the power states used in profile mode
  239. * (sumo, trinity, SI).
  240. * Used for profile mode only.
  241. */
  242. void sumo_pm_init_profile(struct radeon_device *rdev)
  243. {
  244. int idx;
  245. /* default */
  246. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  247. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  248. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  249. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  250. /* low,mid sh/mh */
  251. if (rdev->flags & RADEON_IS_MOBILITY)
  252. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  253. else
  254. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  255. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  256. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  257. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  258. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  259. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  260. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  261. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  262. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  263. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  264. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  265. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  266. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  267. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  268. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  269. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  270. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  271. /* high sh/mh */
  272. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  273. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  274. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  275. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  277. rdev->pm.power_state[idx].num_clock_modes - 1;
  278. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  279. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  280. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  282. rdev->pm.power_state[idx].num_clock_modes - 1;
  283. }
  284. /**
  285. * btc_pm_init_profile - Initialize power profiles callback.
  286. *
  287. * @rdev: radeon_device pointer
  288. *
  289. * Initialize the power states used in profile mode
  290. * (BTC, cayman).
  291. * Used for profile mode only.
  292. */
  293. void btc_pm_init_profile(struct radeon_device *rdev)
  294. {
  295. int idx;
  296. /* default */
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  301. /* starting with BTC, there is one state that is used for both
  302. * MH and SH. Difference is that we always use the high clock index for
  303. * mclk.
  304. */
  305. if (rdev->flags & RADEON_IS_MOBILITY)
  306. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  307. else
  308. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  309. /* low sh */
  310. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  311. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  312. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  314. /* mid sh */
  315. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  316. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  317. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  319. /* high sh */
  320. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  321. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  324. /* low mh */
  325. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  326. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  327. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  329. /* mid mh */
  330. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  331. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  332. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  333. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  334. /* high mh */
  335. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  339. }
  340. /**
  341. * evergreen_pm_misc - set additional pm hw parameters callback.
  342. *
  343. * @rdev: radeon_device pointer
  344. *
  345. * Set non-clock parameters associated with a power state
  346. * (voltage, etc.) (evergreen+).
  347. */
  348. void evergreen_pm_misc(struct radeon_device *rdev)
  349. {
  350. int req_ps_idx = rdev->pm.requested_power_state_index;
  351. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  352. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  353. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  354. if (voltage->type == VOLTAGE_SW) {
  355. /* 0xff01 is a flag rather then an actual voltage */
  356. if (voltage->voltage == 0xff01)
  357. return;
  358. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  359. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  360. rdev->pm.current_vddc = voltage->voltage;
  361. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  362. }
  363. /* starting with BTC, there is one state that is used for both
  364. * MH and SH. Difference is that we always use the high clock index for
  365. * mclk and vddci.
  366. */
  367. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  368. (rdev->family >= CHIP_BARTS) &&
  369. rdev->pm.active_crtc_count &&
  370. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  371. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  372. voltage = &rdev->pm.power_state[req_ps_idx].
  373. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
  374. /* 0xff01 is a flag rather then an actual voltage */
  375. if (voltage->vddci == 0xff01)
  376. return;
  377. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  378. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  379. rdev->pm.current_vddci = voltage->vddci;
  380. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  381. }
  382. }
  383. }
  384. /**
  385. * evergreen_pm_prepare - pre-power state change callback.
  386. *
  387. * @rdev: radeon_device pointer
  388. *
  389. * Prepare for a power state change (evergreen+).
  390. */
  391. void evergreen_pm_prepare(struct radeon_device *rdev)
  392. {
  393. struct drm_device *ddev = rdev->ddev;
  394. struct drm_crtc *crtc;
  395. struct radeon_crtc *radeon_crtc;
  396. u32 tmp;
  397. /* disable any active CRTCs */
  398. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  399. radeon_crtc = to_radeon_crtc(crtc);
  400. if (radeon_crtc->enabled) {
  401. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  402. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  403. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  404. }
  405. }
  406. }
  407. /**
  408. * evergreen_pm_finish - post-power state change callback.
  409. *
  410. * @rdev: radeon_device pointer
  411. *
  412. * Clean up after a power state change (evergreen+).
  413. */
  414. void evergreen_pm_finish(struct radeon_device *rdev)
  415. {
  416. struct drm_device *ddev = rdev->ddev;
  417. struct drm_crtc *crtc;
  418. struct radeon_crtc *radeon_crtc;
  419. u32 tmp;
  420. /* enable any active CRTCs */
  421. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  422. radeon_crtc = to_radeon_crtc(crtc);
  423. if (radeon_crtc->enabled) {
  424. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  425. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  426. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  427. }
  428. }
  429. }
  430. /**
  431. * evergreen_hpd_sense - hpd sense callback.
  432. *
  433. * @rdev: radeon_device pointer
  434. * @hpd: hpd (hotplug detect) pin
  435. *
  436. * Checks if a digital monitor is connected (evergreen+).
  437. * Returns true if connected, false if not connected.
  438. */
  439. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  440. {
  441. bool connected = false;
  442. switch (hpd) {
  443. case RADEON_HPD_1:
  444. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  445. connected = true;
  446. break;
  447. case RADEON_HPD_2:
  448. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  449. connected = true;
  450. break;
  451. case RADEON_HPD_3:
  452. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  453. connected = true;
  454. break;
  455. case RADEON_HPD_4:
  456. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  457. connected = true;
  458. break;
  459. case RADEON_HPD_5:
  460. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  461. connected = true;
  462. break;
  463. case RADEON_HPD_6:
  464. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  465. connected = true;
  466. break;
  467. default:
  468. break;
  469. }
  470. return connected;
  471. }
  472. /**
  473. * evergreen_hpd_set_polarity - hpd set polarity callback.
  474. *
  475. * @rdev: radeon_device pointer
  476. * @hpd: hpd (hotplug detect) pin
  477. *
  478. * Set the polarity of the hpd pin (evergreen+).
  479. */
  480. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  481. enum radeon_hpd_id hpd)
  482. {
  483. u32 tmp;
  484. bool connected = evergreen_hpd_sense(rdev, hpd);
  485. switch (hpd) {
  486. case RADEON_HPD_1:
  487. tmp = RREG32(DC_HPD1_INT_CONTROL);
  488. if (connected)
  489. tmp &= ~DC_HPDx_INT_POLARITY;
  490. else
  491. tmp |= DC_HPDx_INT_POLARITY;
  492. WREG32(DC_HPD1_INT_CONTROL, tmp);
  493. break;
  494. case RADEON_HPD_2:
  495. tmp = RREG32(DC_HPD2_INT_CONTROL);
  496. if (connected)
  497. tmp &= ~DC_HPDx_INT_POLARITY;
  498. else
  499. tmp |= DC_HPDx_INT_POLARITY;
  500. WREG32(DC_HPD2_INT_CONTROL, tmp);
  501. break;
  502. case RADEON_HPD_3:
  503. tmp = RREG32(DC_HPD3_INT_CONTROL);
  504. if (connected)
  505. tmp &= ~DC_HPDx_INT_POLARITY;
  506. else
  507. tmp |= DC_HPDx_INT_POLARITY;
  508. WREG32(DC_HPD3_INT_CONTROL, tmp);
  509. break;
  510. case RADEON_HPD_4:
  511. tmp = RREG32(DC_HPD4_INT_CONTROL);
  512. if (connected)
  513. tmp &= ~DC_HPDx_INT_POLARITY;
  514. else
  515. tmp |= DC_HPDx_INT_POLARITY;
  516. WREG32(DC_HPD4_INT_CONTROL, tmp);
  517. break;
  518. case RADEON_HPD_5:
  519. tmp = RREG32(DC_HPD5_INT_CONTROL);
  520. if (connected)
  521. tmp &= ~DC_HPDx_INT_POLARITY;
  522. else
  523. tmp |= DC_HPDx_INT_POLARITY;
  524. WREG32(DC_HPD5_INT_CONTROL, tmp);
  525. break;
  526. case RADEON_HPD_6:
  527. tmp = RREG32(DC_HPD6_INT_CONTROL);
  528. if (connected)
  529. tmp &= ~DC_HPDx_INT_POLARITY;
  530. else
  531. tmp |= DC_HPDx_INT_POLARITY;
  532. WREG32(DC_HPD6_INT_CONTROL, tmp);
  533. break;
  534. default:
  535. break;
  536. }
  537. }
  538. /**
  539. * evergreen_hpd_init - hpd setup callback.
  540. *
  541. * @rdev: radeon_device pointer
  542. *
  543. * Setup the hpd pins used by the card (evergreen+).
  544. * Enable the pin, set the polarity, and enable the hpd interrupts.
  545. */
  546. void evergreen_hpd_init(struct radeon_device *rdev)
  547. {
  548. struct drm_device *dev = rdev->ddev;
  549. struct drm_connector *connector;
  550. unsigned enabled = 0;
  551. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  552. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  553. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  554. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  555. switch (radeon_connector->hpd.hpd) {
  556. case RADEON_HPD_1:
  557. WREG32(DC_HPD1_CONTROL, tmp);
  558. break;
  559. case RADEON_HPD_2:
  560. WREG32(DC_HPD2_CONTROL, tmp);
  561. break;
  562. case RADEON_HPD_3:
  563. WREG32(DC_HPD3_CONTROL, tmp);
  564. break;
  565. case RADEON_HPD_4:
  566. WREG32(DC_HPD4_CONTROL, tmp);
  567. break;
  568. case RADEON_HPD_5:
  569. WREG32(DC_HPD5_CONTROL, tmp);
  570. break;
  571. case RADEON_HPD_6:
  572. WREG32(DC_HPD6_CONTROL, tmp);
  573. break;
  574. default:
  575. break;
  576. }
  577. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  578. enabled |= 1 << radeon_connector->hpd.hpd;
  579. }
  580. radeon_irq_kms_enable_hpd(rdev, enabled);
  581. }
  582. /**
  583. * evergreen_hpd_fini - hpd tear down callback.
  584. *
  585. * @rdev: radeon_device pointer
  586. *
  587. * Tear down the hpd pins used by the card (evergreen+).
  588. * Disable the hpd interrupts.
  589. */
  590. void evergreen_hpd_fini(struct radeon_device *rdev)
  591. {
  592. struct drm_device *dev = rdev->ddev;
  593. struct drm_connector *connector;
  594. unsigned disabled = 0;
  595. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  596. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  597. switch (radeon_connector->hpd.hpd) {
  598. case RADEON_HPD_1:
  599. WREG32(DC_HPD1_CONTROL, 0);
  600. break;
  601. case RADEON_HPD_2:
  602. WREG32(DC_HPD2_CONTROL, 0);
  603. break;
  604. case RADEON_HPD_3:
  605. WREG32(DC_HPD3_CONTROL, 0);
  606. break;
  607. case RADEON_HPD_4:
  608. WREG32(DC_HPD4_CONTROL, 0);
  609. break;
  610. case RADEON_HPD_5:
  611. WREG32(DC_HPD5_CONTROL, 0);
  612. break;
  613. case RADEON_HPD_6:
  614. WREG32(DC_HPD6_CONTROL, 0);
  615. break;
  616. default:
  617. break;
  618. }
  619. disabled |= 1 << radeon_connector->hpd.hpd;
  620. }
  621. radeon_irq_kms_disable_hpd(rdev, disabled);
  622. }
  623. /* watermark setup */
  624. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  625. struct radeon_crtc *radeon_crtc,
  626. struct drm_display_mode *mode,
  627. struct drm_display_mode *other_mode)
  628. {
  629. u32 tmp;
  630. /*
  631. * Line Buffer Setup
  632. * There are 3 line buffers, each one shared by 2 display controllers.
  633. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  634. * the display controllers. The paritioning is done via one of four
  635. * preset allocations specified in bits 2:0:
  636. * first display controller
  637. * 0 - first half of lb (3840 * 2)
  638. * 1 - first 3/4 of lb (5760 * 2)
  639. * 2 - whole lb (7680 * 2), other crtc must be disabled
  640. * 3 - first 1/4 of lb (1920 * 2)
  641. * second display controller
  642. * 4 - second half of lb (3840 * 2)
  643. * 5 - second 3/4 of lb (5760 * 2)
  644. * 6 - whole lb (7680 * 2), other crtc must be disabled
  645. * 7 - last 1/4 of lb (1920 * 2)
  646. */
  647. /* this can get tricky if we have two large displays on a paired group
  648. * of crtcs. Ideally for multiple large displays we'd assign them to
  649. * non-linked crtcs for maximum line buffer allocation.
  650. */
  651. if (radeon_crtc->base.enabled && mode) {
  652. if (other_mode)
  653. tmp = 0; /* 1/2 */
  654. else
  655. tmp = 2; /* whole */
  656. } else
  657. tmp = 0;
  658. /* second controller of the pair uses second half of the lb */
  659. if (radeon_crtc->crtc_id % 2)
  660. tmp += 4;
  661. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  662. if (radeon_crtc->base.enabled && mode) {
  663. switch (tmp) {
  664. case 0:
  665. case 4:
  666. default:
  667. if (ASIC_IS_DCE5(rdev))
  668. return 4096 * 2;
  669. else
  670. return 3840 * 2;
  671. case 1:
  672. case 5:
  673. if (ASIC_IS_DCE5(rdev))
  674. return 6144 * 2;
  675. else
  676. return 5760 * 2;
  677. case 2:
  678. case 6:
  679. if (ASIC_IS_DCE5(rdev))
  680. return 8192 * 2;
  681. else
  682. return 7680 * 2;
  683. case 3:
  684. case 7:
  685. if (ASIC_IS_DCE5(rdev))
  686. return 2048 * 2;
  687. else
  688. return 1920 * 2;
  689. }
  690. }
  691. /* controller not enabled, so no lb used */
  692. return 0;
  693. }
  694. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  695. {
  696. u32 tmp = RREG32(MC_SHARED_CHMAP);
  697. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  698. case 0:
  699. default:
  700. return 1;
  701. case 1:
  702. return 2;
  703. case 2:
  704. return 4;
  705. case 3:
  706. return 8;
  707. }
  708. }
  709. struct evergreen_wm_params {
  710. u32 dram_channels; /* number of dram channels */
  711. u32 yclk; /* bandwidth per dram data pin in kHz */
  712. u32 sclk; /* engine clock in kHz */
  713. u32 disp_clk; /* display clock in kHz */
  714. u32 src_width; /* viewport width */
  715. u32 active_time; /* active display time in ns */
  716. u32 blank_time; /* blank time in ns */
  717. bool interlaced; /* mode is interlaced */
  718. fixed20_12 vsc; /* vertical scale ratio */
  719. u32 num_heads; /* number of active crtcs */
  720. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  721. u32 lb_size; /* line buffer allocated to pipe */
  722. u32 vtaps; /* vertical scaler taps */
  723. };
  724. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  725. {
  726. /* Calculate DRAM Bandwidth and the part allocated to display. */
  727. fixed20_12 dram_efficiency; /* 0.7 */
  728. fixed20_12 yclk, dram_channels, bandwidth;
  729. fixed20_12 a;
  730. a.full = dfixed_const(1000);
  731. yclk.full = dfixed_const(wm->yclk);
  732. yclk.full = dfixed_div(yclk, a);
  733. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  734. a.full = dfixed_const(10);
  735. dram_efficiency.full = dfixed_const(7);
  736. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  737. bandwidth.full = dfixed_mul(dram_channels, yclk);
  738. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  739. return dfixed_trunc(bandwidth);
  740. }
  741. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  742. {
  743. /* Calculate DRAM Bandwidth and the part allocated to display. */
  744. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  745. fixed20_12 yclk, dram_channels, bandwidth;
  746. fixed20_12 a;
  747. a.full = dfixed_const(1000);
  748. yclk.full = dfixed_const(wm->yclk);
  749. yclk.full = dfixed_div(yclk, a);
  750. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  751. a.full = dfixed_const(10);
  752. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  753. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  754. bandwidth.full = dfixed_mul(dram_channels, yclk);
  755. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  756. return dfixed_trunc(bandwidth);
  757. }
  758. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  759. {
  760. /* Calculate the display Data return Bandwidth */
  761. fixed20_12 return_efficiency; /* 0.8 */
  762. fixed20_12 sclk, bandwidth;
  763. fixed20_12 a;
  764. a.full = dfixed_const(1000);
  765. sclk.full = dfixed_const(wm->sclk);
  766. sclk.full = dfixed_div(sclk, a);
  767. a.full = dfixed_const(10);
  768. return_efficiency.full = dfixed_const(8);
  769. return_efficiency.full = dfixed_div(return_efficiency, a);
  770. a.full = dfixed_const(32);
  771. bandwidth.full = dfixed_mul(a, sclk);
  772. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  773. return dfixed_trunc(bandwidth);
  774. }
  775. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  776. {
  777. /* Calculate the DMIF Request Bandwidth */
  778. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  779. fixed20_12 disp_clk, bandwidth;
  780. fixed20_12 a;
  781. a.full = dfixed_const(1000);
  782. disp_clk.full = dfixed_const(wm->disp_clk);
  783. disp_clk.full = dfixed_div(disp_clk, a);
  784. a.full = dfixed_const(10);
  785. disp_clk_request_efficiency.full = dfixed_const(8);
  786. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  787. a.full = dfixed_const(32);
  788. bandwidth.full = dfixed_mul(a, disp_clk);
  789. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  790. return dfixed_trunc(bandwidth);
  791. }
  792. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  793. {
  794. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  795. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  796. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  797. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  798. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  799. }
  800. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  801. {
  802. /* Calculate the display mode Average Bandwidth
  803. * DisplayMode should contain the source and destination dimensions,
  804. * timing, etc.
  805. */
  806. fixed20_12 bpp;
  807. fixed20_12 line_time;
  808. fixed20_12 src_width;
  809. fixed20_12 bandwidth;
  810. fixed20_12 a;
  811. a.full = dfixed_const(1000);
  812. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  813. line_time.full = dfixed_div(line_time, a);
  814. bpp.full = dfixed_const(wm->bytes_per_pixel);
  815. src_width.full = dfixed_const(wm->src_width);
  816. bandwidth.full = dfixed_mul(src_width, bpp);
  817. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  818. bandwidth.full = dfixed_div(bandwidth, line_time);
  819. return dfixed_trunc(bandwidth);
  820. }
  821. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  822. {
  823. /* First calcualte the latency in ns */
  824. u32 mc_latency = 2000; /* 2000 ns. */
  825. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  826. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  827. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  828. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  829. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  830. (wm->num_heads * cursor_line_pair_return_time);
  831. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  832. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  833. fixed20_12 a, b, c;
  834. if (wm->num_heads == 0)
  835. return 0;
  836. a.full = dfixed_const(2);
  837. b.full = dfixed_const(1);
  838. if ((wm->vsc.full > a.full) ||
  839. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  840. (wm->vtaps >= 5) ||
  841. ((wm->vsc.full >= a.full) && wm->interlaced))
  842. max_src_lines_per_dst_line = 4;
  843. else
  844. max_src_lines_per_dst_line = 2;
  845. a.full = dfixed_const(available_bandwidth);
  846. b.full = dfixed_const(wm->num_heads);
  847. a.full = dfixed_div(a, b);
  848. b.full = dfixed_const(1000);
  849. c.full = dfixed_const(wm->disp_clk);
  850. b.full = dfixed_div(c, b);
  851. c.full = dfixed_const(wm->bytes_per_pixel);
  852. b.full = dfixed_mul(b, c);
  853. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  854. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  855. b.full = dfixed_const(1000);
  856. c.full = dfixed_const(lb_fill_bw);
  857. b.full = dfixed_div(c, b);
  858. a.full = dfixed_div(a, b);
  859. line_fill_time = dfixed_trunc(a);
  860. if (line_fill_time < wm->active_time)
  861. return latency;
  862. else
  863. return latency + (line_fill_time - wm->active_time);
  864. }
  865. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  866. {
  867. if (evergreen_average_bandwidth(wm) <=
  868. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  869. return true;
  870. else
  871. return false;
  872. };
  873. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  874. {
  875. if (evergreen_average_bandwidth(wm) <=
  876. (evergreen_available_bandwidth(wm) / wm->num_heads))
  877. return true;
  878. else
  879. return false;
  880. };
  881. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  882. {
  883. u32 lb_partitions = wm->lb_size / wm->src_width;
  884. u32 line_time = wm->active_time + wm->blank_time;
  885. u32 latency_tolerant_lines;
  886. u32 latency_hiding;
  887. fixed20_12 a;
  888. a.full = dfixed_const(1);
  889. if (wm->vsc.full > a.full)
  890. latency_tolerant_lines = 1;
  891. else {
  892. if (lb_partitions <= (wm->vtaps + 1))
  893. latency_tolerant_lines = 1;
  894. else
  895. latency_tolerant_lines = 2;
  896. }
  897. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  898. if (evergreen_latency_watermark(wm) <= latency_hiding)
  899. return true;
  900. else
  901. return false;
  902. }
  903. static void evergreen_program_watermarks(struct radeon_device *rdev,
  904. struct radeon_crtc *radeon_crtc,
  905. u32 lb_size, u32 num_heads)
  906. {
  907. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  908. struct evergreen_wm_params wm;
  909. u32 pixel_period;
  910. u32 line_time = 0;
  911. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  912. u32 priority_a_mark = 0, priority_b_mark = 0;
  913. u32 priority_a_cnt = PRIORITY_OFF;
  914. u32 priority_b_cnt = PRIORITY_OFF;
  915. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  916. u32 tmp, arb_control3;
  917. fixed20_12 a, b, c;
  918. if (radeon_crtc->base.enabled && num_heads && mode) {
  919. pixel_period = 1000000 / (u32)mode->clock;
  920. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  921. priority_a_cnt = 0;
  922. priority_b_cnt = 0;
  923. wm.yclk = rdev->pm.current_mclk * 10;
  924. wm.sclk = rdev->pm.current_sclk * 10;
  925. wm.disp_clk = mode->clock;
  926. wm.src_width = mode->crtc_hdisplay;
  927. wm.active_time = mode->crtc_hdisplay * pixel_period;
  928. wm.blank_time = line_time - wm.active_time;
  929. wm.interlaced = false;
  930. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  931. wm.interlaced = true;
  932. wm.vsc = radeon_crtc->vsc;
  933. wm.vtaps = 1;
  934. if (radeon_crtc->rmx_type != RMX_OFF)
  935. wm.vtaps = 2;
  936. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  937. wm.lb_size = lb_size;
  938. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  939. wm.num_heads = num_heads;
  940. /* set for high clocks */
  941. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  942. /* set for low clocks */
  943. /* wm.yclk = low clk; wm.sclk = low clk */
  944. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  945. /* possibly force display priority to high */
  946. /* should really do this at mode validation time... */
  947. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  948. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  949. !evergreen_check_latency_hiding(&wm) ||
  950. (rdev->disp_priority == 2)) {
  951. DRM_DEBUG_KMS("force priority to high\n");
  952. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  953. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  954. }
  955. a.full = dfixed_const(1000);
  956. b.full = dfixed_const(mode->clock);
  957. b.full = dfixed_div(b, a);
  958. c.full = dfixed_const(latency_watermark_a);
  959. c.full = dfixed_mul(c, b);
  960. c.full = dfixed_mul(c, radeon_crtc->hsc);
  961. c.full = dfixed_div(c, a);
  962. a.full = dfixed_const(16);
  963. c.full = dfixed_div(c, a);
  964. priority_a_mark = dfixed_trunc(c);
  965. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  966. a.full = dfixed_const(1000);
  967. b.full = dfixed_const(mode->clock);
  968. b.full = dfixed_div(b, a);
  969. c.full = dfixed_const(latency_watermark_b);
  970. c.full = dfixed_mul(c, b);
  971. c.full = dfixed_mul(c, radeon_crtc->hsc);
  972. c.full = dfixed_div(c, a);
  973. a.full = dfixed_const(16);
  974. c.full = dfixed_div(c, a);
  975. priority_b_mark = dfixed_trunc(c);
  976. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  977. }
  978. /* select wm A */
  979. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  980. tmp = arb_control3;
  981. tmp &= ~LATENCY_WATERMARK_MASK(3);
  982. tmp |= LATENCY_WATERMARK_MASK(1);
  983. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  984. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  985. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  986. LATENCY_HIGH_WATERMARK(line_time)));
  987. /* select wm B */
  988. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  989. tmp &= ~LATENCY_WATERMARK_MASK(3);
  990. tmp |= LATENCY_WATERMARK_MASK(2);
  991. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  992. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  993. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  994. LATENCY_HIGH_WATERMARK(line_time)));
  995. /* restore original selection */
  996. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  997. /* write the priority marks */
  998. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  999. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  1000. }
  1001. /**
  1002. * evergreen_bandwidth_update - update display watermarks callback.
  1003. *
  1004. * @rdev: radeon_device pointer
  1005. *
  1006. * Update the display watermarks based on the requested mode(s)
  1007. * (evergreen+).
  1008. */
  1009. void evergreen_bandwidth_update(struct radeon_device *rdev)
  1010. {
  1011. struct drm_display_mode *mode0 = NULL;
  1012. struct drm_display_mode *mode1 = NULL;
  1013. u32 num_heads = 0, lb_size;
  1014. int i;
  1015. radeon_update_display_priority(rdev);
  1016. for (i = 0; i < rdev->num_crtc; i++) {
  1017. if (rdev->mode_info.crtcs[i]->base.enabled)
  1018. num_heads++;
  1019. }
  1020. for (i = 0; i < rdev->num_crtc; i += 2) {
  1021. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  1022. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  1023. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  1024. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  1025. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  1026. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  1027. }
  1028. }
  1029. /**
  1030. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  1031. *
  1032. * @rdev: radeon_device pointer
  1033. *
  1034. * Wait for the MC (memory controller) to be idle.
  1035. * (evergreen+).
  1036. * Returns 0 if the MC is idle, -1 if not.
  1037. */
  1038. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  1039. {
  1040. unsigned i;
  1041. u32 tmp;
  1042. for (i = 0; i < rdev->usec_timeout; i++) {
  1043. /* read MC_STATUS */
  1044. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  1045. if (!tmp)
  1046. return 0;
  1047. udelay(1);
  1048. }
  1049. return -1;
  1050. }
  1051. /*
  1052. * GART
  1053. */
  1054. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1055. {
  1056. unsigned i;
  1057. u32 tmp;
  1058. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1059. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1060. for (i = 0; i < rdev->usec_timeout; i++) {
  1061. /* read MC_STATUS */
  1062. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1063. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1064. if (tmp == 2) {
  1065. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1066. return;
  1067. }
  1068. if (tmp) {
  1069. return;
  1070. }
  1071. udelay(1);
  1072. }
  1073. }
  1074. static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1075. {
  1076. u32 tmp;
  1077. int r;
  1078. if (rdev->gart.robj == NULL) {
  1079. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1080. return -EINVAL;
  1081. }
  1082. r = radeon_gart_table_vram_pin(rdev);
  1083. if (r)
  1084. return r;
  1085. radeon_gart_restore(rdev);
  1086. /* Setup L2 cache */
  1087. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1088. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1089. EFFECTIVE_L2_QUEUE_SIZE(7));
  1090. WREG32(VM_L2_CNTL2, 0);
  1091. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1092. /* Setup TLB control */
  1093. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1094. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1095. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1096. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1097. if (rdev->flags & RADEON_IS_IGP) {
  1098. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1099. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1100. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1101. } else {
  1102. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1103. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1104. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1105. if ((rdev->family == CHIP_JUNIPER) ||
  1106. (rdev->family == CHIP_CYPRESS) ||
  1107. (rdev->family == CHIP_HEMLOCK) ||
  1108. (rdev->family == CHIP_BARTS))
  1109. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1110. }
  1111. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1112. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1113. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1114. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1115. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1116. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1117. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1118. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1119. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1120. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1121. (u32)(rdev->dummy_page.addr >> 12));
  1122. WREG32(VM_CONTEXT1_CNTL, 0);
  1123. evergreen_pcie_gart_tlb_flush(rdev);
  1124. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1125. (unsigned)(rdev->mc.gtt_size >> 20),
  1126. (unsigned long long)rdev->gart.table_addr);
  1127. rdev->gart.ready = true;
  1128. return 0;
  1129. }
  1130. static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1131. {
  1132. u32 tmp;
  1133. /* Disable all tables */
  1134. WREG32(VM_CONTEXT0_CNTL, 0);
  1135. WREG32(VM_CONTEXT1_CNTL, 0);
  1136. /* Setup L2 cache */
  1137. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1138. EFFECTIVE_L2_QUEUE_SIZE(7));
  1139. WREG32(VM_L2_CNTL2, 0);
  1140. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1141. /* Setup TLB control */
  1142. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1143. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1144. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1145. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1146. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1147. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1148. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1149. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1150. radeon_gart_table_vram_unpin(rdev);
  1151. }
  1152. static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1153. {
  1154. evergreen_pcie_gart_disable(rdev);
  1155. radeon_gart_table_vram_free(rdev);
  1156. radeon_gart_fini(rdev);
  1157. }
  1158. static void evergreen_agp_enable(struct radeon_device *rdev)
  1159. {
  1160. u32 tmp;
  1161. /* Setup L2 cache */
  1162. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1163. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1164. EFFECTIVE_L2_QUEUE_SIZE(7));
  1165. WREG32(VM_L2_CNTL2, 0);
  1166. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1167. /* Setup TLB control */
  1168. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1169. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1170. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1171. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1172. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1173. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1174. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1175. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1176. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1177. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1178. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1179. WREG32(VM_CONTEXT0_CNTL, 0);
  1180. WREG32(VM_CONTEXT1_CNTL, 0);
  1181. }
  1182. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1183. {
  1184. u32 crtc_enabled, tmp, frame_count, blackout;
  1185. int i, j;
  1186. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1187. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1188. /* disable VGA render */
  1189. WREG32(VGA_RENDER_CONTROL, 0);
  1190. /* blank the display controllers */
  1191. for (i = 0; i < rdev->num_crtc; i++) {
  1192. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1193. if (crtc_enabled) {
  1194. save->crtc_enabled[i] = true;
  1195. if (ASIC_IS_DCE6(rdev)) {
  1196. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1197. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1198. radeon_wait_for_vblank(rdev, i);
  1199. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1200. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1201. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1202. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1203. }
  1204. } else {
  1205. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1206. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1207. radeon_wait_for_vblank(rdev, i);
  1208. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1209. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1210. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1211. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1212. }
  1213. }
  1214. /* wait for the next frame */
  1215. frame_count = radeon_get_vblank_counter(rdev, i);
  1216. for (j = 0; j < rdev->usec_timeout; j++) {
  1217. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1218. break;
  1219. udelay(1);
  1220. }
  1221. } else {
  1222. save->crtc_enabled[i] = false;
  1223. }
  1224. }
  1225. radeon_mc_wait_for_idle(rdev);
  1226. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1227. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1228. /* Block CPU access */
  1229. WREG32(BIF_FB_EN, 0);
  1230. /* blackout the MC */
  1231. blackout &= ~BLACKOUT_MODE_MASK;
  1232. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1233. }
  1234. /* wait for the MC to settle */
  1235. udelay(100);
  1236. }
  1237. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1238. {
  1239. u32 tmp, frame_count;
  1240. int i, j;
  1241. /* update crtc base addresses */
  1242. for (i = 0; i < rdev->num_crtc; i++) {
  1243. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1244. upper_32_bits(rdev->mc.vram_start));
  1245. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1246. upper_32_bits(rdev->mc.vram_start));
  1247. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1248. (u32)rdev->mc.vram_start);
  1249. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1250. (u32)rdev->mc.vram_start);
  1251. }
  1252. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1253. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1254. /* unblackout the MC */
  1255. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1256. tmp &= ~BLACKOUT_MODE_MASK;
  1257. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1258. /* allow CPU access */
  1259. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1260. for (i = 0; i < rdev->num_crtc; i++) {
  1261. if (save->crtc_enabled[i]) {
  1262. if (ASIC_IS_DCE6(rdev)) {
  1263. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1264. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1265. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1266. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1267. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1268. } else {
  1269. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1270. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1271. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1272. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1273. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1274. }
  1275. /* wait for the next frame */
  1276. frame_count = radeon_get_vblank_counter(rdev, i);
  1277. for (j = 0; j < rdev->usec_timeout; j++) {
  1278. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1279. break;
  1280. udelay(1);
  1281. }
  1282. }
  1283. }
  1284. /* Unlock vga access */
  1285. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1286. mdelay(1);
  1287. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1288. }
  1289. void evergreen_mc_program(struct radeon_device *rdev)
  1290. {
  1291. struct evergreen_mc_save save;
  1292. u32 tmp;
  1293. int i, j;
  1294. /* Initialize HDP */
  1295. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1296. WREG32((0x2c14 + j), 0x00000000);
  1297. WREG32((0x2c18 + j), 0x00000000);
  1298. WREG32((0x2c1c + j), 0x00000000);
  1299. WREG32((0x2c20 + j), 0x00000000);
  1300. WREG32((0x2c24 + j), 0x00000000);
  1301. }
  1302. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1303. evergreen_mc_stop(rdev, &save);
  1304. if (evergreen_mc_wait_for_idle(rdev)) {
  1305. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1306. }
  1307. /* Lockout access through VGA aperture*/
  1308. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1309. /* Update configuration */
  1310. if (rdev->flags & RADEON_IS_AGP) {
  1311. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1312. /* VRAM before AGP */
  1313. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1314. rdev->mc.vram_start >> 12);
  1315. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1316. rdev->mc.gtt_end >> 12);
  1317. } else {
  1318. /* VRAM after AGP */
  1319. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1320. rdev->mc.gtt_start >> 12);
  1321. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1322. rdev->mc.vram_end >> 12);
  1323. }
  1324. } else {
  1325. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1326. rdev->mc.vram_start >> 12);
  1327. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1328. rdev->mc.vram_end >> 12);
  1329. }
  1330. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1331. /* llano/ontario only */
  1332. if ((rdev->family == CHIP_PALM) ||
  1333. (rdev->family == CHIP_SUMO) ||
  1334. (rdev->family == CHIP_SUMO2)) {
  1335. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1336. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1337. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1338. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1339. }
  1340. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1341. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1342. WREG32(MC_VM_FB_LOCATION, tmp);
  1343. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1344. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1345. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1346. if (rdev->flags & RADEON_IS_AGP) {
  1347. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1348. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1349. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1350. } else {
  1351. WREG32(MC_VM_AGP_BASE, 0);
  1352. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1353. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1354. }
  1355. if (evergreen_mc_wait_for_idle(rdev)) {
  1356. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1357. }
  1358. evergreen_mc_resume(rdev, &save);
  1359. /* we need to own VRAM, so turn off the VGA renderer here
  1360. * to stop it overwriting our objects */
  1361. rv515_vga_render_disable(rdev);
  1362. }
  1363. /*
  1364. * CP.
  1365. */
  1366. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1367. {
  1368. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1369. u32 next_rptr;
  1370. /* set to DX10/11 mode */
  1371. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1372. radeon_ring_write(ring, 1);
  1373. if (ring->rptr_save_reg) {
  1374. next_rptr = ring->wptr + 3 + 4;
  1375. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1376. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1377. PACKET3_SET_CONFIG_REG_START) >> 2));
  1378. radeon_ring_write(ring, next_rptr);
  1379. } else if (rdev->wb.enabled) {
  1380. next_rptr = ring->wptr + 5 + 4;
  1381. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1382. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1383. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1384. radeon_ring_write(ring, next_rptr);
  1385. radeon_ring_write(ring, 0);
  1386. }
  1387. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1388. radeon_ring_write(ring,
  1389. #ifdef __BIG_ENDIAN
  1390. (2 << 0) |
  1391. #endif
  1392. (ib->gpu_addr & 0xFFFFFFFC));
  1393. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1394. radeon_ring_write(ring, ib->length_dw);
  1395. }
  1396. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1397. {
  1398. const __be32 *fw_data;
  1399. int i;
  1400. if (!rdev->me_fw || !rdev->pfp_fw)
  1401. return -EINVAL;
  1402. r700_cp_stop(rdev);
  1403. WREG32(CP_RB_CNTL,
  1404. #ifdef __BIG_ENDIAN
  1405. BUF_SWAP_32BIT |
  1406. #endif
  1407. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1408. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1409. WREG32(CP_PFP_UCODE_ADDR, 0);
  1410. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1411. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1412. WREG32(CP_PFP_UCODE_ADDR, 0);
  1413. fw_data = (const __be32 *)rdev->me_fw->data;
  1414. WREG32(CP_ME_RAM_WADDR, 0);
  1415. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1416. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1417. WREG32(CP_PFP_UCODE_ADDR, 0);
  1418. WREG32(CP_ME_RAM_WADDR, 0);
  1419. WREG32(CP_ME_RAM_RADDR, 0);
  1420. return 0;
  1421. }
  1422. static int evergreen_cp_start(struct radeon_device *rdev)
  1423. {
  1424. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1425. int r, i;
  1426. uint32_t cp_me;
  1427. r = radeon_ring_lock(rdev, ring, 7);
  1428. if (r) {
  1429. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1430. return r;
  1431. }
  1432. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1433. radeon_ring_write(ring, 0x1);
  1434. radeon_ring_write(ring, 0x0);
  1435. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1436. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1437. radeon_ring_write(ring, 0);
  1438. radeon_ring_write(ring, 0);
  1439. radeon_ring_unlock_commit(rdev, ring);
  1440. cp_me = 0xff;
  1441. WREG32(CP_ME_CNTL, cp_me);
  1442. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1443. if (r) {
  1444. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1445. return r;
  1446. }
  1447. /* setup clear context state */
  1448. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1449. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1450. for (i = 0; i < evergreen_default_size; i++)
  1451. radeon_ring_write(ring, evergreen_default_state[i]);
  1452. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1453. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1454. /* set clear context state */
  1455. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1456. radeon_ring_write(ring, 0);
  1457. /* SQ_VTX_BASE_VTX_LOC */
  1458. radeon_ring_write(ring, 0xc0026f00);
  1459. radeon_ring_write(ring, 0x00000000);
  1460. radeon_ring_write(ring, 0x00000000);
  1461. radeon_ring_write(ring, 0x00000000);
  1462. /* Clear consts */
  1463. radeon_ring_write(ring, 0xc0036f00);
  1464. radeon_ring_write(ring, 0x00000bc4);
  1465. radeon_ring_write(ring, 0xffffffff);
  1466. radeon_ring_write(ring, 0xffffffff);
  1467. radeon_ring_write(ring, 0xffffffff);
  1468. radeon_ring_write(ring, 0xc0026900);
  1469. radeon_ring_write(ring, 0x00000316);
  1470. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1471. radeon_ring_write(ring, 0x00000010); /* */
  1472. radeon_ring_unlock_commit(rdev, ring);
  1473. return 0;
  1474. }
  1475. static int evergreen_cp_resume(struct radeon_device *rdev)
  1476. {
  1477. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1478. u32 tmp;
  1479. u32 rb_bufsz;
  1480. int r;
  1481. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1482. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1483. SOFT_RESET_PA |
  1484. SOFT_RESET_SH |
  1485. SOFT_RESET_VGT |
  1486. SOFT_RESET_SPI |
  1487. SOFT_RESET_SX));
  1488. RREG32(GRBM_SOFT_RESET);
  1489. mdelay(15);
  1490. WREG32(GRBM_SOFT_RESET, 0);
  1491. RREG32(GRBM_SOFT_RESET);
  1492. /* Set ring buffer size */
  1493. rb_bufsz = drm_order(ring->ring_size / 8);
  1494. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1495. #ifdef __BIG_ENDIAN
  1496. tmp |= BUF_SWAP_32BIT;
  1497. #endif
  1498. WREG32(CP_RB_CNTL, tmp);
  1499. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1500. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1501. /* Set the write pointer delay */
  1502. WREG32(CP_RB_WPTR_DELAY, 0);
  1503. /* Initialize the ring buffer's read and write pointers */
  1504. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1505. WREG32(CP_RB_RPTR_WR, 0);
  1506. ring->wptr = 0;
  1507. WREG32(CP_RB_WPTR, ring->wptr);
  1508. /* set the wb address whether it's enabled or not */
  1509. WREG32(CP_RB_RPTR_ADDR,
  1510. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1511. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1512. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1513. if (rdev->wb.enabled)
  1514. WREG32(SCRATCH_UMSK, 0xff);
  1515. else {
  1516. tmp |= RB_NO_UPDATE;
  1517. WREG32(SCRATCH_UMSK, 0);
  1518. }
  1519. mdelay(1);
  1520. WREG32(CP_RB_CNTL, tmp);
  1521. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1522. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1523. ring->rptr = RREG32(CP_RB_RPTR);
  1524. evergreen_cp_start(rdev);
  1525. ring->ready = true;
  1526. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1527. if (r) {
  1528. ring->ready = false;
  1529. return r;
  1530. }
  1531. return 0;
  1532. }
  1533. /*
  1534. * Core functions
  1535. */
  1536. static void evergreen_gpu_init(struct radeon_device *rdev)
  1537. {
  1538. u32 gb_addr_config;
  1539. u32 mc_shared_chmap, mc_arb_ramcfg;
  1540. u32 sx_debug_1;
  1541. u32 smx_dc_ctl0;
  1542. u32 sq_config;
  1543. u32 sq_lds_resource_mgmt;
  1544. u32 sq_gpr_resource_mgmt_1;
  1545. u32 sq_gpr_resource_mgmt_2;
  1546. u32 sq_gpr_resource_mgmt_3;
  1547. u32 sq_thread_resource_mgmt;
  1548. u32 sq_thread_resource_mgmt_2;
  1549. u32 sq_stack_resource_mgmt_1;
  1550. u32 sq_stack_resource_mgmt_2;
  1551. u32 sq_stack_resource_mgmt_3;
  1552. u32 vgt_cache_invalidation;
  1553. u32 hdp_host_path_cntl, tmp;
  1554. u32 disabled_rb_mask;
  1555. int i, j, num_shader_engines, ps_thread_count;
  1556. switch (rdev->family) {
  1557. case CHIP_CYPRESS:
  1558. case CHIP_HEMLOCK:
  1559. rdev->config.evergreen.num_ses = 2;
  1560. rdev->config.evergreen.max_pipes = 4;
  1561. rdev->config.evergreen.max_tile_pipes = 8;
  1562. rdev->config.evergreen.max_simds = 10;
  1563. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1564. rdev->config.evergreen.max_gprs = 256;
  1565. rdev->config.evergreen.max_threads = 248;
  1566. rdev->config.evergreen.max_gs_threads = 32;
  1567. rdev->config.evergreen.max_stack_entries = 512;
  1568. rdev->config.evergreen.sx_num_of_sets = 4;
  1569. rdev->config.evergreen.sx_max_export_size = 256;
  1570. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1571. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1572. rdev->config.evergreen.max_hw_contexts = 8;
  1573. rdev->config.evergreen.sq_num_cf_insts = 2;
  1574. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1575. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1576. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1577. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1578. break;
  1579. case CHIP_JUNIPER:
  1580. rdev->config.evergreen.num_ses = 1;
  1581. rdev->config.evergreen.max_pipes = 4;
  1582. rdev->config.evergreen.max_tile_pipes = 4;
  1583. rdev->config.evergreen.max_simds = 10;
  1584. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1585. rdev->config.evergreen.max_gprs = 256;
  1586. rdev->config.evergreen.max_threads = 248;
  1587. rdev->config.evergreen.max_gs_threads = 32;
  1588. rdev->config.evergreen.max_stack_entries = 512;
  1589. rdev->config.evergreen.sx_num_of_sets = 4;
  1590. rdev->config.evergreen.sx_max_export_size = 256;
  1591. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1592. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1593. rdev->config.evergreen.max_hw_contexts = 8;
  1594. rdev->config.evergreen.sq_num_cf_insts = 2;
  1595. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1596. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1597. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1598. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1599. break;
  1600. case CHIP_REDWOOD:
  1601. rdev->config.evergreen.num_ses = 1;
  1602. rdev->config.evergreen.max_pipes = 4;
  1603. rdev->config.evergreen.max_tile_pipes = 4;
  1604. rdev->config.evergreen.max_simds = 5;
  1605. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1606. rdev->config.evergreen.max_gprs = 256;
  1607. rdev->config.evergreen.max_threads = 248;
  1608. rdev->config.evergreen.max_gs_threads = 32;
  1609. rdev->config.evergreen.max_stack_entries = 256;
  1610. rdev->config.evergreen.sx_num_of_sets = 4;
  1611. rdev->config.evergreen.sx_max_export_size = 256;
  1612. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1613. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1614. rdev->config.evergreen.max_hw_contexts = 8;
  1615. rdev->config.evergreen.sq_num_cf_insts = 2;
  1616. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1617. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1618. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1619. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1620. break;
  1621. case CHIP_CEDAR:
  1622. default:
  1623. rdev->config.evergreen.num_ses = 1;
  1624. rdev->config.evergreen.max_pipes = 2;
  1625. rdev->config.evergreen.max_tile_pipes = 2;
  1626. rdev->config.evergreen.max_simds = 2;
  1627. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1628. rdev->config.evergreen.max_gprs = 256;
  1629. rdev->config.evergreen.max_threads = 192;
  1630. rdev->config.evergreen.max_gs_threads = 16;
  1631. rdev->config.evergreen.max_stack_entries = 256;
  1632. rdev->config.evergreen.sx_num_of_sets = 4;
  1633. rdev->config.evergreen.sx_max_export_size = 128;
  1634. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1635. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1636. rdev->config.evergreen.max_hw_contexts = 4;
  1637. rdev->config.evergreen.sq_num_cf_insts = 1;
  1638. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1639. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1640. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1641. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1642. break;
  1643. case CHIP_PALM:
  1644. rdev->config.evergreen.num_ses = 1;
  1645. rdev->config.evergreen.max_pipes = 2;
  1646. rdev->config.evergreen.max_tile_pipes = 2;
  1647. rdev->config.evergreen.max_simds = 2;
  1648. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1649. rdev->config.evergreen.max_gprs = 256;
  1650. rdev->config.evergreen.max_threads = 192;
  1651. rdev->config.evergreen.max_gs_threads = 16;
  1652. rdev->config.evergreen.max_stack_entries = 256;
  1653. rdev->config.evergreen.sx_num_of_sets = 4;
  1654. rdev->config.evergreen.sx_max_export_size = 128;
  1655. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1656. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1657. rdev->config.evergreen.max_hw_contexts = 4;
  1658. rdev->config.evergreen.sq_num_cf_insts = 1;
  1659. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1660. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1661. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1662. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1663. break;
  1664. case CHIP_SUMO:
  1665. rdev->config.evergreen.num_ses = 1;
  1666. rdev->config.evergreen.max_pipes = 4;
  1667. rdev->config.evergreen.max_tile_pipes = 4;
  1668. if (rdev->pdev->device == 0x9648)
  1669. rdev->config.evergreen.max_simds = 3;
  1670. else if ((rdev->pdev->device == 0x9647) ||
  1671. (rdev->pdev->device == 0x964a))
  1672. rdev->config.evergreen.max_simds = 4;
  1673. else
  1674. rdev->config.evergreen.max_simds = 5;
  1675. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1676. rdev->config.evergreen.max_gprs = 256;
  1677. rdev->config.evergreen.max_threads = 248;
  1678. rdev->config.evergreen.max_gs_threads = 32;
  1679. rdev->config.evergreen.max_stack_entries = 256;
  1680. rdev->config.evergreen.sx_num_of_sets = 4;
  1681. rdev->config.evergreen.sx_max_export_size = 256;
  1682. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1683. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1684. rdev->config.evergreen.max_hw_contexts = 8;
  1685. rdev->config.evergreen.sq_num_cf_insts = 2;
  1686. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1687. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1688. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1689. gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
  1690. break;
  1691. case CHIP_SUMO2:
  1692. rdev->config.evergreen.num_ses = 1;
  1693. rdev->config.evergreen.max_pipes = 4;
  1694. rdev->config.evergreen.max_tile_pipes = 4;
  1695. rdev->config.evergreen.max_simds = 2;
  1696. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1697. rdev->config.evergreen.max_gprs = 256;
  1698. rdev->config.evergreen.max_threads = 248;
  1699. rdev->config.evergreen.max_gs_threads = 32;
  1700. rdev->config.evergreen.max_stack_entries = 512;
  1701. rdev->config.evergreen.sx_num_of_sets = 4;
  1702. rdev->config.evergreen.sx_max_export_size = 256;
  1703. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1704. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1705. rdev->config.evergreen.max_hw_contexts = 8;
  1706. rdev->config.evergreen.sq_num_cf_insts = 2;
  1707. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1708. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1709. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1710. gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
  1711. break;
  1712. case CHIP_BARTS:
  1713. rdev->config.evergreen.num_ses = 2;
  1714. rdev->config.evergreen.max_pipes = 4;
  1715. rdev->config.evergreen.max_tile_pipes = 8;
  1716. rdev->config.evergreen.max_simds = 7;
  1717. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1718. rdev->config.evergreen.max_gprs = 256;
  1719. rdev->config.evergreen.max_threads = 248;
  1720. rdev->config.evergreen.max_gs_threads = 32;
  1721. rdev->config.evergreen.max_stack_entries = 512;
  1722. rdev->config.evergreen.sx_num_of_sets = 4;
  1723. rdev->config.evergreen.sx_max_export_size = 256;
  1724. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1725. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1726. rdev->config.evergreen.max_hw_contexts = 8;
  1727. rdev->config.evergreen.sq_num_cf_insts = 2;
  1728. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1729. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1730. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1731. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1732. break;
  1733. case CHIP_TURKS:
  1734. rdev->config.evergreen.num_ses = 1;
  1735. rdev->config.evergreen.max_pipes = 4;
  1736. rdev->config.evergreen.max_tile_pipes = 4;
  1737. rdev->config.evergreen.max_simds = 6;
  1738. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1739. rdev->config.evergreen.max_gprs = 256;
  1740. rdev->config.evergreen.max_threads = 248;
  1741. rdev->config.evergreen.max_gs_threads = 32;
  1742. rdev->config.evergreen.max_stack_entries = 256;
  1743. rdev->config.evergreen.sx_num_of_sets = 4;
  1744. rdev->config.evergreen.sx_max_export_size = 256;
  1745. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1746. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1747. rdev->config.evergreen.max_hw_contexts = 8;
  1748. rdev->config.evergreen.sq_num_cf_insts = 2;
  1749. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1750. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1751. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1752. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1753. break;
  1754. case CHIP_CAICOS:
  1755. rdev->config.evergreen.num_ses = 1;
  1756. rdev->config.evergreen.max_pipes = 2;
  1757. rdev->config.evergreen.max_tile_pipes = 2;
  1758. rdev->config.evergreen.max_simds = 2;
  1759. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1760. rdev->config.evergreen.max_gprs = 256;
  1761. rdev->config.evergreen.max_threads = 192;
  1762. rdev->config.evergreen.max_gs_threads = 16;
  1763. rdev->config.evergreen.max_stack_entries = 256;
  1764. rdev->config.evergreen.sx_num_of_sets = 4;
  1765. rdev->config.evergreen.sx_max_export_size = 128;
  1766. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1767. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1768. rdev->config.evergreen.max_hw_contexts = 4;
  1769. rdev->config.evergreen.sq_num_cf_insts = 1;
  1770. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1771. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1772. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1773. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1774. break;
  1775. }
  1776. /* Initialize HDP */
  1777. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1778. WREG32((0x2c14 + j), 0x00000000);
  1779. WREG32((0x2c18 + j), 0x00000000);
  1780. WREG32((0x2c1c + j), 0x00000000);
  1781. WREG32((0x2c20 + j), 0x00000000);
  1782. WREG32((0x2c24 + j), 0x00000000);
  1783. }
  1784. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1785. evergreen_fix_pci_max_read_req_size(rdev);
  1786. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1787. if ((rdev->family == CHIP_PALM) ||
  1788. (rdev->family == CHIP_SUMO) ||
  1789. (rdev->family == CHIP_SUMO2))
  1790. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1791. else
  1792. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1793. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1794. * not have bank info, so create a custom tiling dword.
  1795. * bits 3:0 num_pipes
  1796. * bits 7:4 num_banks
  1797. * bits 11:8 group_size
  1798. * bits 15:12 row_size
  1799. */
  1800. rdev->config.evergreen.tile_config = 0;
  1801. switch (rdev->config.evergreen.max_tile_pipes) {
  1802. case 1:
  1803. default:
  1804. rdev->config.evergreen.tile_config |= (0 << 0);
  1805. break;
  1806. case 2:
  1807. rdev->config.evergreen.tile_config |= (1 << 0);
  1808. break;
  1809. case 4:
  1810. rdev->config.evergreen.tile_config |= (2 << 0);
  1811. break;
  1812. case 8:
  1813. rdev->config.evergreen.tile_config |= (3 << 0);
  1814. break;
  1815. }
  1816. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1817. if (rdev->flags & RADEON_IS_IGP)
  1818. rdev->config.evergreen.tile_config |= 1 << 4;
  1819. else {
  1820. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1821. case 0: /* four banks */
  1822. rdev->config.evergreen.tile_config |= 0 << 4;
  1823. break;
  1824. case 1: /* eight banks */
  1825. rdev->config.evergreen.tile_config |= 1 << 4;
  1826. break;
  1827. case 2: /* sixteen banks */
  1828. default:
  1829. rdev->config.evergreen.tile_config |= 2 << 4;
  1830. break;
  1831. }
  1832. }
  1833. rdev->config.evergreen.tile_config |= 0 << 8;
  1834. rdev->config.evergreen.tile_config |=
  1835. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1836. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1837. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1838. u32 efuse_straps_4;
  1839. u32 efuse_straps_3;
  1840. WREG32(RCU_IND_INDEX, 0x204);
  1841. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1842. WREG32(RCU_IND_INDEX, 0x203);
  1843. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1844. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1845. ((efuse_straps_3 & 0xf0000000) >> 28));
  1846. } else {
  1847. tmp = 0;
  1848. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1849. u32 rb_disable_bitmap;
  1850. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1851. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1852. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1853. tmp <<= 4;
  1854. tmp |= rb_disable_bitmap;
  1855. }
  1856. }
  1857. /* enabled rb are just the one not disabled :) */
  1858. disabled_rb_mask = tmp;
  1859. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1860. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1861. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1862. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1863. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1864. WREG32(DMA_TILING_CONFIG, gb_addr_config);
  1865. if ((rdev->config.evergreen.max_backends == 1) &&
  1866. (rdev->flags & RADEON_IS_IGP)) {
  1867. if ((disabled_rb_mask & 3) == 1) {
  1868. /* RB0 disabled, RB1 enabled */
  1869. tmp = 0x11111111;
  1870. } else {
  1871. /* RB1 disabled, RB0 enabled */
  1872. tmp = 0x00000000;
  1873. }
  1874. } else {
  1875. tmp = gb_addr_config & NUM_PIPES_MASK;
  1876. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1877. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1878. }
  1879. WREG32(GB_BACKEND_MAP, tmp);
  1880. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1881. WREG32(CGTS_TCC_DISABLE, 0);
  1882. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1883. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1884. /* set HW defaults for 3D engine */
  1885. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1886. ROQ_IB2_START(0x2b)));
  1887. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1888. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1889. SYNC_GRADIENT |
  1890. SYNC_WALKER |
  1891. SYNC_ALIGNER));
  1892. sx_debug_1 = RREG32(SX_DEBUG_1);
  1893. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1894. WREG32(SX_DEBUG_1, sx_debug_1);
  1895. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1896. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1897. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1898. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1899. if (rdev->family <= CHIP_SUMO2)
  1900. WREG32(SMX_SAR_CTL0, 0x00010000);
  1901. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1902. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1903. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1904. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1905. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1906. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1907. WREG32(VGT_NUM_INSTANCES, 1);
  1908. WREG32(SPI_CONFIG_CNTL, 0);
  1909. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1910. WREG32(CP_PERFMON_CNTL, 0);
  1911. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1912. FETCH_FIFO_HIWATER(0x4) |
  1913. DONE_FIFO_HIWATER(0xe0) |
  1914. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1915. sq_config = RREG32(SQ_CONFIG);
  1916. sq_config &= ~(PS_PRIO(3) |
  1917. VS_PRIO(3) |
  1918. GS_PRIO(3) |
  1919. ES_PRIO(3));
  1920. sq_config |= (VC_ENABLE |
  1921. EXPORT_SRC_C |
  1922. PS_PRIO(0) |
  1923. VS_PRIO(1) |
  1924. GS_PRIO(2) |
  1925. ES_PRIO(3));
  1926. switch (rdev->family) {
  1927. case CHIP_CEDAR:
  1928. case CHIP_PALM:
  1929. case CHIP_SUMO:
  1930. case CHIP_SUMO2:
  1931. case CHIP_CAICOS:
  1932. /* no vertex cache */
  1933. sq_config &= ~VC_ENABLE;
  1934. break;
  1935. default:
  1936. break;
  1937. }
  1938. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1939. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1940. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1941. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1942. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1943. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1944. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1945. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1946. switch (rdev->family) {
  1947. case CHIP_CEDAR:
  1948. case CHIP_PALM:
  1949. case CHIP_SUMO:
  1950. case CHIP_SUMO2:
  1951. ps_thread_count = 96;
  1952. break;
  1953. default:
  1954. ps_thread_count = 128;
  1955. break;
  1956. }
  1957. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1958. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1959. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1960. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1961. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1962. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1963. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1964. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1965. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1966. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1967. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1968. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1969. WREG32(SQ_CONFIG, sq_config);
  1970. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1971. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1972. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1973. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1974. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1975. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1976. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1977. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1978. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1979. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1980. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1981. FORCE_EOV_MAX_REZ_CNT(255)));
  1982. switch (rdev->family) {
  1983. case CHIP_CEDAR:
  1984. case CHIP_PALM:
  1985. case CHIP_SUMO:
  1986. case CHIP_SUMO2:
  1987. case CHIP_CAICOS:
  1988. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1989. break;
  1990. default:
  1991. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1992. break;
  1993. }
  1994. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1995. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1996. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1997. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1998. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1999. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2000. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2001. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2002. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2003. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2004. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2005. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2006. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2007. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2008. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2009. /* clear render buffer base addresses */
  2010. WREG32(CB_COLOR0_BASE, 0);
  2011. WREG32(CB_COLOR1_BASE, 0);
  2012. WREG32(CB_COLOR2_BASE, 0);
  2013. WREG32(CB_COLOR3_BASE, 0);
  2014. WREG32(CB_COLOR4_BASE, 0);
  2015. WREG32(CB_COLOR5_BASE, 0);
  2016. WREG32(CB_COLOR6_BASE, 0);
  2017. WREG32(CB_COLOR7_BASE, 0);
  2018. WREG32(CB_COLOR8_BASE, 0);
  2019. WREG32(CB_COLOR9_BASE, 0);
  2020. WREG32(CB_COLOR10_BASE, 0);
  2021. WREG32(CB_COLOR11_BASE, 0);
  2022. /* set the shader const cache sizes to 0 */
  2023. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2024. WREG32(i, 0);
  2025. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2026. WREG32(i, 0);
  2027. tmp = RREG32(HDP_MISC_CNTL);
  2028. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2029. WREG32(HDP_MISC_CNTL, tmp);
  2030. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2031. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2032. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2033. udelay(50);
  2034. }
  2035. int evergreen_mc_init(struct radeon_device *rdev)
  2036. {
  2037. u32 tmp;
  2038. int chansize, numchan;
  2039. /* Get VRAM informations */
  2040. rdev->mc.vram_is_ddr = true;
  2041. if ((rdev->family == CHIP_PALM) ||
  2042. (rdev->family == CHIP_SUMO) ||
  2043. (rdev->family == CHIP_SUMO2))
  2044. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2045. else
  2046. tmp = RREG32(MC_ARB_RAMCFG);
  2047. if (tmp & CHANSIZE_OVERRIDE) {
  2048. chansize = 16;
  2049. } else if (tmp & CHANSIZE_MASK) {
  2050. chansize = 64;
  2051. } else {
  2052. chansize = 32;
  2053. }
  2054. tmp = RREG32(MC_SHARED_CHMAP);
  2055. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2056. case 0:
  2057. default:
  2058. numchan = 1;
  2059. break;
  2060. case 1:
  2061. numchan = 2;
  2062. break;
  2063. case 2:
  2064. numchan = 4;
  2065. break;
  2066. case 3:
  2067. numchan = 8;
  2068. break;
  2069. }
  2070. rdev->mc.vram_width = numchan * chansize;
  2071. /* Could aper size report 0 ? */
  2072. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2073. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2074. /* Setup GPU memory space */
  2075. if ((rdev->family == CHIP_PALM) ||
  2076. (rdev->family == CHIP_SUMO) ||
  2077. (rdev->family == CHIP_SUMO2)) {
  2078. /* size in bytes on fusion */
  2079. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2080. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2081. } else {
  2082. /* size in MB on evergreen/cayman/tn */
  2083. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2084. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2085. }
  2086. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2087. r700_vram_gtt_location(rdev, &rdev->mc);
  2088. radeon_update_bandwidth_info(rdev);
  2089. return 0;
  2090. }
  2091. void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
  2092. {
  2093. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  2094. RREG32(GRBM_STATUS));
  2095. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  2096. RREG32(GRBM_STATUS_SE0));
  2097. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  2098. RREG32(GRBM_STATUS_SE1));
  2099. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  2100. RREG32(SRBM_STATUS));
  2101. dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
  2102. RREG32(SRBM_STATUS2));
  2103. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2104. RREG32(CP_STALLED_STAT1));
  2105. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2106. RREG32(CP_STALLED_STAT2));
  2107. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2108. RREG32(CP_BUSY_STAT));
  2109. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2110. RREG32(CP_STAT));
  2111. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  2112. RREG32(DMA_STATUS_REG));
  2113. if (rdev->family >= CHIP_CAYMAN) {
  2114. dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
  2115. RREG32(DMA_STATUS_REG + 0x800));
  2116. }
  2117. }
  2118. bool evergreen_is_display_hung(struct radeon_device *rdev)
  2119. {
  2120. u32 crtc_hung = 0;
  2121. u32 crtc_status[6];
  2122. u32 i, j, tmp;
  2123. for (i = 0; i < rdev->num_crtc; i++) {
  2124. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
  2125. crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2126. crtc_hung |= (1 << i);
  2127. }
  2128. }
  2129. for (j = 0; j < 10; j++) {
  2130. for (i = 0; i < rdev->num_crtc; i++) {
  2131. if (crtc_hung & (1 << i)) {
  2132. tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2133. if (tmp != crtc_status[i])
  2134. crtc_hung &= ~(1 << i);
  2135. }
  2136. }
  2137. if (crtc_hung == 0)
  2138. return false;
  2139. udelay(100);
  2140. }
  2141. return true;
  2142. }
  2143. static u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
  2144. {
  2145. u32 reset_mask = 0;
  2146. u32 tmp;
  2147. /* GRBM_STATUS */
  2148. tmp = RREG32(GRBM_STATUS);
  2149. if (tmp & (PA_BUSY | SC_BUSY |
  2150. SH_BUSY | SX_BUSY |
  2151. TA_BUSY | VGT_BUSY |
  2152. DB_BUSY | CB_BUSY |
  2153. SPI_BUSY | VGT_BUSY_NO_DMA))
  2154. reset_mask |= RADEON_RESET_GFX;
  2155. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2156. CP_BUSY | CP_COHERENCY_BUSY))
  2157. reset_mask |= RADEON_RESET_CP;
  2158. if (tmp & GRBM_EE_BUSY)
  2159. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2160. /* DMA_STATUS_REG */
  2161. tmp = RREG32(DMA_STATUS_REG);
  2162. if (!(tmp & DMA_IDLE))
  2163. reset_mask |= RADEON_RESET_DMA;
  2164. /* SRBM_STATUS2 */
  2165. tmp = RREG32(SRBM_STATUS2);
  2166. if (tmp & DMA_BUSY)
  2167. reset_mask |= RADEON_RESET_DMA;
  2168. /* SRBM_STATUS */
  2169. tmp = RREG32(SRBM_STATUS);
  2170. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2171. reset_mask |= RADEON_RESET_RLC;
  2172. if (tmp & IH_BUSY)
  2173. reset_mask |= RADEON_RESET_IH;
  2174. if (tmp & SEM_BUSY)
  2175. reset_mask |= RADEON_RESET_SEM;
  2176. if (tmp & GRBM_RQ_PENDING)
  2177. reset_mask |= RADEON_RESET_GRBM;
  2178. if (tmp & VMC_BUSY)
  2179. reset_mask |= RADEON_RESET_VMC;
  2180. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2181. MCC_BUSY | MCD_BUSY))
  2182. reset_mask |= RADEON_RESET_MC;
  2183. if (evergreen_is_display_hung(rdev))
  2184. reset_mask |= RADEON_RESET_DISPLAY;
  2185. /* VM_L2_STATUS */
  2186. tmp = RREG32(VM_L2_STATUS);
  2187. if (tmp & L2_BUSY)
  2188. reset_mask |= RADEON_RESET_VMC;
  2189. /* Skip MC reset as it's mostly likely not hung, just busy */
  2190. if (reset_mask & RADEON_RESET_MC) {
  2191. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2192. reset_mask &= ~RADEON_RESET_MC;
  2193. }
  2194. return reset_mask;
  2195. }
  2196. static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2197. {
  2198. struct evergreen_mc_save save;
  2199. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2200. u32 tmp;
  2201. if (reset_mask == 0)
  2202. return;
  2203. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2204. evergreen_print_gpu_status_regs(rdev);
  2205. /* Disable CP parsing/prefetching */
  2206. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2207. if (reset_mask & RADEON_RESET_DMA) {
  2208. /* Disable DMA */
  2209. tmp = RREG32(DMA_RB_CNTL);
  2210. tmp &= ~DMA_RB_ENABLE;
  2211. WREG32(DMA_RB_CNTL, tmp);
  2212. }
  2213. udelay(50);
  2214. evergreen_mc_stop(rdev, &save);
  2215. if (evergreen_mc_wait_for_idle(rdev)) {
  2216. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2217. }
  2218. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  2219. grbm_soft_reset |= SOFT_RESET_DB |
  2220. SOFT_RESET_CB |
  2221. SOFT_RESET_PA |
  2222. SOFT_RESET_SC |
  2223. SOFT_RESET_SPI |
  2224. SOFT_RESET_SX |
  2225. SOFT_RESET_SH |
  2226. SOFT_RESET_TC |
  2227. SOFT_RESET_TA |
  2228. SOFT_RESET_VC |
  2229. SOFT_RESET_VGT;
  2230. }
  2231. if (reset_mask & RADEON_RESET_CP) {
  2232. grbm_soft_reset |= SOFT_RESET_CP |
  2233. SOFT_RESET_VGT;
  2234. srbm_soft_reset |= SOFT_RESET_GRBM;
  2235. }
  2236. if (reset_mask & RADEON_RESET_DMA)
  2237. srbm_soft_reset |= SOFT_RESET_DMA;
  2238. if (reset_mask & RADEON_RESET_DISPLAY)
  2239. srbm_soft_reset |= SOFT_RESET_DC;
  2240. if (reset_mask & RADEON_RESET_RLC)
  2241. srbm_soft_reset |= SOFT_RESET_RLC;
  2242. if (reset_mask & RADEON_RESET_SEM)
  2243. srbm_soft_reset |= SOFT_RESET_SEM;
  2244. if (reset_mask & RADEON_RESET_IH)
  2245. srbm_soft_reset |= SOFT_RESET_IH;
  2246. if (reset_mask & RADEON_RESET_GRBM)
  2247. srbm_soft_reset |= SOFT_RESET_GRBM;
  2248. if (reset_mask & RADEON_RESET_VMC)
  2249. srbm_soft_reset |= SOFT_RESET_VMC;
  2250. if (!(rdev->flags & RADEON_IS_IGP)) {
  2251. if (reset_mask & RADEON_RESET_MC)
  2252. srbm_soft_reset |= SOFT_RESET_MC;
  2253. }
  2254. if (grbm_soft_reset) {
  2255. tmp = RREG32(GRBM_SOFT_RESET);
  2256. tmp |= grbm_soft_reset;
  2257. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2258. WREG32(GRBM_SOFT_RESET, tmp);
  2259. tmp = RREG32(GRBM_SOFT_RESET);
  2260. udelay(50);
  2261. tmp &= ~grbm_soft_reset;
  2262. WREG32(GRBM_SOFT_RESET, tmp);
  2263. tmp = RREG32(GRBM_SOFT_RESET);
  2264. }
  2265. if (srbm_soft_reset) {
  2266. tmp = RREG32(SRBM_SOFT_RESET);
  2267. tmp |= srbm_soft_reset;
  2268. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2269. WREG32(SRBM_SOFT_RESET, tmp);
  2270. tmp = RREG32(SRBM_SOFT_RESET);
  2271. udelay(50);
  2272. tmp &= ~srbm_soft_reset;
  2273. WREG32(SRBM_SOFT_RESET, tmp);
  2274. tmp = RREG32(SRBM_SOFT_RESET);
  2275. }
  2276. /* Wait a little for things to settle down */
  2277. udelay(50);
  2278. evergreen_mc_resume(rdev, &save);
  2279. udelay(50);
  2280. evergreen_print_gpu_status_regs(rdev);
  2281. }
  2282. int evergreen_asic_reset(struct radeon_device *rdev)
  2283. {
  2284. u32 reset_mask;
  2285. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2286. if (reset_mask)
  2287. r600_set_bios_scratch_engine_hung(rdev, true);
  2288. evergreen_gpu_soft_reset(rdev, reset_mask);
  2289. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2290. if (!reset_mask)
  2291. r600_set_bios_scratch_engine_hung(rdev, false);
  2292. return 0;
  2293. }
  2294. /**
  2295. * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
  2296. *
  2297. * @rdev: radeon_device pointer
  2298. * @ring: radeon_ring structure holding ring information
  2299. *
  2300. * Check if the GFX engine is locked up.
  2301. * Returns true if the engine appears to be locked up, false if not.
  2302. */
  2303. bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2304. {
  2305. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2306. if (!(reset_mask & (RADEON_RESET_GFX |
  2307. RADEON_RESET_COMPUTE |
  2308. RADEON_RESET_CP))) {
  2309. radeon_ring_lockup_update(ring);
  2310. return false;
  2311. }
  2312. /* force CP activities */
  2313. radeon_ring_force_activity(rdev, ring);
  2314. return radeon_ring_test_lockup(rdev, ring);
  2315. }
  2316. /**
  2317. * evergreen_dma_is_lockup - Check if the DMA engine is locked up
  2318. *
  2319. * @rdev: radeon_device pointer
  2320. * @ring: radeon_ring structure holding ring information
  2321. *
  2322. * Check if the async DMA engine is locked up.
  2323. * Returns true if the engine appears to be locked up, false if not.
  2324. */
  2325. bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2326. {
  2327. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2328. if (!(reset_mask & RADEON_RESET_DMA)) {
  2329. radeon_ring_lockup_update(ring);
  2330. return false;
  2331. }
  2332. /* force ring activities */
  2333. radeon_ring_force_activity(rdev, ring);
  2334. return radeon_ring_test_lockup(rdev, ring);
  2335. }
  2336. /* Interrupts */
  2337. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2338. {
  2339. if (crtc >= rdev->num_crtc)
  2340. return 0;
  2341. else
  2342. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2343. }
  2344. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2345. {
  2346. u32 tmp;
  2347. if (rdev->family >= CHIP_CAYMAN) {
  2348. cayman_cp_int_cntl_setup(rdev, 0,
  2349. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2350. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2351. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2352. tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2353. WREG32(CAYMAN_DMA1_CNTL, tmp);
  2354. } else
  2355. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2356. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2357. WREG32(DMA_CNTL, tmp);
  2358. WREG32(GRBM_INT_CNTL, 0);
  2359. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2360. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2361. if (rdev->num_crtc >= 4) {
  2362. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2363. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2364. }
  2365. if (rdev->num_crtc >= 6) {
  2366. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2367. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2368. }
  2369. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2370. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2371. if (rdev->num_crtc >= 4) {
  2372. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2373. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2374. }
  2375. if (rdev->num_crtc >= 6) {
  2376. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2377. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2378. }
  2379. /* only one DAC on DCE6 */
  2380. if (!ASIC_IS_DCE6(rdev))
  2381. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2382. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2383. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2384. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2385. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2386. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2387. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2388. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2389. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2390. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2391. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2392. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2393. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2394. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2395. }
  2396. int evergreen_irq_set(struct radeon_device *rdev)
  2397. {
  2398. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2399. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2400. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2401. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2402. u32 grbm_int_cntl = 0;
  2403. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2404. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2405. u32 dma_cntl, dma_cntl1 = 0;
  2406. if (!rdev->irq.installed) {
  2407. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2408. return -EINVAL;
  2409. }
  2410. /* don't enable anything if the ih is disabled */
  2411. if (!rdev->ih.enabled) {
  2412. r600_disable_interrupts(rdev);
  2413. /* force the active interrupt state to all disabled */
  2414. evergreen_disable_interrupt_state(rdev);
  2415. return 0;
  2416. }
  2417. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2418. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2419. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2420. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2421. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2422. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2423. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2424. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2425. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2426. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2427. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2428. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2429. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2430. if (rdev->family >= CHIP_CAYMAN) {
  2431. /* enable CP interrupts on all rings */
  2432. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2433. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2434. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2435. }
  2436. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2437. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2438. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2439. }
  2440. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2441. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2442. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2443. }
  2444. } else {
  2445. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2446. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2447. cp_int_cntl |= RB_INT_ENABLE;
  2448. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2449. }
  2450. }
  2451. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  2452. DRM_DEBUG("r600_irq_set: sw int dma\n");
  2453. dma_cntl |= TRAP_ENABLE;
  2454. }
  2455. if (rdev->family >= CHIP_CAYMAN) {
  2456. dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2457. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  2458. DRM_DEBUG("r600_irq_set: sw int dma1\n");
  2459. dma_cntl1 |= TRAP_ENABLE;
  2460. }
  2461. }
  2462. if (rdev->irq.crtc_vblank_int[0] ||
  2463. atomic_read(&rdev->irq.pflip[0])) {
  2464. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2465. crtc1 |= VBLANK_INT_MASK;
  2466. }
  2467. if (rdev->irq.crtc_vblank_int[1] ||
  2468. atomic_read(&rdev->irq.pflip[1])) {
  2469. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2470. crtc2 |= VBLANK_INT_MASK;
  2471. }
  2472. if (rdev->irq.crtc_vblank_int[2] ||
  2473. atomic_read(&rdev->irq.pflip[2])) {
  2474. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2475. crtc3 |= VBLANK_INT_MASK;
  2476. }
  2477. if (rdev->irq.crtc_vblank_int[3] ||
  2478. atomic_read(&rdev->irq.pflip[3])) {
  2479. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2480. crtc4 |= VBLANK_INT_MASK;
  2481. }
  2482. if (rdev->irq.crtc_vblank_int[4] ||
  2483. atomic_read(&rdev->irq.pflip[4])) {
  2484. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2485. crtc5 |= VBLANK_INT_MASK;
  2486. }
  2487. if (rdev->irq.crtc_vblank_int[5] ||
  2488. atomic_read(&rdev->irq.pflip[5])) {
  2489. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2490. crtc6 |= VBLANK_INT_MASK;
  2491. }
  2492. if (rdev->irq.hpd[0]) {
  2493. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2494. hpd1 |= DC_HPDx_INT_EN;
  2495. }
  2496. if (rdev->irq.hpd[1]) {
  2497. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2498. hpd2 |= DC_HPDx_INT_EN;
  2499. }
  2500. if (rdev->irq.hpd[2]) {
  2501. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2502. hpd3 |= DC_HPDx_INT_EN;
  2503. }
  2504. if (rdev->irq.hpd[3]) {
  2505. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2506. hpd4 |= DC_HPDx_INT_EN;
  2507. }
  2508. if (rdev->irq.hpd[4]) {
  2509. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2510. hpd5 |= DC_HPDx_INT_EN;
  2511. }
  2512. if (rdev->irq.hpd[5]) {
  2513. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2514. hpd6 |= DC_HPDx_INT_EN;
  2515. }
  2516. if (rdev->irq.afmt[0]) {
  2517. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2518. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2519. }
  2520. if (rdev->irq.afmt[1]) {
  2521. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2522. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2523. }
  2524. if (rdev->irq.afmt[2]) {
  2525. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2526. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2527. }
  2528. if (rdev->irq.afmt[3]) {
  2529. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2530. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2531. }
  2532. if (rdev->irq.afmt[4]) {
  2533. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2534. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2535. }
  2536. if (rdev->irq.afmt[5]) {
  2537. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2538. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2539. }
  2540. if (rdev->family >= CHIP_CAYMAN) {
  2541. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2542. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2543. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2544. } else
  2545. WREG32(CP_INT_CNTL, cp_int_cntl);
  2546. WREG32(DMA_CNTL, dma_cntl);
  2547. if (rdev->family >= CHIP_CAYMAN)
  2548. WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
  2549. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2550. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2551. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2552. if (rdev->num_crtc >= 4) {
  2553. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2554. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2555. }
  2556. if (rdev->num_crtc >= 6) {
  2557. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2558. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2559. }
  2560. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2561. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2562. if (rdev->num_crtc >= 4) {
  2563. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2564. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2565. }
  2566. if (rdev->num_crtc >= 6) {
  2567. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2568. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2569. }
  2570. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2571. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2572. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2573. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2574. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2575. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2576. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2577. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2578. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2579. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2580. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2581. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2582. return 0;
  2583. }
  2584. static void evergreen_irq_ack(struct radeon_device *rdev)
  2585. {
  2586. u32 tmp;
  2587. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2588. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2589. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2590. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2591. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2592. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2593. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2594. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2595. if (rdev->num_crtc >= 4) {
  2596. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2597. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2598. }
  2599. if (rdev->num_crtc >= 6) {
  2600. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2601. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2602. }
  2603. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2604. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2605. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2606. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2607. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2608. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2609. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2610. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2611. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2612. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2613. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2614. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2615. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2616. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2617. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2618. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2619. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2620. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2621. if (rdev->num_crtc >= 4) {
  2622. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2623. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2624. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2625. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2626. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2627. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2628. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2629. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2630. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2631. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2632. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2633. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2634. }
  2635. if (rdev->num_crtc >= 6) {
  2636. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2637. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2638. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2639. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2640. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2641. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2642. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2643. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2645. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2646. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2647. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2648. }
  2649. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2650. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2651. tmp |= DC_HPDx_INT_ACK;
  2652. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2653. }
  2654. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2655. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2656. tmp |= DC_HPDx_INT_ACK;
  2657. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2658. }
  2659. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2660. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2661. tmp |= DC_HPDx_INT_ACK;
  2662. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2663. }
  2664. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2665. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2666. tmp |= DC_HPDx_INT_ACK;
  2667. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2668. }
  2669. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2670. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2671. tmp |= DC_HPDx_INT_ACK;
  2672. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2673. }
  2674. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2675. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2676. tmp |= DC_HPDx_INT_ACK;
  2677. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2678. }
  2679. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2680. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2681. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2682. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2683. }
  2684. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2685. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2686. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2687. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2688. }
  2689. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2690. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2691. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2692. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2693. }
  2694. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2695. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2696. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2697. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2698. }
  2699. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2700. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2701. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2702. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2703. }
  2704. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2705. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2706. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2707. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2708. }
  2709. }
  2710. static void evergreen_irq_disable(struct radeon_device *rdev)
  2711. {
  2712. r600_disable_interrupts(rdev);
  2713. /* Wait and acknowledge irq */
  2714. mdelay(1);
  2715. evergreen_irq_ack(rdev);
  2716. evergreen_disable_interrupt_state(rdev);
  2717. }
  2718. void evergreen_irq_suspend(struct radeon_device *rdev)
  2719. {
  2720. evergreen_irq_disable(rdev);
  2721. r600_rlc_stop(rdev);
  2722. }
  2723. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2724. {
  2725. u32 wptr, tmp;
  2726. if (rdev->wb.enabled)
  2727. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2728. else
  2729. wptr = RREG32(IH_RB_WPTR);
  2730. if (wptr & RB_OVERFLOW) {
  2731. /* When a ring buffer overflow happen start parsing interrupt
  2732. * from the last not overwritten vector (wptr + 16). Hopefully
  2733. * this should allow us to catchup.
  2734. */
  2735. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2736. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2737. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2738. tmp = RREG32(IH_RB_CNTL);
  2739. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2740. WREG32(IH_RB_CNTL, tmp);
  2741. }
  2742. return (wptr & rdev->ih.ptr_mask);
  2743. }
  2744. int evergreen_irq_process(struct radeon_device *rdev)
  2745. {
  2746. u32 wptr;
  2747. u32 rptr;
  2748. u32 src_id, src_data;
  2749. u32 ring_index;
  2750. bool queue_hotplug = false;
  2751. bool queue_hdmi = false;
  2752. if (!rdev->ih.enabled || rdev->shutdown)
  2753. return IRQ_NONE;
  2754. wptr = evergreen_get_ih_wptr(rdev);
  2755. restart_ih:
  2756. /* is somebody else already processing irqs? */
  2757. if (atomic_xchg(&rdev->ih.lock, 1))
  2758. return IRQ_NONE;
  2759. rptr = rdev->ih.rptr;
  2760. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2761. /* Order reading of wptr vs. reading of IH ring data */
  2762. rmb();
  2763. /* display interrupts */
  2764. evergreen_irq_ack(rdev);
  2765. while (rptr != wptr) {
  2766. /* wptr/rptr are in bytes! */
  2767. ring_index = rptr / 4;
  2768. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2769. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2770. switch (src_id) {
  2771. case 1: /* D1 vblank/vline */
  2772. switch (src_data) {
  2773. case 0: /* D1 vblank */
  2774. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2775. if (rdev->irq.crtc_vblank_int[0]) {
  2776. drm_handle_vblank(rdev->ddev, 0);
  2777. rdev->pm.vblank_sync = true;
  2778. wake_up(&rdev->irq.vblank_queue);
  2779. }
  2780. if (atomic_read(&rdev->irq.pflip[0]))
  2781. radeon_crtc_handle_flip(rdev, 0);
  2782. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2783. DRM_DEBUG("IH: D1 vblank\n");
  2784. }
  2785. break;
  2786. case 1: /* D1 vline */
  2787. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2788. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2789. DRM_DEBUG("IH: D1 vline\n");
  2790. }
  2791. break;
  2792. default:
  2793. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2794. break;
  2795. }
  2796. break;
  2797. case 2: /* D2 vblank/vline */
  2798. switch (src_data) {
  2799. case 0: /* D2 vblank */
  2800. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2801. if (rdev->irq.crtc_vblank_int[1]) {
  2802. drm_handle_vblank(rdev->ddev, 1);
  2803. rdev->pm.vblank_sync = true;
  2804. wake_up(&rdev->irq.vblank_queue);
  2805. }
  2806. if (atomic_read(&rdev->irq.pflip[1]))
  2807. radeon_crtc_handle_flip(rdev, 1);
  2808. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2809. DRM_DEBUG("IH: D2 vblank\n");
  2810. }
  2811. break;
  2812. case 1: /* D2 vline */
  2813. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2814. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2815. DRM_DEBUG("IH: D2 vline\n");
  2816. }
  2817. break;
  2818. default:
  2819. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2820. break;
  2821. }
  2822. break;
  2823. case 3: /* D3 vblank/vline */
  2824. switch (src_data) {
  2825. case 0: /* D3 vblank */
  2826. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2827. if (rdev->irq.crtc_vblank_int[2]) {
  2828. drm_handle_vblank(rdev->ddev, 2);
  2829. rdev->pm.vblank_sync = true;
  2830. wake_up(&rdev->irq.vblank_queue);
  2831. }
  2832. if (atomic_read(&rdev->irq.pflip[2]))
  2833. radeon_crtc_handle_flip(rdev, 2);
  2834. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2835. DRM_DEBUG("IH: D3 vblank\n");
  2836. }
  2837. break;
  2838. case 1: /* D3 vline */
  2839. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2840. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2841. DRM_DEBUG("IH: D3 vline\n");
  2842. }
  2843. break;
  2844. default:
  2845. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2846. break;
  2847. }
  2848. break;
  2849. case 4: /* D4 vblank/vline */
  2850. switch (src_data) {
  2851. case 0: /* D4 vblank */
  2852. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2853. if (rdev->irq.crtc_vblank_int[3]) {
  2854. drm_handle_vblank(rdev->ddev, 3);
  2855. rdev->pm.vblank_sync = true;
  2856. wake_up(&rdev->irq.vblank_queue);
  2857. }
  2858. if (atomic_read(&rdev->irq.pflip[3]))
  2859. radeon_crtc_handle_flip(rdev, 3);
  2860. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2861. DRM_DEBUG("IH: D4 vblank\n");
  2862. }
  2863. break;
  2864. case 1: /* D4 vline */
  2865. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2866. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2867. DRM_DEBUG("IH: D4 vline\n");
  2868. }
  2869. break;
  2870. default:
  2871. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2872. break;
  2873. }
  2874. break;
  2875. case 5: /* D5 vblank/vline */
  2876. switch (src_data) {
  2877. case 0: /* D5 vblank */
  2878. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2879. if (rdev->irq.crtc_vblank_int[4]) {
  2880. drm_handle_vblank(rdev->ddev, 4);
  2881. rdev->pm.vblank_sync = true;
  2882. wake_up(&rdev->irq.vblank_queue);
  2883. }
  2884. if (atomic_read(&rdev->irq.pflip[4]))
  2885. radeon_crtc_handle_flip(rdev, 4);
  2886. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2887. DRM_DEBUG("IH: D5 vblank\n");
  2888. }
  2889. break;
  2890. case 1: /* D5 vline */
  2891. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2892. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2893. DRM_DEBUG("IH: D5 vline\n");
  2894. }
  2895. break;
  2896. default:
  2897. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2898. break;
  2899. }
  2900. break;
  2901. case 6: /* D6 vblank/vline */
  2902. switch (src_data) {
  2903. case 0: /* D6 vblank */
  2904. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2905. if (rdev->irq.crtc_vblank_int[5]) {
  2906. drm_handle_vblank(rdev->ddev, 5);
  2907. rdev->pm.vblank_sync = true;
  2908. wake_up(&rdev->irq.vblank_queue);
  2909. }
  2910. if (atomic_read(&rdev->irq.pflip[5]))
  2911. radeon_crtc_handle_flip(rdev, 5);
  2912. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2913. DRM_DEBUG("IH: D6 vblank\n");
  2914. }
  2915. break;
  2916. case 1: /* D6 vline */
  2917. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2918. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2919. DRM_DEBUG("IH: D6 vline\n");
  2920. }
  2921. break;
  2922. default:
  2923. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2924. break;
  2925. }
  2926. break;
  2927. case 42: /* HPD hotplug */
  2928. switch (src_data) {
  2929. case 0:
  2930. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2931. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2932. queue_hotplug = true;
  2933. DRM_DEBUG("IH: HPD1\n");
  2934. }
  2935. break;
  2936. case 1:
  2937. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2938. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2939. queue_hotplug = true;
  2940. DRM_DEBUG("IH: HPD2\n");
  2941. }
  2942. break;
  2943. case 2:
  2944. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2945. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2946. queue_hotplug = true;
  2947. DRM_DEBUG("IH: HPD3\n");
  2948. }
  2949. break;
  2950. case 3:
  2951. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2952. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2953. queue_hotplug = true;
  2954. DRM_DEBUG("IH: HPD4\n");
  2955. }
  2956. break;
  2957. case 4:
  2958. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2959. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2960. queue_hotplug = true;
  2961. DRM_DEBUG("IH: HPD5\n");
  2962. }
  2963. break;
  2964. case 5:
  2965. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2966. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2967. queue_hotplug = true;
  2968. DRM_DEBUG("IH: HPD6\n");
  2969. }
  2970. break;
  2971. default:
  2972. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2973. break;
  2974. }
  2975. break;
  2976. case 44: /* hdmi */
  2977. switch (src_data) {
  2978. case 0:
  2979. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2980. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2981. queue_hdmi = true;
  2982. DRM_DEBUG("IH: HDMI0\n");
  2983. }
  2984. break;
  2985. case 1:
  2986. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2987. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2988. queue_hdmi = true;
  2989. DRM_DEBUG("IH: HDMI1\n");
  2990. }
  2991. break;
  2992. case 2:
  2993. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2994. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2995. queue_hdmi = true;
  2996. DRM_DEBUG("IH: HDMI2\n");
  2997. }
  2998. break;
  2999. case 3:
  3000. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  3001. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  3002. queue_hdmi = true;
  3003. DRM_DEBUG("IH: HDMI3\n");
  3004. }
  3005. break;
  3006. case 4:
  3007. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  3008. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  3009. queue_hdmi = true;
  3010. DRM_DEBUG("IH: HDMI4\n");
  3011. }
  3012. break;
  3013. case 5:
  3014. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  3015. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  3016. queue_hdmi = true;
  3017. DRM_DEBUG("IH: HDMI5\n");
  3018. }
  3019. break;
  3020. default:
  3021. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3022. break;
  3023. }
  3024. case 124: /* UVD */
  3025. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3026. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3027. break;
  3028. case 146:
  3029. case 147:
  3030. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3031. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3032. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3033. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3034. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3035. /* reset addr and status */
  3036. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3037. break;
  3038. case 176: /* CP_INT in ring buffer */
  3039. case 177: /* CP_INT in IB1 */
  3040. case 178: /* CP_INT in IB2 */
  3041. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3042. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3043. break;
  3044. case 181: /* CP EOP event */
  3045. DRM_DEBUG("IH: CP EOP\n");
  3046. if (rdev->family >= CHIP_CAYMAN) {
  3047. switch (src_data) {
  3048. case 0:
  3049. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3050. break;
  3051. case 1:
  3052. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3053. break;
  3054. case 2:
  3055. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3056. break;
  3057. }
  3058. } else
  3059. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3060. break;
  3061. case 224: /* DMA trap event */
  3062. DRM_DEBUG("IH: DMA trap\n");
  3063. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3064. break;
  3065. case 233: /* GUI IDLE */
  3066. DRM_DEBUG("IH: GUI idle\n");
  3067. break;
  3068. case 244: /* DMA trap event */
  3069. if (rdev->family >= CHIP_CAYMAN) {
  3070. DRM_DEBUG("IH: DMA1 trap\n");
  3071. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3072. }
  3073. break;
  3074. default:
  3075. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3076. break;
  3077. }
  3078. /* wptr/rptr are in bytes! */
  3079. rptr += 16;
  3080. rptr &= rdev->ih.ptr_mask;
  3081. }
  3082. if (queue_hotplug)
  3083. schedule_work(&rdev->hotplug_work);
  3084. if (queue_hdmi)
  3085. schedule_work(&rdev->audio_work);
  3086. rdev->ih.rptr = rptr;
  3087. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3088. atomic_set(&rdev->ih.lock, 0);
  3089. /* make sure wptr hasn't changed while processing */
  3090. wptr = evergreen_get_ih_wptr(rdev);
  3091. if (wptr != rptr)
  3092. goto restart_ih;
  3093. return IRQ_HANDLED;
  3094. }
  3095. /**
  3096. * evergreen_dma_fence_ring_emit - emit a fence on the DMA ring
  3097. *
  3098. * @rdev: radeon_device pointer
  3099. * @fence: radeon fence object
  3100. *
  3101. * Add a DMA fence packet to the ring to write
  3102. * the fence seq number and DMA trap packet to generate
  3103. * an interrupt if needed (evergreen-SI).
  3104. */
  3105. void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
  3106. struct radeon_fence *fence)
  3107. {
  3108. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3109. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3110. /* write the fence */
  3111. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0));
  3112. radeon_ring_write(ring, addr & 0xfffffffc);
  3113. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  3114. radeon_ring_write(ring, fence->seq);
  3115. /* generate an interrupt */
  3116. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0));
  3117. /* flush HDP */
  3118. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0));
  3119. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  3120. radeon_ring_write(ring, 1);
  3121. }
  3122. /**
  3123. * evergreen_dma_ring_ib_execute - schedule an IB on the DMA engine
  3124. *
  3125. * @rdev: radeon_device pointer
  3126. * @ib: IB object to schedule
  3127. *
  3128. * Schedule an IB in the DMA ring (evergreen).
  3129. */
  3130. void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
  3131. struct radeon_ib *ib)
  3132. {
  3133. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3134. if (rdev->wb.enabled) {
  3135. u32 next_rptr = ring->wptr + 4;
  3136. while ((next_rptr & 7) != 5)
  3137. next_rptr++;
  3138. next_rptr += 3;
  3139. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 1));
  3140. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3141. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3142. radeon_ring_write(ring, next_rptr);
  3143. }
  3144. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3145. * Pad as necessary with NOPs.
  3146. */
  3147. while ((ring->wptr & 7) != 5)
  3148. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3149. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0));
  3150. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3151. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3152. }
  3153. /**
  3154. * evergreen_copy_dma - copy pages using the DMA engine
  3155. *
  3156. * @rdev: radeon_device pointer
  3157. * @src_offset: src GPU address
  3158. * @dst_offset: dst GPU address
  3159. * @num_gpu_pages: number of GPU pages to xfer
  3160. * @fence: radeon fence object
  3161. *
  3162. * Copy GPU paging using the DMA engine (evergreen-cayman).
  3163. * Used by the radeon ttm implementation to move pages if
  3164. * registered as the asic copy callback.
  3165. */
  3166. int evergreen_copy_dma(struct radeon_device *rdev,
  3167. uint64_t src_offset, uint64_t dst_offset,
  3168. unsigned num_gpu_pages,
  3169. struct radeon_fence **fence)
  3170. {
  3171. struct radeon_semaphore *sem = NULL;
  3172. int ring_index = rdev->asic->copy.dma_ring_index;
  3173. struct radeon_ring *ring = &rdev->ring[ring_index];
  3174. u32 size_in_dw, cur_size_in_dw;
  3175. int i, num_loops;
  3176. int r = 0;
  3177. r = radeon_semaphore_create(rdev, &sem);
  3178. if (r) {
  3179. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3180. return r;
  3181. }
  3182. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  3183. num_loops = DIV_ROUND_UP(size_in_dw, 0xfffff);
  3184. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3185. if (r) {
  3186. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3187. radeon_semaphore_free(rdev, &sem, NULL);
  3188. return r;
  3189. }
  3190. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3191. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3192. ring->idx);
  3193. radeon_fence_note_sync(*fence, ring->idx);
  3194. } else {
  3195. radeon_semaphore_free(rdev, &sem, NULL);
  3196. }
  3197. for (i = 0; i < num_loops; i++) {
  3198. cur_size_in_dw = size_in_dw;
  3199. if (cur_size_in_dw > 0xFFFFF)
  3200. cur_size_in_dw = 0xFFFFF;
  3201. size_in_dw -= cur_size_in_dw;
  3202. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, cur_size_in_dw));
  3203. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3204. radeon_ring_write(ring, src_offset & 0xfffffffc);
  3205. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3206. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3207. src_offset += cur_size_in_dw * 4;
  3208. dst_offset += cur_size_in_dw * 4;
  3209. }
  3210. r = radeon_fence_emit(rdev, fence, ring->idx);
  3211. if (r) {
  3212. radeon_ring_unlock_undo(rdev, ring);
  3213. return r;
  3214. }
  3215. radeon_ring_unlock_commit(rdev, ring);
  3216. radeon_semaphore_free(rdev, &sem, *fence);
  3217. return r;
  3218. }
  3219. static int evergreen_startup(struct radeon_device *rdev)
  3220. {
  3221. struct radeon_ring *ring;
  3222. int r;
  3223. /* enable pcie gen2 link */
  3224. evergreen_pcie_gen2_enable(rdev);
  3225. if (ASIC_IS_DCE5(rdev)) {
  3226. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  3227. r = ni_init_microcode(rdev);
  3228. if (r) {
  3229. DRM_ERROR("Failed to load firmware!\n");
  3230. return r;
  3231. }
  3232. }
  3233. r = ni_mc_load_microcode(rdev);
  3234. if (r) {
  3235. DRM_ERROR("Failed to load MC firmware!\n");
  3236. return r;
  3237. }
  3238. } else {
  3239. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  3240. r = r600_init_microcode(rdev);
  3241. if (r) {
  3242. DRM_ERROR("Failed to load firmware!\n");
  3243. return r;
  3244. }
  3245. }
  3246. }
  3247. r = r600_vram_scratch_init(rdev);
  3248. if (r)
  3249. return r;
  3250. evergreen_mc_program(rdev);
  3251. if (rdev->flags & RADEON_IS_AGP) {
  3252. evergreen_agp_enable(rdev);
  3253. } else {
  3254. r = evergreen_pcie_gart_enable(rdev);
  3255. if (r)
  3256. return r;
  3257. }
  3258. evergreen_gpu_init(rdev);
  3259. r = evergreen_blit_init(rdev);
  3260. if (r) {
  3261. r600_blit_fini(rdev);
  3262. rdev->asic->copy.copy = NULL;
  3263. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3264. }
  3265. /* allocate wb buffer */
  3266. r = radeon_wb_init(rdev);
  3267. if (r)
  3268. return r;
  3269. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3270. if (r) {
  3271. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3272. return r;
  3273. }
  3274. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3275. if (r) {
  3276. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3277. return r;
  3278. }
  3279. r = rv770_uvd_resume(rdev);
  3280. if (!r) {
  3281. r = radeon_fence_driver_start_ring(rdev,
  3282. R600_RING_TYPE_UVD_INDEX);
  3283. if (r)
  3284. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  3285. }
  3286. if (r)
  3287. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  3288. /* Enable IRQ */
  3289. r = r600_irq_init(rdev);
  3290. if (r) {
  3291. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3292. radeon_irq_kms_fini(rdev);
  3293. return r;
  3294. }
  3295. evergreen_irq_set(rdev);
  3296. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3297. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3298. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3299. 0, 0xfffff, RADEON_CP_PACKET2);
  3300. if (r)
  3301. return r;
  3302. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3303. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3304. DMA_RB_RPTR, DMA_RB_WPTR,
  3305. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3306. if (r)
  3307. return r;
  3308. r = evergreen_cp_load_microcode(rdev);
  3309. if (r)
  3310. return r;
  3311. r = evergreen_cp_resume(rdev);
  3312. if (r)
  3313. return r;
  3314. r = r600_dma_resume(rdev);
  3315. if (r)
  3316. return r;
  3317. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  3318. if (ring->ring_size) {
  3319. r = radeon_ring_init(rdev, ring, ring->ring_size,
  3320. R600_WB_UVD_RPTR_OFFSET,
  3321. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  3322. 0, 0xfffff, RADEON_CP_PACKET2);
  3323. if (!r)
  3324. r = r600_uvd_init(rdev);
  3325. if (r)
  3326. DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
  3327. }
  3328. r = radeon_ib_pool_init(rdev);
  3329. if (r) {
  3330. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3331. return r;
  3332. }
  3333. r = r600_audio_init(rdev);
  3334. if (r) {
  3335. DRM_ERROR("radeon: audio init failed\n");
  3336. return r;
  3337. }
  3338. return 0;
  3339. }
  3340. int evergreen_resume(struct radeon_device *rdev)
  3341. {
  3342. int r;
  3343. /* reset the asic, the gfx blocks are often in a bad state
  3344. * after the driver is unloaded or after a resume
  3345. */
  3346. if (radeon_asic_reset(rdev))
  3347. dev_warn(rdev->dev, "GPU reset failed !\n");
  3348. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3349. * posting will perform necessary task to bring back GPU into good
  3350. * shape.
  3351. */
  3352. /* post card */
  3353. atom_asic_init(rdev->mode_info.atom_context);
  3354. rdev->accel_working = true;
  3355. r = evergreen_startup(rdev);
  3356. if (r) {
  3357. DRM_ERROR("evergreen startup failed on resume\n");
  3358. rdev->accel_working = false;
  3359. return r;
  3360. }
  3361. return r;
  3362. }
  3363. int evergreen_suspend(struct radeon_device *rdev)
  3364. {
  3365. r600_audio_fini(rdev);
  3366. radeon_uvd_suspend(rdev);
  3367. r700_cp_stop(rdev);
  3368. r600_dma_stop(rdev);
  3369. r600_uvd_rbc_stop(rdev);
  3370. evergreen_irq_suspend(rdev);
  3371. radeon_wb_disable(rdev);
  3372. evergreen_pcie_gart_disable(rdev);
  3373. return 0;
  3374. }
  3375. /* Plan is to move initialization in that function and use
  3376. * helper function so that radeon_device_init pretty much
  3377. * do nothing more than calling asic specific function. This
  3378. * should also allow to remove a bunch of callback function
  3379. * like vram_info.
  3380. */
  3381. int evergreen_init(struct radeon_device *rdev)
  3382. {
  3383. int r;
  3384. /* Read BIOS */
  3385. if (!radeon_get_bios(rdev)) {
  3386. if (ASIC_IS_AVIVO(rdev))
  3387. return -EINVAL;
  3388. }
  3389. /* Must be an ATOMBIOS */
  3390. if (!rdev->is_atom_bios) {
  3391. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3392. return -EINVAL;
  3393. }
  3394. r = radeon_atombios_init(rdev);
  3395. if (r)
  3396. return r;
  3397. /* reset the asic, the gfx blocks are often in a bad state
  3398. * after the driver is unloaded or after a resume
  3399. */
  3400. if (radeon_asic_reset(rdev))
  3401. dev_warn(rdev->dev, "GPU reset failed !\n");
  3402. /* Post card if necessary */
  3403. if (!radeon_card_posted(rdev)) {
  3404. if (!rdev->bios) {
  3405. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3406. return -EINVAL;
  3407. }
  3408. DRM_INFO("GPU not posted. posting now...\n");
  3409. atom_asic_init(rdev->mode_info.atom_context);
  3410. }
  3411. /* Initialize scratch registers */
  3412. r600_scratch_init(rdev);
  3413. /* Initialize surface registers */
  3414. radeon_surface_init(rdev);
  3415. /* Initialize clocks */
  3416. radeon_get_clock_info(rdev->ddev);
  3417. /* Fence driver */
  3418. r = radeon_fence_driver_init(rdev);
  3419. if (r)
  3420. return r;
  3421. /* initialize AGP */
  3422. if (rdev->flags & RADEON_IS_AGP) {
  3423. r = radeon_agp_init(rdev);
  3424. if (r)
  3425. radeon_agp_disable(rdev);
  3426. }
  3427. /* initialize memory controller */
  3428. r = evergreen_mc_init(rdev);
  3429. if (r)
  3430. return r;
  3431. /* Memory manager */
  3432. r = radeon_bo_init(rdev);
  3433. if (r)
  3434. return r;
  3435. r = radeon_irq_kms_init(rdev);
  3436. if (r)
  3437. return r;
  3438. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3439. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3440. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3441. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3442. r = radeon_uvd_init(rdev);
  3443. if (!r) {
  3444. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  3445. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  3446. 4096);
  3447. }
  3448. rdev->ih.ring_obj = NULL;
  3449. r600_ih_ring_init(rdev, 64 * 1024);
  3450. r = r600_pcie_gart_init(rdev);
  3451. if (r)
  3452. return r;
  3453. rdev->accel_working = true;
  3454. r = evergreen_startup(rdev);
  3455. if (r) {
  3456. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3457. r700_cp_fini(rdev);
  3458. r600_dma_fini(rdev);
  3459. r600_irq_fini(rdev);
  3460. radeon_wb_fini(rdev);
  3461. radeon_ib_pool_fini(rdev);
  3462. radeon_irq_kms_fini(rdev);
  3463. evergreen_pcie_gart_fini(rdev);
  3464. rdev->accel_working = false;
  3465. }
  3466. /* Don't start up if the MC ucode is missing on BTC parts.
  3467. * The default clocks and voltages before the MC ucode
  3468. * is loaded are not suffient for advanced operations.
  3469. */
  3470. if (ASIC_IS_DCE5(rdev)) {
  3471. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3472. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3473. return -EINVAL;
  3474. }
  3475. }
  3476. return 0;
  3477. }
  3478. void evergreen_fini(struct radeon_device *rdev)
  3479. {
  3480. r600_audio_fini(rdev);
  3481. r600_blit_fini(rdev);
  3482. r700_cp_fini(rdev);
  3483. r600_dma_fini(rdev);
  3484. r600_irq_fini(rdev);
  3485. radeon_wb_fini(rdev);
  3486. radeon_ib_pool_fini(rdev);
  3487. radeon_irq_kms_fini(rdev);
  3488. evergreen_pcie_gart_fini(rdev);
  3489. radeon_uvd_fini(rdev);
  3490. r600_vram_scratch_fini(rdev);
  3491. radeon_gem_fini(rdev);
  3492. radeon_fence_driver_fini(rdev);
  3493. radeon_agp_fini(rdev);
  3494. radeon_bo_fini(rdev);
  3495. radeon_atombios_fini(rdev);
  3496. kfree(rdev->bios);
  3497. rdev->bios = NULL;
  3498. }
  3499. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3500. {
  3501. u32 link_width_cntl, speed_cntl, mask;
  3502. int ret;
  3503. if (radeon_pcie_gen2 == 0)
  3504. return;
  3505. if (rdev->flags & RADEON_IS_IGP)
  3506. return;
  3507. if (!(rdev->flags & RADEON_IS_PCIE))
  3508. return;
  3509. /* x2 cards have a special sequence */
  3510. if (ASIC_IS_X2(rdev))
  3511. return;
  3512. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3513. if (ret != 0)
  3514. return;
  3515. if (!(mask & DRM_PCIE_SPEED_50))
  3516. return;
  3517. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3518. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3519. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3520. return;
  3521. }
  3522. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3523. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3524. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3525. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3526. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3527. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3528. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3529. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3530. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3531. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3532. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3533. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3534. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3535. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3536. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3537. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3538. speed_cntl |= LC_GEN2_EN_STRAP;
  3539. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3540. } else {
  3541. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3542. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3543. if (1)
  3544. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3545. else
  3546. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3547. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3548. }
  3549. }