twl4030.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl.h>
  29. #include <linux/slab.h>
  30. #include <linux/gpio.h>
  31. #include <sound/core.h>
  32. #include <sound/pcm.h>
  33. #include <sound/pcm_params.h>
  34. #include <sound/soc.h>
  35. #include <sound/initval.h>
  36. #include <sound/tlv.h>
  37. /* Register descriptions are here */
  38. #include <linux/mfd/twl4030-audio.h>
  39. /* Shadow register used by the audio driver */
  40. #define TWL4030_REG_SW_SHADOW 0x4A
  41. #define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
  42. /* TWL4030_REG_SW_SHADOW (0x4A) Fields */
  43. #define TWL4030_HFL_EN 0x01
  44. #define TWL4030_HFR_EN 0x02
  45. /*
  46. * twl4030 register cache & default register settings
  47. */
  48. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  49. 0x00, /* this register not used */
  50. 0x00, /* REG_CODEC_MODE (0x1) */
  51. 0x00, /* REG_OPTION (0x2) */
  52. 0x00, /* REG_UNKNOWN (0x3) */
  53. 0x00, /* REG_MICBIAS_CTL (0x4) */
  54. 0x00, /* REG_ANAMICL (0x5) */
  55. 0x00, /* REG_ANAMICR (0x6) */
  56. 0x00, /* REG_AVADC_CTL (0x7) */
  57. 0x00, /* REG_ADCMICSEL (0x8) */
  58. 0x00, /* REG_DIGMIXING (0x9) */
  59. 0x0f, /* REG_ATXL1PGA (0xA) */
  60. 0x0f, /* REG_ATXR1PGA (0xB) */
  61. 0x0f, /* REG_AVTXL2PGA (0xC) */
  62. 0x0f, /* REG_AVTXR2PGA (0xD) */
  63. 0x00, /* REG_AUDIO_IF (0xE) */
  64. 0x00, /* REG_VOICE_IF (0xF) */
  65. 0x3f, /* REG_ARXR1PGA (0x10) */
  66. 0x3f, /* REG_ARXL1PGA (0x11) */
  67. 0x3f, /* REG_ARXR2PGA (0x12) */
  68. 0x3f, /* REG_ARXL2PGA (0x13) */
  69. 0x25, /* REG_VRXPGA (0x14) */
  70. 0x00, /* REG_VSTPGA (0x15) */
  71. 0x00, /* REG_VRX2ARXPGA (0x16) */
  72. 0x00, /* REG_AVDAC_CTL (0x17) */
  73. 0x00, /* REG_ARX2VTXPGA (0x18) */
  74. 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
  75. 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
  76. 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
  77. 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
  78. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  79. 0x00, /* REG_BT_IF (0x1E) */
  80. 0x55, /* REG_BTPGA (0x1F) */
  81. 0x00, /* REG_BTSTPGA (0x20) */
  82. 0x00, /* REG_EAR_CTL (0x21) */
  83. 0x00, /* REG_HS_SEL (0x22) */
  84. 0x00, /* REG_HS_GAIN_SET (0x23) */
  85. 0x00, /* REG_HS_POPN_SET (0x24) */
  86. 0x00, /* REG_PREDL_CTL (0x25) */
  87. 0x00, /* REG_PREDR_CTL (0x26) */
  88. 0x00, /* REG_PRECKL_CTL (0x27) */
  89. 0x00, /* REG_PRECKR_CTL (0x28) */
  90. 0x00, /* REG_HFL_CTL (0x29) */
  91. 0x00, /* REG_HFR_CTL (0x2A) */
  92. 0x05, /* REG_ALC_CTL (0x2B) */
  93. 0x00, /* REG_ALC_SET1 (0x2C) */
  94. 0x00, /* REG_ALC_SET2 (0x2D) */
  95. 0x00, /* REG_BOOST_CTL (0x2E) */
  96. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  97. 0x13, /* REG_DTMF_FREQSEL (0x30) */
  98. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  99. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  100. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  101. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  102. 0x79, /* REG_DTMF_TONOFF (0x35) */
  103. 0x11, /* REG_DTMF_WANONOFF (0x36) */
  104. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  105. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  106. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  107. 0x06, /* REG_APLL_CTL (0x3A) */
  108. 0x00, /* REG_DTMF_CTL (0x3B) */
  109. 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
  110. 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
  111. 0x00, /* REG_MISC_SET_1 (0x3E) */
  112. 0x00, /* REG_PCMBTMUX (0x3F) */
  113. 0x00, /* not used (0x40) */
  114. 0x00, /* not used (0x41) */
  115. 0x00, /* not used (0x42) */
  116. 0x00, /* REG_RX_PATH_SEL (0x43) */
  117. 0x32, /* REG_VDL_APGA_CTL (0x44) */
  118. 0x00, /* REG_VIBRA_CTL (0x45) */
  119. 0x00, /* REG_VIBRA_SET (0x46) */
  120. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  121. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  122. 0x00, /* REG_MISC_SET_2 (0x49) */
  123. 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
  124. };
  125. /* codec private data */
  126. struct twl4030_priv {
  127. struct snd_soc_codec codec;
  128. unsigned int codec_powered;
  129. /* reference counts of AIF/APLL users */
  130. unsigned int apll_enabled;
  131. struct snd_pcm_substream *master_substream;
  132. struct snd_pcm_substream *slave_substream;
  133. unsigned int configured;
  134. unsigned int rate;
  135. unsigned int sample_bits;
  136. unsigned int channels;
  137. unsigned int sysclk;
  138. /* Output (with associated amp) states */
  139. u8 hsl_enabled, hsr_enabled;
  140. u8 earpiece_enabled;
  141. u8 predrivel_enabled, predriver_enabled;
  142. u8 carkitl_enabled, carkitr_enabled;
  143. /* Delay needed after enabling the digimic interface */
  144. unsigned int digimic_delay;
  145. };
  146. /*
  147. * read twl4030 register cache
  148. */
  149. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  150. unsigned int reg)
  151. {
  152. u8 *cache = codec->reg_cache;
  153. if (reg >= TWL4030_CACHEREGNUM)
  154. return -EIO;
  155. return cache[reg];
  156. }
  157. /*
  158. * write twl4030 register cache
  159. */
  160. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= TWL4030_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. /*
  169. * write to the twl4030 register space
  170. */
  171. static int twl4030_write(struct snd_soc_codec *codec,
  172. unsigned int reg, unsigned int value)
  173. {
  174. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  175. int write_to_reg = 0;
  176. twl4030_write_reg_cache(codec, reg, value);
  177. if (likely(reg < TWL4030_REG_SW_SHADOW)) {
  178. /* Decide if the given register can be written */
  179. switch (reg) {
  180. case TWL4030_REG_EAR_CTL:
  181. if (twl4030->earpiece_enabled)
  182. write_to_reg = 1;
  183. break;
  184. case TWL4030_REG_PREDL_CTL:
  185. if (twl4030->predrivel_enabled)
  186. write_to_reg = 1;
  187. break;
  188. case TWL4030_REG_PREDR_CTL:
  189. if (twl4030->predriver_enabled)
  190. write_to_reg = 1;
  191. break;
  192. case TWL4030_REG_PRECKL_CTL:
  193. if (twl4030->carkitl_enabled)
  194. write_to_reg = 1;
  195. break;
  196. case TWL4030_REG_PRECKR_CTL:
  197. if (twl4030->carkitr_enabled)
  198. write_to_reg = 1;
  199. break;
  200. case TWL4030_REG_HS_GAIN_SET:
  201. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  202. write_to_reg = 1;
  203. break;
  204. default:
  205. /* All other register can be written */
  206. write_to_reg = 1;
  207. break;
  208. }
  209. if (write_to_reg)
  210. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  211. value, reg);
  212. }
  213. return 0;
  214. }
  215. static inline void twl4030_wait_ms(int time)
  216. {
  217. if (time < 60) {
  218. time *= 1000;
  219. usleep_range(time, time + 500);
  220. } else {
  221. msleep(time);
  222. }
  223. }
  224. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  225. {
  226. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  227. int mode;
  228. if (enable == twl4030->codec_powered)
  229. return;
  230. if (enable)
  231. mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
  232. else
  233. mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
  234. if (mode >= 0) {
  235. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  236. twl4030->codec_powered = enable;
  237. }
  238. /* REVISIT: this delay is present in TI sample drivers */
  239. /* but there seems to be no TRM requirement for it */
  240. udelay(10);
  241. }
  242. static inline void twl4030_check_defaults(struct snd_soc_codec *codec)
  243. {
  244. int i, difference = 0;
  245. u8 val;
  246. dev_dbg(codec->dev, "Checking TWL audio default configuration\n");
  247. for (i = 1; i <= TWL4030_REG_MISC_SET_2; i++) {
  248. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &val, i);
  249. if (val != twl4030_reg[i]) {
  250. difference++;
  251. dev_dbg(codec->dev,
  252. "Reg 0x%02x: chip: 0x%02x driver: 0x%02x\n",
  253. i, val, twl4030_reg[i]);
  254. }
  255. }
  256. dev_dbg(codec->dev, "Found %d non-matching registers. %s\n",
  257. difference, difference ? "Not OK" : "OK");
  258. }
  259. static inline void twl4030_reset_registers(struct snd_soc_codec *codec)
  260. {
  261. int i;
  262. /* set all audio section registers to reasonable defaults */
  263. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  264. if (i != TWL4030_REG_APLL_CTL)
  265. twl4030_write(codec, i, twl4030_reg[i]);
  266. }
  267. static void twl4030_init_chip(struct snd_soc_codec *codec)
  268. {
  269. struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
  270. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  271. u8 reg, byte;
  272. int i = 0;
  273. if (pdata && pdata->hs_extmute &&
  274. gpio_is_valid(pdata->hs_extmute_gpio)) {
  275. int ret;
  276. if (!pdata->hs_extmute_gpio)
  277. dev_warn(codec->dev,
  278. "Extmute GPIO is 0 is this correct?\n");
  279. ret = gpio_request_one(pdata->hs_extmute_gpio,
  280. GPIOF_OUT_INIT_LOW, "hs_extmute");
  281. if (ret) {
  282. dev_err(codec->dev, "Failed to get hs_extmute GPIO\n");
  283. pdata->hs_extmute_gpio = -1;
  284. }
  285. }
  286. /* Check defaults, if instructed before anything else */
  287. if (pdata && pdata->check_defaults)
  288. twl4030_check_defaults(codec);
  289. /* Reset registers, if no setup data or if instructed to do so */
  290. if (!pdata || (pdata && pdata->reset_registers))
  291. twl4030_reset_registers(codec);
  292. /* Refresh APLL_CTL register from HW */
  293. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  294. TWL4030_REG_APLL_CTL);
  295. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
  296. /* anti-pop when changing analog gain */
  297. reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  298. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  299. reg | TWL4030_SMOOTH_ANAVOL_EN);
  300. twl4030_write(codec, TWL4030_REG_OPTION,
  301. TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
  302. TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
  303. /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
  304. twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
  305. /* Machine dependent setup */
  306. if (!pdata)
  307. return;
  308. twl4030->digimic_delay = pdata->digimic_delay;
  309. reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  310. reg &= ~TWL4030_RAMP_DELAY;
  311. reg |= (pdata->ramp_delay_value << 2);
  312. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
  313. /* initiate offset cancellation */
  314. twl4030_codec_enable(codec, 1);
  315. reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  316. reg &= ~TWL4030_OFFSET_CNCL_SEL;
  317. reg |= pdata->offset_cncl_path;
  318. twl4030_write(codec, TWL4030_REG_ANAMICL,
  319. reg | TWL4030_CNCL_OFFSET_START);
  320. /*
  321. * Wait for offset cancellation to complete.
  322. * Since this takes a while, do not slam the i2c.
  323. * Start polling the status after ~20ms.
  324. */
  325. msleep(20);
  326. do {
  327. usleep_range(1000, 2000);
  328. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  329. TWL4030_REG_ANAMICL);
  330. } while ((i++ < 100) &&
  331. ((byte & TWL4030_CNCL_OFFSET_START) ==
  332. TWL4030_CNCL_OFFSET_START));
  333. /* Make sure that the reg_cache has the same value as the HW */
  334. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  335. twl4030_codec_enable(codec, 0);
  336. }
  337. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  338. {
  339. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  340. int status = -1;
  341. if (enable) {
  342. twl4030->apll_enabled++;
  343. if (twl4030->apll_enabled == 1)
  344. status = twl4030_audio_enable_resource(
  345. TWL4030_AUDIO_RES_APLL);
  346. } else {
  347. twl4030->apll_enabled--;
  348. if (!twl4030->apll_enabled)
  349. status = twl4030_audio_disable_resource(
  350. TWL4030_AUDIO_RES_APLL);
  351. }
  352. if (status >= 0)
  353. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  354. }
  355. /* Earpiece */
  356. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  357. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  358. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  359. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  360. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  361. };
  362. /* PreDrive Left */
  363. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  364. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  365. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  366. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  367. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  368. };
  369. /* PreDrive Right */
  370. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  371. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  372. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  373. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  374. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  375. };
  376. /* Headset Left */
  377. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  378. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  379. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  380. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  381. };
  382. /* Headset Right */
  383. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  384. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  385. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  386. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  387. };
  388. /* Carkit Left */
  389. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  390. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  391. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  392. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  393. };
  394. /* Carkit Right */
  395. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  396. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  397. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  398. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  399. };
  400. /* Handsfree Left */
  401. static const char *twl4030_handsfreel_texts[] =
  402. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  403. static const struct soc_enum twl4030_handsfreel_enum =
  404. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  405. ARRAY_SIZE(twl4030_handsfreel_texts),
  406. twl4030_handsfreel_texts);
  407. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  408. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  409. /* Handsfree Left virtual mute */
  410. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  411. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
  412. /* Handsfree Right */
  413. static const char *twl4030_handsfreer_texts[] =
  414. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  415. static const struct soc_enum twl4030_handsfreer_enum =
  416. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  417. ARRAY_SIZE(twl4030_handsfreer_texts),
  418. twl4030_handsfreer_texts);
  419. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  420. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  421. /* Handsfree Right virtual mute */
  422. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  423. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
  424. /* Vibra */
  425. /* Vibra audio path selection */
  426. static const char *twl4030_vibra_texts[] =
  427. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  428. static const struct soc_enum twl4030_vibra_enum =
  429. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  430. ARRAY_SIZE(twl4030_vibra_texts),
  431. twl4030_vibra_texts);
  432. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  433. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  434. /* Vibra path selection: local vibrator (PWM) or audio driven */
  435. static const char *twl4030_vibrapath_texts[] =
  436. {"Local vibrator", "Audio"};
  437. static const struct soc_enum twl4030_vibrapath_enum =
  438. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  439. ARRAY_SIZE(twl4030_vibrapath_texts),
  440. twl4030_vibrapath_texts);
  441. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  442. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  443. /* Left analog microphone selection */
  444. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  445. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  446. TWL4030_REG_ANAMICL, 0, 1, 0),
  447. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  448. TWL4030_REG_ANAMICL, 1, 1, 0),
  449. SOC_DAPM_SINGLE("AUXL Capture Switch",
  450. TWL4030_REG_ANAMICL, 2, 1, 0),
  451. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  452. TWL4030_REG_ANAMICL, 3, 1, 0),
  453. };
  454. /* Right analog microphone selection */
  455. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  456. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  457. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  458. };
  459. /* TX1 L/R Analog/Digital microphone selection */
  460. static const char *twl4030_micpathtx1_texts[] =
  461. {"Analog", "Digimic0"};
  462. static const struct soc_enum twl4030_micpathtx1_enum =
  463. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  464. ARRAY_SIZE(twl4030_micpathtx1_texts),
  465. twl4030_micpathtx1_texts);
  466. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  467. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  468. /* TX2 L/R Analog/Digital microphone selection */
  469. static const char *twl4030_micpathtx2_texts[] =
  470. {"Analog", "Digimic1"};
  471. static const struct soc_enum twl4030_micpathtx2_enum =
  472. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  473. ARRAY_SIZE(twl4030_micpathtx2_texts),
  474. twl4030_micpathtx2_texts);
  475. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  476. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  477. /* Analog bypass for AudioR1 */
  478. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  479. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  480. /* Analog bypass for AudioL1 */
  481. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  482. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  483. /* Analog bypass for AudioR2 */
  484. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  485. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  486. /* Analog bypass for AudioL2 */
  487. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  488. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  489. /* Analog bypass for Voice */
  490. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  491. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  492. /* Digital bypass gain, mute instead of -30dB */
  493. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  494. TLV_DB_RANGE_HEAD(3),
  495. 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
  496. 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
  497. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  498. };
  499. /* Digital bypass left (TX1L -> RX2L) */
  500. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  501. SOC_DAPM_SINGLE_TLV("Volume",
  502. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  503. twl4030_dapm_dbypass_tlv);
  504. /* Digital bypass right (TX1R -> RX2R) */
  505. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  506. SOC_DAPM_SINGLE_TLV("Volume",
  507. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  508. twl4030_dapm_dbypass_tlv);
  509. /*
  510. * Voice Sidetone GAIN volume control:
  511. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  512. */
  513. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  514. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  515. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  516. SOC_DAPM_SINGLE_TLV("Volume",
  517. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  518. twl4030_dapm_dbypassv_tlv);
  519. /*
  520. * Output PGA builder:
  521. * Handle the muting and unmuting of the given output (turning off the
  522. * amplifier associated with the output pin)
  523. * On mute bypass the reg_cache and write 0 to the register
  524. * On unmute: restore the register content from the reg_cache
  525. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  526. */
  527. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  528. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  529. struct snd_kcontrol *kcontrol, int event) \
  530. { \
  531. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  532. \
  533. switch (event) { \
  534. case SND_SOC_DAPM_POST_PMU: \
  535. twl4030->pin_name##_enabled = 1; \
  536. twl4030_write(w->codec, reg, \
  537. twl4030_read_reg_cache(w->codec, reg)); \
  538. break; \
  539. case SND_SOC_DAPM_POST_PMD: \
  540. twl4030->pin_name##_enabled = 0; \
  541. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  542. 0, reg); \
  543. break; \
  544. } \
  545. return 0; \
  546. }
  547. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  548. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  549. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  550. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  551. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  552. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  553. {
  554. unsigned char hs_ctl;
  555. hs_ctl = twl4030_read_reg_cache(codec, reg);
  556. if (ramp) {
  557. /* HF ramp-up */
  558. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  559. twl4030_write(codec, reg, hs_ctl);
  560. udelay(10);
  561. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  562. twl4030_write(codec, reg, hs_ctl);
  563. udelay(40);
  564. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  565. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  566. twl4030_write(codec, reg, hs_ctl);
  567. } else {
  568. /* HF ramp-down */
  569. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  570. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  571. twl4030_write(codec, reg, hs_ctl);
  572. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  573. twl4030_write(codec, reg, hs_ctl);
  574. udelay(40);
  575. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  576. twl4030_write(codec, reg, hs_ctl);
  577. }
  578. }
  579. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  580. struct snd_kcontrol *kcontrol, int event)
  581. {
  582. switch (event) {
  583. case SND_SOC_DAPM_POST_PMU:
  584. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  585. break;
  586. case SND_SOC_DAPM_POST_PMD:
  587. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  588. break;
  589. }
  590. return 0;
  591. }
  592. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  593. struct snd_kcontrol *kcontrol, int event)
  594. {
  595. switch (event) {
  596. case SND_SOC_DAPM_POST_PMU:
  597. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  598. break;
  599. case SND_SOC_DAPM_POST_PMD:
  600. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  601. break;
  602. }
  603. return 0;
  604. }
  605. static int vibramux_event(struct snd_soc_dapm_widget *w,
  606. struct snd_kcontrol *kcontrol, int event)
  607. {
  608. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  609. return 0;
  610. }
  611. static int apll_event(struct snd_soc_dapm_widget *w,
  612. struct snd_kcontrol *kcontrol, int event)
  613. {
  614. switch (event) {
  615. case SND_SOC_DAPM_PRE_PMU:
  616. twl4030_apll_enable(w->codec, 1);
  617. break;
  618. case SND_SOC_DAPM_POST_PMD:
  619. twl4030_apll_enable(w->codec, 0);
  620. break;
  621. }
  622. return 0;
  623. }
  624. static int aif_event(struct snd_soc_dapm_widget *w,
  625. struct snd_kcontrol *kcontrol, int event)
  626. {
  627. u8 audio_if;
  628. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  629. switch (event) {
  630. case SND_SOC_DAPM_PRE_PMU:
  631. /* Enable AIF */
  632. /* enable the PLL before we use it to clock the DAI */
  633. twl4030_apll_enable(w->codec, 1);
  634. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  635. audio_if | TWL4030_AIF_EN);
  636. break;
  637. case SND_SOC_DAPM_POST_PMD:
  638. /* disable the DAI before we stop it's source PLL */
  639. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  640. audio_if & ~TWL4030_AIF_EN);
  641. twl4030_apll_enable(w->codec, 0);
  642. break;
  643. }
  644. return 0;
  645. }
  646. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  647. {
  648. struct twl4030_codec_data *pdata = codec->dev->platform_data;
  649. unsigned char hs_gain, hs_pop;
  650. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  651. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  652. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  653. 8388608, 16777216, 33554432, 67108864};
  654. unsigned int delay;
  655. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  656. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  657. delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  658. twl4030->sysclk) + 1;
  659. /* Enable external mute control, this dramatically reduces
  660. * the pop-noise */
  661. if (pdata && pdata->hs_extmute) {
  662. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  663. gpio_set_value(pdata->hs_extmute_gpio, 1);
  664. } else {
  665. hs_pop |= TWL4030_EXTMUTE;
  666. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  667. }
  668. }
  669. if (ramp) {
  670. /* Headset ramp-up according to the TRM */
  671. hs_pop |= TWL4030_VMID_EN;
  672. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  673. /* Actually write to the register */
  674. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  675. hs_gain,
  676. TWL4030_REG_HS_GAIN_SET);
  677. hs_pop |= TWL4030_RAMP_EN;
  678. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  679. /* Wait ramp delay time + 1, so the VMID can settle */
  680. twl4030_wait_ms(delay);
  681. } else {
  682. /* Headset ramp-down _not_ according to
  683. * the TRM, but in a way that it is working */
  684. hs_pop &= ~TWL4030_RAMP_EN;
  685. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  686. /* Wait ramp delay time + 1, so the VMID can settle */
  687. twl4030_wait_ms(delay);
  688. /* Bypass the reg_cache to mute the headset */
  689. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  690. hs_gain & (~0x0f),
  691. TWL4030_REG_HS_GAIN_SET);
  692. hs_pop &= ~TWL4030_VMID_EN;
  693. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  694. }
  695. /* Disable external mute */
  696. if (pdata && pdata->hs_extmute) {
  697. if (gpio_is_valid(pdata->hs_extmute_gpio)) {
  698. gpio_set_value(pdata->hs_extmute_gpio, 0);
  699. } else {
  700. hs_pop &= ~TWL4030_EXTMUTE;
  701. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  702. }
  703. }
  704. }
  705. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  706. struct snd_kcontrol *kcontrol, int event)
  707. {
  708. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  709. switch (event) {
  710. case SND_SOC_DAPM_POST_PMU:
  711. /* Do the ramp-up only once */
  712. if (!twl4030->hsr_enabled)
  713. headset_ramp(w->codec, 1);
  714. twl4030->hsl_enabled = 1;
  715. break;
  716. case SND_SOC_DAPM_POST_PMD:
  717. /* Do the ramp-down only if both headsetL/R is disabled */
  718. if (!twl4030->hsr_enabled)
  719. headset_ramp(w->codec, 0);
  720. twl4030->hsl_enabled = 0;
  721. break;
  722. }
  723. return 0;
  724. }
  725. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  726. struct snd_kcontrol *kcontrol, int event)
  727. {
  728. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  729. switch (event) {
  730. case SND_SOC_DAPM_POST_PMU:
  731. /* Do the ramp-up only once */
  732. if (!twl4030->hsl_enabled)
  733. headset_ramp(w->codec, 1);
  734. twl4030->hsr_enabled = 1;
  735. break;
  736. case SND_SOC_DAPM_POST_PMD:
  737. /* Do the ramp-down only if both headsetL/R is disabled */
  738. if (!twl4030->hsl_enabled)
  739. headset_ramp(w->codec, 0);
  740. twl4030->hsr_enabled = 0;
  741. break;
  742. }
  743. return 0;
  744. }
  745. static int digimic_event(struct snd_soc_dapm_widget *w,
  746. struct snd_kcontrol *kcontrol, int event)
  747. {
  748. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  749. if (twl4030->digimic_delay)
  750. twl4030_wait_ms(twl4030->digimic_delay);
  751. return 0;
  752. }
  753. /*
  754. * Some of the gain controls in TWL (mostly those which are associated with
  755. * the outputs) are implemented in an interesting way:
  756. * 0x0 : Power down (mute)
  757. * 0x1 : 6dB
  758. * 0x2 : 0 dB
  759. * 0x3 : -6 dB
  760. * Inverting not going to help with these.
  761. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  762. */
  763. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  764. struct snd_ctl_elem_value *ucontrol)
  765. {
  766. struct soc_mixer_control *mc =
  767. (struct soc_mixer_control *)kcontrol->private_value;
  768. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  769. unsigned int reg = mc->reg;
  770. unsigned int shift = mc->shift;
  771. unsigned int rshift = mc->rshift;
  772. int max = mc->max;
  773. int mask = (1 << fls(max)) - 1;
  774. ucontrol->value.integer.value[0] =
  775. (snd_soc_read(codec, reg) >> shift) & mask;
  776. if (ucontrol->value.integer.value[0])
  777. ucontrol->value.integer.value[0] =
  778. max + 1 - ucontrol->value.integer.value[0];
  779. if (shift != rshift) {
  780. ucontrol->value.integer.value[1] =
  781. (snd_soc_read(codec, reg) >> rshift) & mask;
  782. if (ucontrol->value.integer.value[1])
  783. ucontrol->value.integer.value[1] =
  784. max + 1 - ucontrol->value.integer.value[1];
  785. }
  786. return 0;
  787. }
  788. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  789. struct snd_ctl_elem_value *ucontrol)
  790. {
  791. struct soc_mixer_control *mc =
  792. (struct soc_mixer_control *)kcontrol->private_value;
  793. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  794. unsigned int reg = mc->reg;
  795. unsigned int shift = mc->shift;
  796. unsigned int rshift = mc->rshift;
  797. int max = mc->max;
  798. int mask = (1 << fls(max)) - 1;
  799. unsigned short val, val2, val_mask;
  800. val = (ucontrol->value.integer.value[0] & mask);
  801. val_mask = mask << shift;
  802. if (val)
  803. val = max + 1 - val;
  804. val = val << shift;
  805. if (shift != rshift) {
  806. val2 = (ucontrol->value.integer.value[1] & mask);
  807. val_mask |= mask << rshift;
  808. if (val2)
  809. val2 = max + 1 - val2;
  810. val |= val2 << rshift;
  811. }
  812. return snd_soc_update_bits(codec, reg, val_mask, val);
  813. }
  814. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  815. struct snd_ctl_elem_value *ucontrol)
  816. {
  817. struct soc_mixer_control *mc =
  818. (struct soc_mixer_control *)kcontrol->private_value;
  819. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  820. unsigned int reg = mc->reg;
  821. unsigned int reg2 = mc->rreg;
  822. unsigned int shift = mc->shift;
  823. int max = mc->max;
  824. int mask = (1<<fls(max))-1;
  825. ucontrol->value.integer.value[0] =
  826. (snd_soc_read(codec, reg) >> shift) & mask;
  827. ucontrol->value.integer.value[1] =
  828. (snd_soc_read(codec, reg2) >> shift) & mask;
  829. if (ucontrol->value.integer.value[0])
  830. ucontrol->value.integer.value[0] =
  831. max + 1 - ucontrol->value.integer.value[0];
  832. if (ucontrol->value.integer.value[1])
  833. ucontrol->value.integer.value[1] =
  834. max + 1 - ucontrol->value.integer.value[1];
  835. return 0;
  836. }
  837. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  838. struct snd_ctl_elem_value *ucontrol)
  839. {
  840. struct soc_mixer_control *mc =
  841. (struct soc_mixer_control *)kcontrol->private_value;
  842. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  843. unsigned int reg = mc->reg;
  844. unsigned int reg2 = mc->rreg;
  845. unsigned int shift = mc->shift;
  846. int max = mc->max;
  847. int mask = (1 << fls(max)) - 1;
  848. int err;
  849. unsigned short val, val2, val_mask;
  850. val_mask = mask << shift;
  851. val = (ucontrol->value.integer.value[0] & mask);
  852. val2 = (ucontrol->value.integer.value[1] & mask);
  853. if (val)
  854. val = max + 1 - val;
  855. if (val2)
  856. val2 = max + 1 - val2;
  857. val = val << shift;
  858. val2 = val2 << shift;
  859. err = snd_soc_update_bits(codec, reg, val_mask, val);
  860. if (err < 0)
  861. return err;
  862. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  863. return err;
  864. }
  865. /* Codec operation modes */
  866. static const char *twl4030_op_modes_texts[] = {
  867. "Option 2 (voice/audio)", "Option 1 (audio)"
  868. };
  869. static const struct soc_enum twl4030_op_modes_enum =
  870. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  871. ARRAY_SIZE(twl4030_op_modes_texts),
  872. twl4030_op_modes_texts);
  873. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  874. struct snd_ctl_elem_value *ucontrol)
  875. {
  876. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  877. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  878. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  879. unsigned short val;
  880. unsigned short mask;
  881. if (twl4030->configured) {
  882. dev_err(codec->dev,
  883. "operation mode cannot be changed on-the-fly\n");
  884. return -EBUSY;
  885. }
  886. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  887. return -EINVAL;
  888. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  889. mask = e->mask << e->shift_l;
  890. if (e->shift_l != e->shift_r) {
  891. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  892. return -EINVAL;
  893. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  894. mask |= e->mask << e->shift_r;
  895. }
  896. return snd_soc_update_bits(codec, e->reg, mask, val);
  897. }
  898. /*
  899. * FGAIN volume control:
  900. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  901. */
  902. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  903. /*
  904. * CGAIN volume control:
  905. * 0 dB to 12 dB in 6 dB steps
  906. * value 2 and 3 means 12 dB
  907. */
  908. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  909. /*
  910. * Voice Downlink GAIN volume control:
  911. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  912. */
  913. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  914. /*
  915. * Analog playback gain
  916. * -24 dB to 12 dB in 2 dB steps
  917. */
  918. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  919. /*
  920. * Gain controls tied to outputs
  921. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  922. */
  923. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  924. /*
  925. * Gain control for earpiece amplifier
  926. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  927. */
  928. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  929. /*
  930. * Capture gain after the ADCs
  931. * from 0 dB to 31 dB in 1 dB steps
  932. */
  933. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  934. /*
  935. * Gain control for input amplifiers
  936. * 0 dB to 30 dB in 6 dB steps
  937. */
  938. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  939. /* AVADC clock priority */
  940. static const char *twl4030_avadc_clk_priority_texts[] = {
  941. "Voice high priority", "HiFi high priority"
  942. };
  943. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  944. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  945. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  946. twl4030_avadc_clk_priority_texts);
  947. static const char *twl4030_rampdelay_texts[] = {
  948. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  949. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  950. "3495/2581/1748 ms"
  951. };
  952. static const struct soc_enum twl4030_rampdelay_enum =
  953. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  954. ARRAY_SIZE(twl4030_rampdelay_texts),
  955. twl4030_rampdelay_texts);
  956. /* Vibra H-bridge direction mode */
  957. static const char *twl4030_vibradirmode_texts[] = {
  958. "Vibra H-bridge direction", "Audio data MSB",
  959. };
  960. static const struct soc_enum twl4030_vibradirmode_enum =
  961. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  962. ARRAY_SIZE(twl4030_vibradirmode_texts),
  963. twl4030_vibradirmode_texts);
  964. /* Vibra H-bridge direction */
  965. static const char *twl4030_vibradir_texts[] = {
  966. "Positive polarity", "Negative polarity",
  967. };
  968. static const struct soc_enum twl4030_vibradir_enum =
  969. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  970. ARRAY_SIZE(twl4030_vibradir_texts),
  971. twl4030_vibradir_texts);
  972. /* Digimic Left and right swapping */
  973. static const char *twl4030_digimicswap_texts[] = {
  974. "Not swapped", "Swapped",
  975. };
  976. static const struct soc_enum twl4030_digimicswap_enum =
  977. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  978. ARRAY_SIZE(twl4030_digimicswap_texts),
  979. twl4030_digimicswap_texts);
  980. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  981. /* Codec operation mode control */
  982. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  983. snd_soc_get_enum_double,
  984. snd_soc_put_twl4030_opmode_enum_double),
  985. /* Common playback gain controls */
  986. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  987. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  988. 0, 0x3f, 0, digital_fine_tlv),
  989. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  990. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  991. 0, 0x3f, 0, digital_fine_tlv),
  992. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  993. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  994. 6, 0x2, 0, digital_coarse_tlv),
  995. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  996. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  997. 6, 0x2, 0, digital_coarse_tlv),
  998. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  999. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1000. 3, 0x12, 1, analog_tlv),
  1001. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  1002. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1003. 3, 0x12, 1, analog_tlv),
  1004. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  1005. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  1006. 1, 1, 0),
  1007. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  1008. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  1009. 1, 1, 0),
  1010. /* Common voice downlink gain controls */
  1011. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  1012. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  1013. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  1014. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  1015. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  1016. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1017. /* Separate output gain controls */
  1018. SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
  1019. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1020. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1021. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1022. SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
  1023. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
  1024. snd_soc_put_volsw_twl4030, output_tvl),
  1025. SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
  1026. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1027. 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
  1028. snd_soc_put_volsw_r2_twl4030, output_tvl),
  1029. SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
  1030. TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
  1031. snd_soc_put_volsw_twl4030, output_ear_tvl),
  1032. /* Common capture gain controls */
  1033. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1034. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1035. 0, 0x1f, 0, digital_capture_tlv),
  1036. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1037. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1038. 0, 0x1f, 0, digital_capture_tlv),
  1039. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1040. 0, 3, 5, 0, input_gain_tlv),
  1041. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1042. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1043. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1044. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1045. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1046. };
  1047. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1048. /* Left channel inputs */
  1049. SND_SOC_DAPM_INPUT("MAINMIC"),
  1050. SND_SOC_DAPM_INPUT("HSMIC"),
  1051. SND_SOC_DAPM_INPUT("AUXL"),
  1052. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1053. /* Right channel inputs */
  1054. SND_SOC_DAPM_INPUT("SUBMIC"),
  1055. SND_SOC_DAPM_INPUT("AUXR"),
  1056. /* Digital microphones (Stereo) */
  1057. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1058. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1059. /* Outputs */
  1060. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1061. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1062. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1063. SND_SOC_DAPM_OUTPUT("HSOL"),
  1064. SND_SOC_DAPM_OUTPUT("HSOR"),
  1065. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1066. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1067. SND_SOC_DAPM_OUTPUT("HFL"),
  1068. SND_SOC_DAPM_OUTPUT("HFR"),
  1069. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1070. /* AIF and APLL clocks for running DAIs (including loopback) */
  1071. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1072. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1073. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1074. /* DACs */
  1075. SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
  1076. SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
  1077. SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
  1078. SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
  1079. SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
  1080. /* Analog bypasses */
  1081. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1082. &twl4030_dapm_abypassr1_control),
  1083. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1084. &twl4030_dapm_abypassl1_control),
  1085. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1086. &twl4030_dapm_abypassr2_control),
  1087. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1088. &twl4030_dapm_abypassl2_control),
  1089. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1090. &twl4030_dapm_abypassv_control),
  1091. /* Master analog loopback switch */
  1092. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1093. NULL, 0),
  1094. /* Digital bypasses */
  1095. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1096. &twl4030_dapm_dbypassl_control),
  1097. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1098. &twl4030_dapm_dbypassr_control),
  1099. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1100. &twl4030_dapm_dbypassv_control),
  1101. /* Digital mixers, power control for the physical DACs */
  1102. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1103. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1104. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1105. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1106. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1107. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1108. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1109. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1110. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1111. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1112. /* Analog mixers, power control for the physical PGAs */
  1113. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1114. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1115. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1116. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1117. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1118. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1119. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1120. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1121. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1122. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1123. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1124. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1125. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1126. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1127. /* Output MIXER controls */
  1128. /* Earpiece */
  1129. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1130. &twl4030_dapm_earpiece_controls[0],
  1131. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1132. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1133. 0, 0, NULL, 0, earpiecepga_event,
  1134. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1135. /* PreDrivL/R */
  1136. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1137. &twl4030_dapm_predrivel_controls[0],
  1138. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1139. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1140. 0, 0, NULL, 0, predrivelpga_event,
  1141. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1142. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1143. &twl4030_dapm_predriver_controls[0],
  1144. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1145. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1146. 0, 0, NULL, 0, predriverpga_event,
  1147. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1148. /* HeadsetL/R */
  1149. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1150. &twl4030_dapm_hsol_controls[0],
  1151. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1152. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1153. 0, 0, NULL, 0, headsetlpga_event,
  1154. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1155. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1156. &twl4030_dapm_hsor_controls[0],
  1157. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1158. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1159. 0, 0, NULL, 0, headsetrpga_event,
  1160. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1161. /* CarkitL/R */
  1162. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1163. &twl4030_dapm_carkitl_controls[0],
  1164. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1165. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1166. 0, 0, NULL, 0, carkitlpga_event,
  1167. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1168. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1169. &twl4030_dapm_carkitr_controls[0],
  1170. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1171. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1172. 0, 0, NULL, 0, carkitrpga_event,
  1173. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1174. /* Output MUX controls */
  1175. /* HandsfreeL/R */
  1176. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1177. &twl4030_dapm_handsfreel_control),
  1178. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1179. &twl4030_dapm_handsfreelmute_control),
  1180. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1181. 0, 0, NULL, 0, handsfreelpga_event,
  1182. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1183. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1184. &twl4030_dapm_handsfreer_control),
  1185. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1186. &twl4030_dapm_handsfreermute_control),
  1187. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1188. 0, 0, NULL, 0, handsfreerpga_event,
  1189. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1190. /* Vibra */
  1191. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1192. &twl4030_dapm_vibra_control, vibramux_event,
  1193. SND_SOC_DAPM_PRE_PMU),
  1194. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1195. &twl4030_dapm_vibrapath_control),
  1196. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1197. capture */
  1198. SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
  1199. SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
  1200. SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
  1201. SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
  1202. /* Analog/Digital mic path selection.
  1203. TX1 Left/Right: either analog Left/Right or Digimic0
  1204. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1205. SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1206. &twl4030_dapm_micpathtx1_control),
  1207. SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1208. &twl4030_dapm_micpathtx2_control),
  1209. /* Analog input mixers for the capture amplifiers */
  1210. SND_SOC_DAPM_MIXER("Analog Left",
  1211. TWL4030_REG_ANAMICL, 4, 0,
  1212. &twl4030_dapm_analoglmic_controls[0],
  1213. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1214. SND_SOC_DAPM_MIXER("Analog Right",
  1215. TWL4030_REG_ANAMICR, 4, 0,
  1216. &twl4030_dapm_analogrmic_controls[0],
  1217. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1218. SND_SOC_DAPM_PGA("ADC Physical Left",
  1219. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1220. SND_SOC_DAPM_PGA("ADC Physical Right",
  1221. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1222. SND_SOC_DAPM_PGA_E("Digimic0 Enable",
  1223. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
  1224. digimic_event, SND_SOC_DAPM_POST_PMU),
  1225. SND_SOC_DAPM_PGA_E("Digimic1 Enable",
  1226. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
  1227. digimic_event, SND_SOC_DAPM_POST_PMU),
  1228. SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
  1229. NULL, 0),
  1230. SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
  1231. NULL, 0),
  1232. SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
  1233. SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
  1234. SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
  1235. };
  1236. static const struct snd_soc_dapm_route intercon[] = {
  1237. /* Stream -> DAC mapping */
  1238. {"DAC Right1", NULL, "HiFi Playback"},
  1239. {"DAC Left1", NULL, "HiFi Playback"},
  1240. {"DAC Right2", NULL, "HiFi Playback"},
  1241. {"DAC Left2", NULL, "HiFi Playback"},
  1242. {"DAC Voice", NULL, "Voice Playback"},
  1243. /* ADC -> Stream mapping */
  1244. {"HiFi Capture", NULL, "ADC Virtual Left1"},
  1245. {"HiFi Capture", NULL, "ADC Virtual Right1"},
  1246. {"HiFi Capture", NULL, "ADC Virtual Left2"},
  1247. {"HiFi Capture", NULL, "ADC Virtual Right2"},
  1248. {"Voice Capture", NULL, "ADC Virtual Left1"},
  1249. {"Voice Capture", NULL, "ADC Virtual Right1"},
  1250. {"Voice Capture", NULL, "ADC Virtual Left2"},
  1251. {"Voice Capture", NULL, "ADC Virtual Right2"},
  1252. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1253. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1254. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1255. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1256. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1257. /* Supply for the digital part (APLL) */
  1258. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1259. {"DAC Left1", NULL, "AIF Enable"},
  1260. {"DAC Right1", NULL, "AIF Enable"},
  1261. {"DAC Left2", NULL, "AIF Enable"},
  1262. {"DAC Right1", NULL, "AIF Enable"},
  1263. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1264. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1265. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1266. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1267. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1268. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1269. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1270. /* Internal playback routings */
  1271. /* Earpiece */
  1272. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1273. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1274. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1275. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1276. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1277. /* PreDrivL */
  1278. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1279. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1280. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1281. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1282. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1283. /* PreDrivR */
  1284. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1285. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1286. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1287. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1288. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1289. /* HeadsetL */
  1290. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1291. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1292. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1293. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1294. /* HeadsetR */
  1295. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1296. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1297. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1298. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1299. /* CarkitL */
  1300. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1301. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1302. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1303. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1304. /* CarkitR */
  1305. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1306. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1307. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1308. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1309. /* HandsfreeL */
  1310. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1311. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1312. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1313. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1314. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1315. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1316. /* HandsfreeR */
  1317. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1318. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1319. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1320. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1321. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1322. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1323. /* Vibra */
  1324. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1325. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1326. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1327. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1328. /* outputs */
  1329. /* Must be always connected (for AIF and APLL) */
  1330. {"Virtual HiFi OUT", NULL, "DAC Left1"},
  1331. {"Virtual HiFi OUT", NULL, "DAC Right1"},
  1332. {"Virtual HiFi OUT", NULL, "DAC Left2"},
  1333. {"Virtual HiFi OUT", NULL, "DAC Right2"},
  1334. /* Must be always connected (for APLL) */
  1335. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1336. /* Physical outputs */
  1337. {"EARPIECE", NULL, "Earpiece PGA"},
  1338. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1339. {"PREDRIVER", NULL, "PredriveR PGA"},
  1340. {"HSOL", NULL, "HeadsetL PGA"},
  1341. {"HSOR", NULL, "HeadsetR PGA"},
  1342. {"CARKITL", NULL, "CarkitL PGA"},
  1343. {"CARKITR", NULL, "CarkitR PGA"},
  1344. {"HFL", NULL, "HandsfreeL PGA"},
  1345. {"HFR", NULL, "HandsfreeR PGA"},
  1346. {"Vibra Route", "Audio", "Vibra Mux"},
  1347. {"VIBRA", NULL, "Vibra Route"},
  1348. /* Capture path */
  1349. /* Must be always connected (for AIF and APLL) */
  1350. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1351. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1352. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1353. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1354. /* Physical inputs */
  1355. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1356. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1357. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1358. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1359. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1360. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1361. {"ADC Physical Left", NULL, "Analog Left"},
  1362. {"ADC Physical Right", NULL, "Analog Right"},
  1363. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1364. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1365. {"DIGIMIC0", NULL, "micbias1 select"},
  1366. {"DIGIMIC1", NULL, "micbias2 select"},
  1367. /* TX1 Left capture path */
  1368. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1369. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1370. /* TX1 Right capture path */
  1371. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1372. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1373. /* TX2 Left capture path */
  1374. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1375. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1376. /* TX2 Right capture path */
  1377. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1378. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1379. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1380. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1381. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1382. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1383. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1384. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1385. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1386. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1387. /* Analog bypass routes */
  1388. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1389. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1390. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1391. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1392. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1393. /* Supply for the Analog loopbacks */
  1394. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1395. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1396. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1397. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1398. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1399. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1400. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1401. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1402. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1403. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1404. /* Digital bypass routes */
  1405. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1406. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1407. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1408. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1409. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1410. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1411. };
  1412. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1413. enum snd_soc_bias_level level)
  1414. {
  1415. switch (level) {
  1416. case SND_SOC_BIAS_ON:
  1417. break;
  1418. case SND_SOC_BIAS_PREPARE:
  1419. break;
  1420. case SND_SOC_BIAS_STANDBY:
  1421. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  1422. twl4030_codec_enable(codec, 1);
  1423. break;
  1424. case SND_SOC_BIAS_OFF:
  1425. twl4030_codec_enable(codec, 0);
  1426. break;
  1427. }
  1428. codec->dapm.bias_level = level;
  1429. return 0;
  1430. }
  1431. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1432. struct snd_pcm_substream *mst_substream)
  1433. {
  1434. struct snd_pcm_substream *slv_substream;
  1435. /* Pick the stream, which need to be constrained */
  1436. if (mst_substream == twl4030->master_substream)
  1437. slv_substream = twl4030->slave_substream;
  1438. else if (mst_substream == twl4030->slave_substream)
  1439. slv_substream = twl4030->master_substream;
  1440. else /* This should not happen.. */
  1441. return;
  1442. /* Set the constraints according to the already configured stream */
  1443. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1444. SNDRV_PCM_HW_PARAM_RATE,
  1445. twl4030->rate,
  1446. twl4030->rate);
  1447. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1448. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1449. twl4030->sample_bits,
  1450. twl4030->sample_bits);
  1451. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1452. SNDRV_PCM_HW_PARAM_CHANNELS,
  1453. twl4030->channels,
  1454. twl4030->channels);
  1455. }
  1456. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1457. * capture has to be enabled/disabled. */
  1458. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1459. int enable)
  1460. {
  1461. u8 reg, mask;
  1462. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1463. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1464. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1465. else
  1466. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1467. if (enable)
  1468. reg |= mask;
  1469. else
  1470. reg &= ~mask;
  1471. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1472. }
  1473. static int twl4030_startup(struct snd_pcm_substream *substream,
  1474. struct snd_soc_dai *dai)
  1475. {
  1476. struct snd_soc_codec *codec = dai->codec;
  1477. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1478. if (twl4030->master_substream) {
  1479. twl4030->slave_substream = substream;
  1480. /* The DAI has one configuration for playback and capture, so
  1481. * if the DAI has been already configured then constrain this
  1482. * substream to match it. */
  1483. if (twl4030->configured)
  1484. twl4030_constraints(twl4030, twl4030->master_substream);
  1485. } else {
  1486. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1487. TWL4030_OPTION_1)) {
  1488. /* In option2 4 channel is not supported, set the
  1489. * constraint for the first stream for channels, the
  1490. * second stream will 'inherit' this cosntraint */
  1491. snd_pcm_hw_constraint_minmax(substream->runtime,
  1492. SNDRV_PCM_HW_PARAM_CHANNELS,
  1493. 2, 2);
  1494. }
  1495. twl4030->master_substream = substream;
  1496. }
  1497. return 0;
  1498. }
  1499. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1500. struct snd_soc_dai *dai)
  1501. {
  1502. struct snd_soc_codec *codec = dai->codec;
  1503. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1504. if (twl4030->master_substream == substream)
  1505. twl4030->master_substream = twl4030->slave_substream;
  1506. twl4030->slave_substream = NULL;
  1507. /* If all streams are closed, or the remaining stream has not yet
  1508. * been configured than set the DAI as not configured. */
  1509. if (!twl4030->master_substream)
  1510. twl4030->configured = 0;
  1511. else if (!twl4030->master_substream->runtime->channels)
  1512. twl4030->configured = 0;
  1513. /* If the closing substream had 4 channel, do the necessary cleanup */
  1514. if (substream->runtime->channels == 4)
  1515. twl4030_tdm_enable(codec, substream->stream, 0);
  1516. }
  1517. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1518. struct snd_pcm_hw_params *params,
  1519. struct snd_soc_dai *dai)
  1520. {
  1521. struct snd_soc_codec *codec = dai->codec;
  1522. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1523. u8 mode, old_mode, format, old_format;
  1524. /* If the substream has 4 channel, do the necessary setup */
  1525. if (params_channels(params) == 4) {
  1526. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1527. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1528. /* Safety check: are we in the correct operating mode and
  1529. * the interface is in TDM mode? */
  1530. if ((mode & TWL4030_OPTION_1) &&
  1531. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1532. twl4030_tdm_enable(codec, substream->stream, 1);
  1533. else
  1534. return -EINVAL;
  1535. }
  1536. if (twl4030->configured)
  1537. /* Ignoring hw_params for already configured DAI */
  1538. return 0;
  1539. /* bit rate */
  1540. old_mode = twl4030_read_reg_cache(codec,
  1541. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1542. mode = old_mode & ~TWL4030_APLL_RATE;
  1543. switch (params_rate(params)) {
  1544. case 8000:
  1545. mode |= TWL4030_APLL_RATE_8000;
  1546. break;
  1547. case 11025:
  1548. mode |= TWL4030_APLL_RATE_11025;
  1549. break;
  1550. case 12000:
  1551. mode |= TWL4030_APLL_RATE_12000;
  1552. break;
  1553. case 16000:
  1554. mode |= TWL4030_APLL_RATE_16000;
  1555. break;
  1556. case 22050:
  1557. mode |= TWL4030_APLL_RATE_22050;
  1558. break;
  1559. case 24000:
  1560. mode |= TWL4030_APLL_RATE_24000;
  1561. break;
  1562. case 32000:
  1563. mode |= TWL4030_APLL_RATE_32000;
  1564. break;
  1565. case 44100:
  1566. mode |= TWL4030_APLL_RATE_44100;
  1567. break;
  1568. case 48000:
  1569. mode |= TWL4030_APLL_RATE_48000;
  1570. break;
  1571. case 96000:
  1572. mode |= TWL4030_APLL_RATE_96000;
  1573. break;
  1574. default:
  1575. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1576. params_rate(params));
  1577. return -EINVAL;
  1578. }
  1579. /* sample size */
  1580. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1581. format = old_format;
  1582. format &= ~TWL4030_DATA_WIDTH;
  1583. switch (params_format(params)) {
  1584. case SNDRV_PCM_FORMAT_S16_LE:
  1585. format |= TWL4030_DATA_WIDTH_16S_16W;
  1586. break;
  1587. case SNDRV_PCM_FORMAT_S32_LE:
  1588. format |= TWL4030_DATA_WIDTH_32S_24W;
  1589. break;
  1590. default:
  1591. dev_err(codec->dev, "%s: unknown format %d\n", __func__,
  1592. params_format(params));
  1593. return -EINVAL;
  1594. }
  1595. if (format != old_format || mode != old_mode) {
  1596. if (twl4030->codec_powered) {
  1597. /*
  1598. * If the codec is powered, than we need to toggle the
  1599. * codec power.
  1600. */
  1601. twl4030_codec_enable(codec, 0);
  1602. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1603. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1604. twl4030_codec_enable(codec, 1);
  1605. } else {
  1606. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1607. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1608. }
  1609. }
  1610. /* Store the important parameters for the DAI configuration and set
  1611. * the DAI as configured */
  1612. twl4030->configured = 1;
  1613. twl4030->rate = params_rate(params);
  1614. twl4030->sample_bits = hw_param_interval(params,
  1615. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1616. twl4030->channels = params_channels(params);
  1617. /* If both playback and capture streams are open, and one of them
  1618. * is setting the hw parameters right now (since we are here), set
  1619. * constraints to the other stream to match the current one. */
  1620. if (twl4030->slave_substream)
  1621. twl4030_constraints(twl4030, substream);
  1622. return 0;
  1623. }
  1624. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1625. int clk_id, unsigned int freq, int dir)
  1626. {
  1627. struct snd_soc_codec *codec = codec_dai->codec;
  1628. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1629. switch (freq) {
  1630. case 19200000:
  1631. case 26000000:
  1632. case 38400000:
  1633. break;
  1634. default:
  1635. dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
  1636. return -EINVAL;
  1637. }
  1638. if ((freq / 1000) != twl4030->sysclk) {
  1639. dev_err(codec->dev,
  1640. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1641. freq, twl4030->sysclk * 1000);
  1642. return -EINVAL;
  1643. }
  1644. return 0;
  1645. }
  1646. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1647. unsigned int fmt)
  1648. {
  1649. struct snd_soc_codec *codec = codec_dai->codec;
  1650. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1651. u8 old_format, format;
  1652. /* get format */
  1653. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1654. format = old_format;
  1655. /* set master/slave audio interface */
  1656. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1657. case SND_SOC_DAIFMT_CBM_CFM:
  1658. format &= ~(TWL4030_AIF_SLAVE_EN);
  1659. format &= ~(TWL4030_CLK256FS_EN);
  1660. break;
  1661. case SND_SOC_DAIFMT_CBS_CFS:
  1662. format |= TWL4030_AIF_SLAVE_EN;
  1663. format |= TWL4030_CLK256FS_EN;
  1664. break;
  1665. default:
  1666. return -EINVAL;
  1667. }
  1668. /* interface format */
  1669. format &= ~TWL4030_AIF_FORMAT;
  1670. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1671. case SND_SOC_DAIFMT_I2S:
  1672. format |= TWL4030_AIF_FORMAT_CODEC;
  1673. break;
  1674. case SND_SOC_DAIFMT_DSP_A:
  1675. format |= TWL4030_AIF_FORMAT_TDM;
  1676. break;
  1677. default:
  1678. return -EINVAL;
  1679. }
  1680. if (format != old_format) {
  1681. if (twl4030->codec_powered) {
  1682. /*
  1683. * If the codec is powered, than we need to toggle the
  1684. * codec power.
  1685. */
  1686. twl4030_codec_enable(codec, 0);
  1687. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1688. twl4030_codec_enable(codec, 1);
  1689. } else {
  1690. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1691. }
  1692. }
  1693. return 0;
  1694. }
  1695. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1696. {
  1697. struct snd_soc_codec *codec = dai->codec;
  1698. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1699. if (tristate)
  1700. reg |= TWL4030_AIF_TRI_EN;
  1701. else
  1702. reg &= ~TWL4030_AIF_TRI_EN;
  1703. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1704. }
  1705. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1706. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1707. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1708. int enable)
  1709. {
  1710. u8 reg, mask;
  1711. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1712. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1713. mask = TWL4030_ARXL1_VRX_EN;
  1714. else
  1715. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1716. if (enable)
  1717. reg |= mask;
  1718. else
  1719. reg &= ~mask;
  1720. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1721. }
  1722. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1723. struct snd_soc_dai *dai)
  1724. {
  1725. struct snd_soc_codec *codec = dai->codec;
  1726. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1727. u8 mode;
  1728. /* If the system master clock is not 26MHz, the voice PCM interface is
  1729. * not available.
  1730. */
  1731. if (twl4030->sysclk != 26000) {
  1732. dev_err(codec->dev,
  1733. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1734. __func__, twl4030->sysclk);
  1735. return -EINVAL;
  1736. }
  1737. /* If the codec mode is not option2, the voice PCM interface is not
  1738. * available.
  1739. */
  1740. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1741. & TWL4030_OPT_MODE;
  1742. if (mode != TWL4030_OPTION_2) {
  1743. dev_err(codec->dev, "%s: the codec mode is not option2\n",
  1744. __func__);
  1745. return -EINVAL;
  1746. }
  1747. return 0;
  1748. }
  1749. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1750. struct snd_soc_dai *dai)
  1751. {
  1752. struct snd_soc_codec *codec = dai->codec;
  1753. /* Enable voice digital filters */
  1754. twl4030_voice_enable(codec, substream->stream, 0);
  1755. }
  1756. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1757. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1758. {
  1759. struct snd_soc_codec *codec = dai->codec;
  1760. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1761. u8 old_mode, mode;
  1762. /* Enable voice digital filters */
  1763. twl4030_voice_enable(codec, substream->stream, 1);
  1764. /* bit rate */
  1765. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1766. & ~(TWL4030_CODECPDZ);
  1767. mode = old_mode;
  1768. switch (params_rate(params)) {
  1769. case 8000:
  1770. mode &= ~(TWL4030_SEL_16K);
  1771. break;
  1772. case 16000:
  1773. mode |= TWL4030_SEL_16K;
  1774. break;
  1775. default:
  1776. dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
  1777. params_rate(params));
  1778. return -EINVAL;
  1779. }
  1780. if (mode != old_mode) {
  1781. if (twl4030->codec_powered) {
  1782. /*
  1783. * If the codec is powered, than we need to toggle the
  1784. * codec power.
  1785. */
  1786. twl4030_codec_enable(codec, 0);
  1787. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1788. twl4030_codec_enable(codec, 1);
  1789. } else {
  1790. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1791. }
  1792. }
  1793. return 0;
  1794. }
  1795. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1796. int clk_id, unsigned int freq, int dir)
  1797. {
  1798. struct snd_soc_codec *codec = codec_dai->codec;
  1799. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1800. if (freq != 26000000) {
  1801. dev_err(codec->dev,
  1802. "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
  1803. __func__, freq / 1000);
  1804. return -EINVAL;
  1805. }
  1806. if ((freq / 1000) != twl4030->sysclk) {
  1807. dev_err(codec->dev,
  1808. "Mismatch in HFCLKIN: %u (configured: %u)\n",
  1809. freq, twl4030->sysclk * 1000);
  1810. return -EINVAL;
  1811. }
  1812. return 0;
  1813. }
  1814. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1815. unsigned int fmt)
  1816. {
  1817. struct snd_soc_codec *codec = codec_dai->codec;
  1818. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1819. u8 old_format, format;
  1820. /* get format */
  1821. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1822. format = old_format;
  1823. /* set master/slave audio interface */
  1824. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1825. case SND_SOC_DAIFMT_CBM_CFM:
  1826. format &= ~(TWL4030_VIF_SLAVE_EN);
  1827. break;
  1828. case SND_SOC_DAIFMT_CBS_CFS:
  1829. format |= TWL4030_VIF_SLAVE_EN;
  1830. break;
  1831. default:
  1832. return -EINVAL;
  1833. }
  1834. /* clock inversion */
  1835. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1836. case SND_SOC_DAIFMT_IB_NF:
  1837. format &= ~(TWL4030_VIF_FORMAT);
  1838. break;
  1839. case SND_SOC_DAIFMT_NB_IF:
  1840. format |= TWL4030_VIF_FORMAT;
  1841. break;
  1842. default:
  1843. return -EINVAL;
  1844. }
  1845. if (format != old_format) {
  1846. if (twl4030->codec_powered) {
  1847. /*
  1848. * If the codec is powered, than we need to toggle the
  1849. * codec power.
  1850. */
  1851. twl4030_codec_enable(codec, 0);
  1852. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1853. twl4030_codec_enable(codec, 1);
  1854. } else {
  1855. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1856. }
  1857. }
  1858. return 0;
  1859. }
  1860. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1861. {
  1862. struct snd_soc_codec *codec = dai->codec;
  1863. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1864. if (tristate)
  1865. reg |= TWL4030_VIF_TRI_EN;
  1866. else
  1867. reg &= ~TWL4030_VIF_TRI_EN;
  1868. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1869. }
  1870. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1871. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1872. static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
  1873. .startup = twl4030_startup,
  1874. .shutdown = twl4030_shutdown,
  1875. .hw_params = twl4030_hw_params,
  1876. .set_sysclk = twl4030_set_dai_sysclk,
  1877. .set_fmt = twl4030_set_dai_fmt,
  1878. .set_tristate = twl4030_set_tristate,
  1879. };
  1880. static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1881. .startup = twl4030_voice_startup,
  1882. .shutdown = twl4030_voice_shutdown,
  1883. .hw_params = twl4030_voice_hw_params,
  1884. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1885. .set_fmt = twl4030_voice_set_dai_fmt,
  1886. .set_tristate = twl4030_voice_set_tristate,
  1887. };
  1888. static struct snd_soc_dai_driver twl4030_dai[] = {
  1889. {
  1890. .name = "twl4030-hifi",
  1891. .playback = {
  1892. .stream_name = "HiFi Playback",
  1893. .channels_min = 2,
  1894. .channels_max = 4,
  1895. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1896. .formats = TWL4030_FORMATS,
  1897. .sig_bits = 24,},
  1898. .capture = {
  1899. .stream_name = "HiFi Capture",
  1900. .channels_min = 2,
  1901. .channels_max = 4,
  1902. .rates = TWL4030_RATES,
  1903. .formats = TWL4030_FORMATS,
  1904. .sig_bits = 24,},
  1905. .ops = &twl4030_dai_hifi_ops,
  1906. },
  1907. {
  1908. .name = "twl4030-voice",
  1909. .playback = {
  1910. .stream_name = "Voice Playback",
  1911. .channels_min = 1,
  1912. .channels_max = 1,
  1913. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1914. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1915. .capture = {
  1916. .stream_name = "Voice Capture",
  1917. .channels_min = 1,
  1918. .channels_max = 2,
  1919. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1920. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1921. .ops = &twl4030_dai_voice_ops,
  1922. },
  1923. };
  1924. static int twl4030_soc_suspend(struct snd_soc_codec *codec)
  1925. {
  1926. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1927. return 0;
  1928. }
  1929. static int twl4030_soc_resume(struct snd_soc_codec *codec)
  1930. {
  1931. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1932. return 0;
  1933. }
  1934. static int twl4030_soc_probe(struct snd_soc_codec *codec)
  1935. {
  1936. struct twl4030_priv *twl4030;
  1937. twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
  1938. GFP_KERNEL);
  1939. if (twl4030 == NULL) {
  1940. dev_err(codec->dev, "Can not allocate memory\n");
  1941. return -ENOMEM;
  1942. }
  1943. snd_soc_codec_set_drvdata(codec, twl4030);
  1944. /* Set the defaults, and power up the codec */
  1945. twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
  1946. twl4030_init_chip(codec);
  1947. return 0;
  1948. }
  1949. static int twl4030_soc_remove(struct snd_soc_codec *codec)
  1950. {
  1951. struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
  1952. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1953. /* Reset registers to their chip default before leaving */
  1954. twl4030_reset_registers(codec);
  1955. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1956. if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
  1957. gpio_free(pdata->hs_extmute_gpio);
  1958. return 0;
  1959. }
  1960. static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
  1961. .probe = twl4030_soc_probe,
  1962. .remove = twl4030_soc_remove,
  1963. .suspend = twl4030_soc_suspend,
  1964. .resume = twl4030_soc_resume,
  1965. .read = twl4030_read_reg_cache,
  1966. .write = twl4030_write,
  1967. .set_bias_level = twl4030_set_bias_level,
  1968. .idle_bias_off = true,
  1969. .reg_cache_size = sizeof(twl4030_reg),
  1970. .reg_word_size = sizeof(u8),
  1971. .reg_cache_default = twl4030_reg,
  1972. .controls = twl4030_snd_controls,
  1973. .num_controls = ARRAY_SIZE(twl4030_snd_controls),
  1974. .dapm_widgets = twl4030_dapm_widgets,
  1975. .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
  1976. .dapm_routes = intercon,
  1977. .num_dapm_routes = ARRAY_SIZE(intercon),
  1978. };
  1979. static int __devinit twl4030_codec_probe(struct platform_device *pdev)
  1980. {
  1981. struct twl4030_codec_data *pdata = pdev->dev.platform_data;
  1982. if (!pdata) {
  1983. dev_err(&pdev->dev, "platform_data is missing\n");
  1984. return -EINVAL;
  1985. }
  1986. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
  1987. twl4030_dai, ARRAY_SIZE(twl4030_dai));
  1988. }
  1989. static int __devexit twl4030_codec_remove(struct platform_device *pdev)
  1990. {
  1991. snd_soc_unregister_codec(&pdev->dev);
  1992. return 0;
  1993. }
  1994. MODULE_ALIAS("platform:twl4030-codec");
  1995. static struct platform_driver twl4030_codec_driver = {
  1996. .probe = twl4030_codec_probe,
  1997. .remove = __devexit_p(twl4030_codec_remove),
  1998. .driver = {
  1999. .name = "twl4030-codec",
  2000. .owner = THIS_MODULE,
  2001. },
  2002. };
  2003. module_platform_driver(twl4030_codec_driver);
  2004. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2005. MODULE_AUTHOR("Steve Sakoman");
  2006. MODULE_LICENSE("GPL");