phy_n.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  55. enum b43_nphy_rf_sequence seq);
  56. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  57. {//TODO
  58. }
  59. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  60. {//TODO
  61. }
  62. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  63. bool ignore_tssi)
  64. {//TODO
  65. return B43_TXPWR_RES_DONE;
  66. }
  67. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  68. const struct b43_nphy_channeltab_entry *e)
  69. {
  70. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  71. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  72. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  73. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  74. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  75. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  76. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  77. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  78. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  79. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  80. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  81. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  82. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  83. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  84. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  85. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  86. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  87. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  88. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  89. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  90. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  91. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  92. }
  93. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry *e)
  95. {
  96. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  97. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  98. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  99. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  100. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  101. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  102. }
  103. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  104. {
  105. //TODO
  106. }
  107. /* Tune the hardware to a new channel. */
  108. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  109. {
  110. const struct b43_nphy_channeltab_entry *tabent;
  111. tabent = b43_nphy_get_chantabent(dev, channel);
  112. if (!tabent)
  113. return -ESRCH;
  114. //FIXME enable/disable band select upper20 in RXCTL
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  117. else
  118. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  119. b43_chantab_radio_upload(dev, tabent);
  120. udelay(50);
  121. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  122. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  123. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  124. udelay(300);
  125. if (0 /*FIXME 5Ghz*/)
  126. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  127. else
  128. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  129. b43_chantab_phy_upload(dev, tabent);
  130. b43_nphy_tx_power_fix(dev);
  131. return 0;
  132. }
  133. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  134. {
  135. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  136. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  137. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  138. B43_NPHY_RFCTL_CMD_CHIP0PU |
  139. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  140. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  141. B43_NPHY_RFCTL_CMD_PORFORCE);
  142. }
  143. static void b43_radio_init2055_post(struct b43_wldev *dev)
  144. {
  145. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  146. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  147. int i;
  148. u16 val;
  149. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  150. msleep(1);
  151. if ((sprom->revision != 4) ||
  152. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  153. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  154. (binfo->type != 0x46D) ||
  155. (binfo->rev < 0x41)) {
  156. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  157. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  158. msleep(1);
  159. }
  160. }
  161. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  162. msleep(1);
  163. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  164. msleep(1);
  165. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  166. msleep(1);
  167. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  168. msleep(1);
  169. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  170. msleep(1);
  171. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  172. msleep(1);
  173. for (i = 0; i < 100; i++) {
  174. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  175. if (val & 0x80)
  176. break;
  177. udelay(10);
  178. }
  179. msleep(1);
  180. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  181. msleep(1);
  182. nphy_channel_switch(dev, dev->phy.channel);
  183. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  184. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  185. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  186. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  187. }
  188. /* Initialize a Broadcom 2055 N-radio */
  189. static void b43_radio_init2055(struct b43_wldev *dev)
  190. {
  191. b43_radio_init2055_pre(dev);
  192. if (b43_status(dev) < B43_STAT_INITIALIZED)
  193. b2055_upload_inittab(dev, 0, 1);
  194. else
  195. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  196. b43_radio_init2055_post(dev);
  197. }
  198. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  199. {
  200. b43_radio_init2055(dev);
  201. }
  202. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  203. {
  204. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  205. ~B43_NPHY_RFCTL_CMD_EN);
  206. }
  207. /*
  208. * Upload the N-PHY tables.
  209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  210. */
  211. static void b43_nphy_tables_init(struct b43_wldev *dev)
  212. {
  213. if (dev->phy.rev < 3)
  214. b43_nphy_rev0_1_2_tables_init(dev);
  215. else
  216. b43_nphy_rev3plus_tables_init(dev);
  217. }
  218. static void b43_nphy_workarounds(struct b43_wldev *dev)
  219. {
  220. struct b43_phy *phy = &dev->phy;
  221. unsigned int i;
  222. b43_phy_set(dev, B43_NPHY_IQFLIP,
  223. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  224. if (1 /* FIXME band is 2.4GHz */) {
  225. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  226. B43_NPHY_CLASSCTL_CCKEN);
  227. } else {
  228. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  229. ~B43_NPHY_CLASSCTL_CCKEN);
  230. }
  231. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  232. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  233. /* Fixup some tables */
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  237. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  238. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  239. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  240. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  241. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  242. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  243. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  244. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  245. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  246. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  247. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  248. //TODO set RF sequence
  249. /* Set narrowband clip threshold */
  250. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  251. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  252. /* Set wideband clip 2 threshold */
  253. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  254. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  255. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  256. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  257. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  258. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  259. /* Set Clip 2 detect */
  260. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  261. B43_NPHY_C1_CGAINI_CL2DETECT);
  262. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  263. B43_NPHY_C2_CGAINI_CL2DETECT);
  264. if (0 /*FIXME*/) {
  265. /* Set dwell lengths */
  266. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  267. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  268. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  269. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  270. /* Set gain backoff */
  271. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  272. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  273. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  274. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  275. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  276. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  277. /* Set HPVGA2 index */
  278. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  279. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  280. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  281. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  282. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  283. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  284. //FIXME verify that the specs really mean to use autoinc here.
  285. for (i = 0; i < 3; i++)
  286. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  287. }
  288. /* Set minimum gain value */
  289. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  290. ~B43_NPHY_C1_MINGAIN,
  291. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  292. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  293. ~B43_NPHY_C2_MINGAIN,
  294. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  295. if (phy->rev < 2) {
  296. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  297. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  298. }
  299. /* Set phase track alpha and beta */
  300. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  301. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  302. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  303. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  304. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  305. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  306. }
  307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  308. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  309. {
  310. struct b43_phy_n *nphy = dev->phy.n;
  311. enum ieee80211_band band;
  312. u16 tmp;
  313. if (!enable) {
  314. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  315. B43_NPHY_RFCTL_INTC1);
  316. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  317. B43_NPHY_RFCTL_INTC2);
  318. band = b43_current_band(dev->wl);
  319. if (dev->phy.rev >= 3) {
  320. if (band == IEEE80211_BAND_5GHZ)
  321. tmp = 0x600;
  322. else
  323. tmp = 0x480;
  324. } else {
  325. if (band == IEEE80211_BAND_5GHZ)
  326. tmp = 0x180;
  327. else
  328. tmp = 0x120;
  329. }
  330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  332. } else {
  333. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  334. nphy->rfctrl_intc1_save);
  335. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  336. nphy->rfctrl_intc2_save);
  337. }
  338. }
  339. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  340. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  341. {
  342. struct b43_phy_n *nphy = dev->phy.n;
  343. u16 tmp;
  344. enum ieee80211_band band = b43_current_band(dev->wl);
  345. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  346. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  347. if (dev->phy.rev >= 3) {
  348. if (ipa) {
  349. tmp = 4;
  350. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  351. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  352. }
  353. tmp = 1;
  354. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  355. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  356. }
  357. }
  358. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  359. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  360. {
  361. u32 tmslow;
  362. if (dev->phy.type != B43_PHYTYPE_N)
  363. return;
  364. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  365. if (force)
  366. tmslow |= SSB_TMSLOW_FGC;
  367. else
  368. tmslow &= ~SSB_TMSLOW_FGC;
  369. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  370. }
  371. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  372. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  373. {
  374. u16 bbcfg;
  375. b43_nphy_bmac_clock_fgc(dev, 1);
  376. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  377. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  378. udelay(1);
  379. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  380. b43_nphy_bmac_clock_fgc(dev, 0);
  381. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  382. }
  383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  384. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  385. {
  386. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  387. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  388. if (preamble == 1)
  389. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  390. else
  391. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  392. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  393. }
  394. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  395. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  396. {
  397. struct b43_phy_n *nphy = dev->phy.n;
  398. bool override = false;
  399. u16 chain = 0x33;
  400. if (nphy->txrx_chain == 0) {
  401. chain = 0x11;
  402. override = true;
  403. } else if (nphy->txrx_chain == 1) {
  404. chain = 0x22;
  405. override = true;
  406. }
  407. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  408. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  409. chain);
  410. if (override)
  411. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  412. B43_NPHY_RFSEQMODE_CAOVER);
  413. else
  414. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  415. ~B43_NPHY_RFSEQMODE_CAOVER);
  416. }
  417. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  418. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  419. u16 samps, u8 time, bool wait)
  420. {
  421. int i;
  422. u16 tmp;
  423. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  424. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  425. if (wait)
  426. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  427. else
  428. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  429. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  430. for (i = 1000; i; i--) {
  431. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  432. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  433. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  434. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  435. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  436. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  437. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  438. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  439. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  440. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  441. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  442. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  443. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  444. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  445. return;
  446. }
  447. udelay(10);
  448. }
  449. memset(est, 0, sizeof(*est));
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  452. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  453. struct b43_phy_n_iq_comp *pcomp)
  454. {
  455. if (write) {
  456. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  457. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  458. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  459. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  460. } else {
  461. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  462. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  463. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  464. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  465. }
  466. }
  467. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  468. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  469. {
  470. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  471. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  472. if (core == 0) {
  473. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  474. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  475. } else {
  476. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  477. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  478. }
  479. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  480. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  481. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  482. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  483. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  484. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  485. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  486. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  487. }
  488. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  489. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  490. {
  491. u8 rxval, txval;
  492. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  493. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  494. if (core == 0) {
  495. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  496. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  497. } else {
  498. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  499. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  500. }
  501. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  502. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  503. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  504. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  505. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  506. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  507. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  508. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  509. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  510. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  511. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  512. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  513. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  514. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  515. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  516. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  517. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  518. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  519. if (core == 0) {
  520. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  521. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  522. } else {
  523. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  524. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  525. }
  526. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  527. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  528. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  529. if (core == 0) {
  530. rxval = 1;
  531. txval = 8;
  532. } else {
  533. rxval = 4;
  534. txval = 2;
  535. }
  536. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  537. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  538. }
  539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  540. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  541. {
  542. int i;
  543. s32 iq;
  544. u32 ii;
  545. u32 qq;
  546. int iq_nbits, qq_nbits;
  547. int arsh, brsh;
  548. u16 tmp, a, b;
  549. struct nphy_iq_est est;
  550. struct b43_phy_n_iq_comp old;
  551. struct b43_phy_n_iq_comp new = { };
  552. bool error = false;
  553. if (mask == 0)
  554. return;
  555. b43_nphy_rx_iq_coeffs(dev, false, &old);
  556. b43_nphy_rx_iq_coeffs(dev, true, &new);
  557. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  558. new = old;
  559. for (i = 0; i < 2; i++) {
  560. if (i == 0 && (mask & 1)) {
  561. iq = est.iq0_prod;
  562. ii = est.i0_pwr;
  563. qq = est.q0_pwr;
  564. } else if (i == 1 && (mask & 2)) {
  565. iq = est.iq1_prod;
  566. ii = est.i1_pwr;
  567. qq = est.q1_pwr;
  568. } else {
  569. B43_WARN_ON(1);
  570. continue;
  571. }
  572. if (ii + qq < 2) {
  573. error = true;
  574. break;
  575. }
  576. iq_nbits = fls(abs(iq));
  577. qq_nbits = fls(qq);
  578. arsh = iq_nbits - 20;
  579. if (arsh >= 0) {
  580. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  581. tmp = ii >> arsh;
  582. } else {
  583. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  584. tmp = ii << -arsh;
  585. }
  586. if (tmp == 0) {
  587. error = true;
  588. break;
  589. }
  590. a /= tmp;
  591. brsh = qq_nbits - 11;
  592. if (brsh >= 0) {
  593. b = (qq << (31 - qq_nbits));
  594. tmp = ii >> brsh;
  595. } else {
  596. b = (qq << (31 - qq_nbits));
  597. tmp = ii << -brsh;
  598. }
  599. if (tmp == 0) {
  600. error = true;
  601. break;
  602. }
  603. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  604. if (i == 0 && (mask & 0x1)) {
  605. if (dev->phy.rev >= 3) {
  606. new.a0 = a & 0x3FF;
  607. new.b0 = b & 0x3FF;
  608. } else {
  609. new.a0 = b & 0x3FF;
  610. new.b0 = a & 0x3FF;
  611. }
  612. } else if (i == 1 && (mask & 0x2)) {
  613. if (dev->phy.rev >= 3) {
  614. new.a1 = a & 0x3FF;
  615. new.b1 = b & 0x3FF;
  616. } else {
  617. new.a1 = b & 0x3FF;
  618. new.b1 = a & 0x3FF;
  619. }
  620. }
  621. }
  622. if (error)
  623. new = old;
  624. b43_nphy_rx_iq_coeffs(dev, true, &new);
  625. }
  626. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  627. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  628. {
  629. u16 array[4];
  630. int i;
  631. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  632. for (i = 0; i < 4; i++)
  633. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  634. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  635. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  636. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  637. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  638. }
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  640. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  641. {
  642. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  643. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  644. }
  645. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  646. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  647. {
  648. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  649. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  650. }
  651. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  652. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  653. {
  654. u16 tmp;
  655. if (dev->dev->id.revision == 16)
  656. b43_mac_suspend(dev);
  657. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  658. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  659. B43_NPHY_CLASSCTL_WAITEDEN);
  660. tmp &= ~mask;
  661. tmp |= (val & mask);
  662. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  663. if (dev->dev->id.revision == 16)
  664. b43_mac_enable(dev);
  665. return tmp;
  666. }
  667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  668. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  669. {
  670. struct b43_phy *phy = &dev->phy;
  671. struct b43_phy_n *nphy = phy->n;
  672. if (enable) {
  673. u16 clip[] = { 0xFFFF, 0xFFFF };
  674. if (nphy->deaf_count++ == 0) {
  675. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  676. b43_nphy_classifier(dev, 0x7, 0);
  677. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  678. b43_nphy_write_clip_detection(dev, clip);
  679. }
  680. b43_nphy_reset_cca(dev);
  681. } else {
  682. if (--nphy->deaf_count == 0) {
  683. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  684. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  685. }
  686. }
  687. }
  688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  689. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  690. {
  691. struct b43_phy_n *nphy = dev->phy.n;
  692. u16 tmp;
  693. if (nphy->hang_avoid)
  694. b43_nphy_stay_in_carrier_search(dev, 1);
  695. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  696. if (tmp & 0x1)
  697. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  698. else if (tmp & 0x2)
  699. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  700. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  701. if (nphy->bb_mult_save & 0x80000000) {
  702. tmp = nphy->bb_mult_save & 0xFFFF;
  703. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  704. nphy->bb_mult_save = 0;
  705. }
  706. if (nphy->hang_avoid)
  707. b43_nphy_stay_in_carrier_search(dev, 0);
  708. }
  709. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  710. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  711. bool test)
  712. {
  713. int i;
  714. u16 bw, len, rot, angle;
  715. b43_c32 *samples;
  716. bw = (dev->phy.is_40mhz) ? 40 : 20;
  717. len = bw << 3;
  718. if (test) {
  719. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  720. bw = 82;
  721. else
  722. bw = 80;
  723. if (dev->phy.is_40mhz)
  724. bw <<= 1;
  725. len = bw << 1;
  726. }
  727. samples = kzalloc(len * sizeof(b43_c32), GFP_KERNEL);
  728. rot = (((freq * 36) / bw) << 16) / 100;
  729. angle = 0;
  730. for (i = 0; i < len; i++) {
  731. samples[i] = b43_cordic(angle);
  732. angle += rot;
  733. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  734. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  735. }
  736. /* TODO: Call N PHY Load Sample Table with buffer, len as arguments */
  737. kfree(samples);
  738. return len;
  739. }
  740. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  741. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  742. u16 wait, bool iqmode, bool dac_test)
  743. {
  744. struct b43_phy_n *nphy = dev->phy.n;
  745. int i;
  746. u16 seq_mode;
  747. u32 tmp;
  748. if (nphy->hang_avoid)
  749. b43_nphy_stay_in_carrier_search(dev, true);
  750. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  751. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  752. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  753. }
  754. if (!dev->phy.is_40mhz)
  755. tmp = 0x6464;
  756. else
  757. tmp = 0x4747;
  758. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  759. if (nphy->hang_avoid)
  760. b43_nphy_stay_in_carrier_search(dev, false);
  761. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  762. if (loops != 0xFFFF)
  763. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  764. else
  765. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  766. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  767. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  768. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  769. if (iqmode) {
  770. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  771. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  772. } else {
  773. if (dac_test)
  774. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  775. else
  776. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  777. }
  778. for (i = 0; i < 100; i++) {
  779. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  780. i = 0;
  781. break;
  782. }
  783. udelay(10);
  784. }
  785. if (i)
  786. b43err(dev->wl, "run samples timeout\n");
  787. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  788. }
  789. /*
  790. * Transmits a known value for LO calibration
  791. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  792. */
  793. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  794. bool iqmode, bool dac_test)
  795. {
  796. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  797. if (samp == 0)
  798. return -1;
  799. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  800. return 0;
  801. }
  802. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  803. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  804. {
  805. struct b43_phy_n *nphy = dev->phy.n;
  806. int i, j;
  807. u32 tmp;
  808. u32 cur_real, cur_imag, real_part, imag_part;
  809. u16 buffer[7];
  810. if (nphy->hang_avoid)
  811. b43_nphy_stay_in_carrier_search(dev, true);
  812. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  813. for (i = 0; i < 2; i++) {
  814. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  815. (buffer[i * 2 + 1] & 0x3FF);
  816. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  817. (((i + 26) << 10) | 320));
  818. for (j = 0; j < 128; j++) {
  819. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  820. ((tmp >> 16) & 0xFFFF));
  821. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  822. (tmp & 0xFFFF));
  823. }
  824. }
  825. for (i = 0; i < 2; i++) {
  826. tmp = buffer[5 + i];
  827. real_part = (tmp >> 8) & 0xFF;
  828. imag_part = (tmp & 0xFF);
  829. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  830. (((i + 26) << 10) | 448));
  831. if (dev->phy.rev >= 3) {
  832. cur_real = real_part;
  833. cur_imag = imag_part;
  834. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  835. }
  836. for (j = 0; j < 128; j++) {
  837. if (dev->phy.rev < 3) {
  838. cur_real = (real_part * loscale[j] + 128) >> 8;
  839. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  840. tmp = ((cur_real & 0xFF) << 8) |
  841. (cur_imag & 0xFF);
  842. }
  843. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  844. ((tmp >> 16) & 0xFFFF));
  845. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  846. (tmp & 0xFFFF));
  847. }
  848. }
  849. if (dev->phy.rev >= 3) {
  850. b43_shm_write16(dev, B43_SHM_SHARED,
  851. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  852. b43_shm_write16(dev, B43_SHM_SHARED,
  853. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  854. }
  855. if (nphy->hang_avoid)
  856. b43_nphy_stay_in_carrier_search(dev, false);
  857. }
  858. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  859. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  860. enum b43_nphy_rf_sequence seq)
  861. {
  862. static const u16 trigger[] = {
  863. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  864. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  865. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  866. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  867. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  868. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  869. };
  870. int i;
  871. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  872. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  873. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  874. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  875. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  876. for (i = 0; i < 200; i++) {
  877. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  878. goto ok;
  879. msleep(1);
  880. }
  881. b43err(dev->wl, "RF sequence status timeout\n");
  882. ok:
  883. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  884. }
  885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  886. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  887. u16 value, u8 core, bool off)
  888. {
  889. int i;
  890. u8 index = fls(field);
  891. u8 addr, en_addr, val_addr;
  892. /* we expect only one bit set */
  893. B43_WARN_ON(field & (~(1 << (index - 1))));
  894. if (dev->phy.rev >= 3) {
  895. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  896. for (i = 0; i < 2; i++) {
  897. if (index == 0 || index == 16) {
  898. b43err(dev->wl,
  899. "Unsupported RF Ctrl Override call\n");
  900. return;
  901. }
  902. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  903. en_addr = B43_PHY_N((i == 0) ?
  904. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  905. val_addr = B43_PHY_N((i == 0) ?
  906. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  907. if (off) {
  908. b43_phy_mask(dev, en_addr, ~(field));
  909. b43_phy_mask(dev, val_addr,
  910. ~(rf_ctrl->val_mask));
  911. } else {
  912. if (core == 0 || ((1 << core) & i) != 0) {
  913. b43_phy_set(dev, en_addr, field);
  914. b43_phy_maskset(dev, val_addr,
  915. ~(rf_ctrl->val_mask),
  916. (value << rf_ctrl->val_shift));
  917. }
  918. }
  919. }
  920. } else {
  921. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  922. if (off) {
  923. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  924. value = 0;
  925. } else {
  926. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  927. }
  928. for (i = 0; i < 2; i++) {
  929. if (index <= 1 || index == 16) {
  930. b43err(dev->wl,
  931. "Unsupported RF Ctrl Override call\n");
  932. return;
  933. }
  934. if (index == 2 || index == 10 ||
  935. (index >= 13 && index <= 15)) {
  936. core = 1;
  937. }
  938. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  939. addr = B43_PHY_N((i == 0) ?
  940. rf_ctrl->addr0 : rf_ctrl->addr1);
  941. if ((core & (1 << i)) != 0)
  942. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  943. (value << rf_ctrl->shift));
  944. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  945. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  946. B43_NPHY_RFCTL_CMD_START);
  947. udelay(1);
  948. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  949. }
  950. }
  951. }
  952. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  953. {
  954. unsigned int i;
  955. u16 val;
  956. val = 0x1E1F;
  957. for (i = 0; i < 14; i++) {
  958. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  959. val -= 0x202;
  960. }
  961. val = 0x3E3F;
  962. for (i = 0; i < 16; i++) {
  963. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  964. val -= 0x202;
  965. }
  966. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  967. }
  968. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  969. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  970. s8 offset, u8 core, u8 rail, u8 type)
  971. {
  972. u16 tmp;
  973. bool core1or5 = (core == 1) || (core == 5);
  974. bool core2or5 = (core == 2) || (core == 5);
  975. offset = clamp_val(offset, -32, 31);
  976. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  977. if (core1or5 && (rail == 0) && (type == 2))
  978. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  979. if (core1or5 && (rail == 1) && (type == 2))
  980. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  981. if (core2or5 && (rail == 0) && (type == 2))
  982. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  983. if (core2or5 && (rail == 1) && (type == 2))
  984. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  985. if (core1or5 && (rail == 0) && (type == 0))
  986. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  987. if (core1or5 && (rail == 1) && (type == 0))
  988. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  989. if (core2or5 && (rail == 0) && (type == 0))
  990. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  991. if (core2or5 && (rail == 1) && (type == 0))
  992. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  993. if (core1or5 && (rail == 0) && (type == 1))
  994. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  995. if (core1or5 && (rail == 1) && (type == 1))
  996. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  997. if (core2or5 && (rail == 0) && (type == 1))
  998. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  999. if (core2or5 && (rail == 1) && (type == 1))
  1000. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1001. if (core1or5 && (rail == 0) && (type == 6))
  1002. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1003. if (core1or5 && (rail == 1) && (type == 6))
  1004. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1005. if (core2or5 && (rail == 0) && (type == 6))
  1006. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1007. if (core2or5 && (rail == 1) && (type == 6))
  1008. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1009. if (core1or5 && (rail == 0) && (type == 3))
  1010. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1011. if (core1or5 && (rail == 1) && (type == 3))
  1012. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1013. if (core2or5 && (rail == 0) && (type == 3))
  1014. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1015. if (core2or5 && (rail == 1) && (type == 3))
  1016. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1017. if (core1or5 && (type == 4))
  1018. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1019. if (core2or5 && (type == 4))
  1020. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1021. if (core1or5 && (type == 5))
  1022. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1023. if (core2or5 && (type == 5))
  1024. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1025. }
  1026. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1027. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1028. {
  1029. u16 val;
  1030. if (dev->phy.rev >= 3) {
  1031. /* TODO */
  1032. } else {
  1033. if (type < 3)
  1034. val = 0;
  1035. else if (type == 6)
  1036. val = 1;
  1037. else if (type == 3)
  1038. val = 2;
  1039. else
  1040. val = 3;
  1041. val = (val << 12) | (val << 14);
  1042. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1043. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1044. if (type < 3) {
  1045. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1046. (type + 1) << 4);
  1047. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1048. (type + 1) << 4);
  1049. }
  1050. /* TODO use some definitions */
  1051. if (code == 0) {
  1052. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1053. if (type < 3) {
  1054. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1055. 0xFEC7, 0);
  1056. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1057. 0xEFDC, 0);
  1058. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1059. 0xFFFE, 0);
  1060. udelay(20);
  1061. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1062. 0xFFFE, 0);
  1063. }
  1064. } else {
  1065. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1066. 0x3000);
  1067. if (type < 3) {
  1068. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1069. 0xFEC7, 0x0180);
  1070. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1071. 0xEFDC, (code << 1 | 0x1021));
  1072. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1073. 0xFFFE, 0x0001);
  1074. udelay(20);
  1075. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1076. 0xFFFE, 0);
  1077. }
  1078. }
  1079. }
  1080. }
  1081. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1082. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1083. {
  1084. int i;
  1085. for (i = 0; i < 2; i++) {
  1086. if (type == 2) {
  1087. if (i == 0) {
  1088. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1089. 0xFC, buf[0]);
  1090. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1091. 0xFC, buf[1]);
  1092. } else {
  1093. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1094. 0xFC, buf[2 * i]);
  1095. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1096. 0xFC, buf[2 * i + 1]);
  1097. }
  1098. } else {
  1099. if (i == 0)
  1100. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1101. 0xF3, buf[0] << 2);
  1102. else
  1103. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1104. 0xF3, buf[2 * i + 1] << 2);
  1105. }
  1106. }
  1107. }
  1108. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1109. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1110. u8 nsamp)
  1111. {
  1112. int i;
  1113. int out;
  1114. u16 save_regs_phy[9];
  1115. u16 s[2];
  1116. if (dev->phy.rev >= 3) {
  1117. save_regs_phy[0] = b43_phy_read(dev,
  1118. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1119. save_regs_phy[1] = b43_phy_read(dev,
  1120. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1121. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1122. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1123. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1124. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1125. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1126. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1127. }
  1128. b43_nphy_rssi_select(dev, 5, type);
  1129. if (dev->phy.rev < 2) {
  1130. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1131. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1132. }
  1133. for (i = 0; i < 4; i++)
  1134. buf[i] = 0;
  1135. for (i = 0; i < nsamp; i++) {
  1136. if (dev->phy.rev < 2) {
  1137. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1138. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1139. } else {
  1140. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1141. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1142. }
  1143. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1144. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1145. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1146. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1147. }
  1148. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1149. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1150. if (dev->phy.rev < 2)
  1151. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1152. if (dev->phy.rev >= 3) {
  1153. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1154. save_regs_phy[0]);
  1155. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1156. save_regs_phy[1]);
  1157. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1158. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1159. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1160. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1161. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1162. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1163. }
  1164. return out;
  1165. }
  1166. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1167. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1168. {
  1169. int i, j;
  1170. u8 state[4];
  1171. u8 code, val;
  1172. u16 class, override;
  1173. u8 regs_save_radio[2];
  1174. u16 regs_save_phy[2];
  1175. s8 offset[4];
  1176. u16 clip_state[2];
  1177. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1178. s32 results_min[4] = { };
  1179. u8 vcm_final[4] = { };
  1180. s32 results[4][4] = { };
  1181. s32 miniq[4][2] = { };
  1182. if (type == 2) {
  1183. code = 0;
  1184. val = 6;
  1185. } else if (type < 2) {
  1186. code = 25;
  1187. val = 4;
  1188. } else {
  1189. B43_WARN_ON(1);
  1190. return;
  1191. }
  1192. class = b43_nphy_classifier(dev, 0, 0);
  1193. b43_nphy_classifier(dev, 7, 4);
  1194. b43_nphy_read_clip_detection(dev, clip_state);
  1195. b43_nphy_write_clip_detection(dev, clip_off);
  1196. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1197. override = 0x140;
  1198. else
  1199. override = 0x110;
  1200. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1201. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1202. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1203. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1204. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1205. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1206. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1207. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1208. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1209. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1210. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1211. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1212. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1213. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1214. b43_nphy_rssi_select(dev, 5, type);
  1215. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1216. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1217. for (i = 0; i < 4; i++) {
  1218. u8 tmp[4];
  1219. for (j = 0; j < 4; j++)
  1220. tmp[j] = i;
  1221. if (type != 1)
  1222. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1223. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1224. if (type < 2)
  1225. for (j = 0; j < 2; j++)
  1226. miniq[i][j] = min(results[i][2 * j],
  1227. results[i][2 * j + 1]);
  1228. }
  1229. for (i = 0; i < 4; i++) {
  1230. s32 mind = 40;
  1231. u8 minvcm = 0;
  1232. s32 minpoll = 249;
  1233. s32 curr;
  1234. for (j = 0; j < 4; j++) {
  1235. if (type == 2)
  1236. curr = abs(results[j][i]);
  1237. else
  1238. curr = abs(miniq[j][i / 2] - code * 8);
  1239. if (curr < mind) {
  1240. mind = curr;
  1241. minvcm = j;
  1242. }
  1243. if (results[j][i] < minpoll)
  1244. minpoll = results[j][i];
  1245. }
  1246. results_min[i] = minpoll;
  1247. vcm_final[i] = minvcm;
  1248. }
  1249. if (type != 1)
  1250. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1251. for (i = 0; i < 4; i++) {
  1252. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1253. if (offset[i] < 0)
  1254. offset[i] = -((abs(offset[i]) + 4) / 8);
  1255. else
  1256. offset[i] = (offset[i] + 4) / 8;
  1257. if (results_min[i] == 248)
  1258. offset[i] = code - 32;
  1259. if (i % 2 == 0)
  1260. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1261. type);
  1262. else
  1263. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1264. type);
  1265. }
  1266. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1267. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1268. switch (state[2]) {
  1269. case 1:
  1270. b43_nphy_rssi_select(dev, 1, 2);
  1271. break;
  1272. case 4:
  1273. b43_nphy_rssi_select(dev, 1, 0);
  1274. break;
  1275. case 2:
  1276. b43_nphy_rssi_select(dev, 1, 1);
  1277. break;
  1278. default:
  1279. b43_nphy_rssi_select(dev, 1, 1);
  1280. break;
  1281. }
  1282. switch (state[3]) {
  1283. case 1:
  1284. b43_nphy_rssi_select(dev, 2, 2);
  1285. break;
  1286. case 4:
  1287. b43_nphy_rssi_select(dev, 2, 0);
  1288. break;
  1289. default:
  1290. b43_nphy_rssi_select(dev, 2, 1);
  1291. break;
  1292. }
  1293. b43_nphy_rssi_select(dev, 0, type);
  1294. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1295. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1296. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1297. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1298. b43_nphy_classifier(dev, 7, class);
  1299. b43_nphy_write_clip_detection(dev, clip_state);
  1300. }
  1301. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1302. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1303. {
  1304. /* TODO */
  1305. }
  1306. /*
  1307. * RSSI Calibration
  1308. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1309. */
  1310. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1311. {
  1312. if (dev->phy.rev >= 3) {
  1313. b43_nphy_rev3_rssi_cal(dev);
  1314. } else {
  1315. b43_nphy_rev2_rssi_cal(dev, 2);
  1316. b43_nphy_rev2_rssi_cal(dev, 0);
  1317. b43_nphy_rev2_rssi_cal(dev, 1);
  1318. }
  1319. }
  1320. /*
  1321. * Restore RSSI Calibration
  1322. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1323. */
  1324. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1325. {
  1326. struct b43_phy_n *nphy = dev->phy.n;
  1327. u16 *rssical_radio_regs = NULL;
  1328. u16 *rssical_phy_regs = NULL;
  1329. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1330. if (!nphy->rssical_chanspec_2G)
  1331. return;
  1332. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1333. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1334. } else {
  1335. if (!nphy->rssical_chanspec_5G)
  1336. return;
  1337. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1338. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1339. }
  1340. /* TODO use some definitions */
  1341. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1342. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1343. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1344. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1345. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1346. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1347. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1348. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1349. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1350. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1351. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1352. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1353. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1354. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1355. }
  1356. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1357. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1358. {
  1359. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1360. if (dev->phy.rev >= 6) {
  1361. /* TODO If the chip is 47162
  1362. return txpwrctrl_tx_gain_ipa_rev5 */
  1363. return txpwrctrl_tx_gain_ipa_rev6;
  1364. } else if (dev->phy.rev >= 5) {
  1365. return txpwrctrl_tx_gain_ipa_rev5;
  1366. } else {
  1367. return txpwrctrl_tx_gain_ipa;
  1368. }
  1369. } else {
  1370. return txpwrctrl_tx_gain_ipa_5g;
  1371. }
  1372. }
  1373. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1374. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1375. {
  1376. struct b43_phy_n *nphy = dev->phy.n;
  1377. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1378. if (dev->phy.rev >= 3) {
  1379. /* TODO */
  1380. } else {
  1381. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1382. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1383. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1384. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1385. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1386. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1387. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1388. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1389. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1390. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1391. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1392. B43_NPHY_BANDCTL_5GHZ)) {
  1393. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1394. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1395. } else {
  1396. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1397. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1398. }
  1399. if (dev->phy.rev < 2) {
  1400. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1401. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1402. } else {
  1403. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1404. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1405. }
  1406. }
  1407. }
  1408. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1409. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1410. struct nphy_txgains target,
  1411. struct nphy_iqcal_params *params)
  1412. {
  1413. int i, j, indx;
  1414. u16 gain;
  1415. if (dev->phy.rev >= 3) {
  1416. params->txgm = target.txgm[core];
  1417. params->pga = target.pga[core];
  1418. params->pad = target.pad[core];
  1419. params->ipa = target.ipa[core];
  1420. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1421. (params->pad << 4) | (params->ipa);
  1422. for (j = 0; j < 5; j++)
  1423. params->ncorr[j] = 0x79;
  1424. } else {
  1425. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1426. (target.txgm[core] << 8);
  1427. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1428. 1 : 0;
  1429. for (i = 0; i < 9; i++)
  1430. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1431. break;
  1432. i = min(i, 8);
  1433. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1434. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1435. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1436. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1437. (params->pad << 2);
  1438. for (j = 0; j < 4; j++)
  1439. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1440. }
  1441. }
  1442. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1443. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1444. {
  1445. struct b43_phy_n *nphy = dev->phy.n;
  1446. int i;
  1447. u16 scale, entry;
  1448. u16 tmp = nphy->txcal_bbmult;
  1449. if (core == 0)
  1450. tmp >>= 8;
  1451. tmp &= 0xff;
  1452. for (i = 0; i < 18; i++) {
  1453. scale = (ladder_lo[i].percent * tmp) / 100;
  1454. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1455. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1456. scale = (ladder_iq[i].percent * tmp) / 100;
  1457. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1458. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1459. }
  1460. }
  1461. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1462. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1463. {
  1464. int i;
  1465. for (i = 0; i < 15; i++)
  1466. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1467. tbl_tx_filter_coef_rev4[2][i]);
  1468. }
  1469. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1470. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1471. {
  1472. int i, j;
  1473. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1474. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1475. for (i = 0; i < 3; i++)
  1476. for (j = 0; j < 15; j++)
  1477. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1478. tbl_tx_filter_coef_rev4[i][j]);
  1479. if (dev->phy.is_40mhz) {
  1480. for (j = 0; j < 15; j++)
  1481. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1482. tbl_tx_filter_coef_rev4[3][j]);
  1483. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1484. for (j = 0; j < 15; j++)
  1485. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1486. tbl_tx_filter_coef_rev4[5][j]);
  1487. }
  1488. if (dev->phy.channel == 14)
  1489. for (j = 0; j < 15; j++)
  1490. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1491. tbl_tx_filter_coef_rev4[6][j]);
  1492. }
  1493. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1494. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1495. {
  1496. struct b43_phy_n *nphy = dev->phy.n;
  1497. u16 curr_gain[2];
  1498. struct nphy_txgains target;
  1499. const u32 *table = NULL;
  1500. if (nphy->txpwrctrl == 0) {
  1501. int i;
  1502. if (nphy->hang_avoid)
  1503. b43_nphy_stay_in_carrier_search(dev, true);
  1504. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1505. if (nphy->hang_avoid)
  1506. b43_nphy_stay_in_carrier_search(dev, false);
  1507. for (i = 0; i < 2; ++i) {
  1508. if (dev->phy.rev >= 3) {
  1509. target.ipa[i] = curr_gain[i] & 0x000F;
  1510. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1511. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1512. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1513. } else {
  1514. target.ipa[i] = curr_gain[i] & 0x0003;
  1515. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1516. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1517. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1518. }
  1519. }
  1520. } else {
  1521. int i;
  1522. u16 index[2];
  1523. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1524. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1525. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1526. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1527. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1528. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1529. for (i = 0; i < 2; ++i) {
  1530. if (dev->phy.rev >= 3) {
  1531. enum ieee80211_band band =
  1532. b43_current_band(dev->wl);
  1533. if ((nphy->ipa2g_on &&
  1534. band == IEEE80211_BAND_2GHZ) ||
  1535. (nphy->ipa5g_on &&
  1536. band == IEEE80211_BAND_5GHZ)) {
  1537. table = b43_nphy_get_ipa_gain_table(dev);
  1538. } else {
  1539. if (band == IEEE80211_BAND_5GHZ) {
  1540. if (dev->phy.rev == 3)
  1541. table = b43_ntab_tx_gain_rev3_5ghz;
  1542. else if (dev->phy.rev == 4)
  1543. table = b43_ntab_tx_gain_rev4_5ghz;
  1544. else
  1545. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1546. } else {
  1547. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1548. }
  1549. }
  1550. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1551. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1552. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1553. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1554. } else {
  1555. table = b43_ntab_tx_gain_rev0_1_2;
  1556. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1557. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1558. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1559. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1560. }
  1561. }
  1562. }
  1563. return target;
  1564. }
  1565. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1566. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1567. {
  1568. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1569. if (dev->phy.rev >= 3) {
  1570. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1571. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1572. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1573. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1574. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1575. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  1576. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  1577. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1578. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1579. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1580. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1581. b43_nphy_reset_cca(dev);
  1582. } else {
  1583. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1584. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1585. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1586. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  1587. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  1588. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1589. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1590. }
  1591. }
  1592. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1593. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1594. {
  1595. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1596. u16 tmp;
  1597. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1598. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1599. if (dev->phy.rev >= 3) {
  1600. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1601. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1602. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1603. regs[2] = tmp;
  1604. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1605. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1606. regs[3] = tmp;
  1607. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1608. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1609. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  1610. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  1611. regs[5] = tmp;
  1612. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  1613. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  1614. regs[6] = tmp;
  1615. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  1616. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1617. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1618. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1619. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1620. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1621. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1622. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1623. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1624. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1625. } else {
  1626. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1627. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1628. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1629. regs[2] = tmp;
  1630. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1631. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  1632. regs[3] = tmp;
  1633. tmp |= 0x2000;
  1634. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  1635. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  1636. regs[4] = tmp;
  1637. tmp |= 0x2000;
  1638. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  1639. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1640. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1641. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1642. tmp = 0x0180;
  1643. else
  1644. tmp = 0x0120;
  1645. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1646. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1647. }
  1648. }
  1649. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1650. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1651. {
  1652. struct b43_phy_n *nphy = dev->phy.n;
  1653. u16 coef[4];
  1654. u16 *loft = NULL;
  1655. u16 *table = NULL;
  1656. int i;
  1657. u16 *txcal_radio_regs = NULL;
  1658. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1659. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1660. if (nphy->iqcal_chanspec_2G == 0)
  1661. return;
  1662. table = nphy->cal_cache.txcal_coeffs_2G;
  1663. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1664. } else {
  1665. if (nphy->iqcal_chanspec_5G == 0)
  1666. return;
  1667. table = nphy->cal_cache.txcal_coeffs_5G;
  1668. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1669. }
  1670. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  1671. for (i = 0; i < 4; i++) {
  1672. if (dev->phy.rev >= 3)
  1673. table[i] = coef[i];
  1674. else
  1675. coef[i] = 0;
  1676. }
  1677. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  1678. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  1679. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  1680. if (dev->phy.rev < 2)
  1681. b43_nphy_tx_iq_workaround(dev);
  1682. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1683. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1684. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1685. } else {
  1686. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1687. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1688. }
  1689. /* TODO use some definitions */
  1690. if (dev->phy.rev >= 3) {
  1691. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1692. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1693. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1694. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1695. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1696. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1697. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1698. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1699. } else {
  1700. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1701. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1702. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1703. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1704. }
  1705. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1706. }
  1707. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1708. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1709. struct nphy_txgains target,
  1710. bool full, bool mphase)
  1711. {
  1712. struct b43_phy_n *nphy = dev->phy.n;
  1713. int i;
  1714. int error = 0;
  1715. int freq;
  1716. bool avoid = false;
  1717. u8 length;
  1718. u16 tmp, core, type, count, max, numb, last, cmd;
  1719. const u16 *table;
  1720. bool phy6or5x;
  1721. u16 buffer[11];
  1722. u16 diq_start = 0;
  1723. u16 save[2];
  1724. u16 gain[2];
  1725. struct nphy_iqcal_params params[2];
  1726. bool updated[2] = { };
  1727. b43_nphy_stay_in_carrier_search(dev, true);
  1728. if (dev->phy.rev >= 4) {
  1729. avoid = nphy->hang_avoid;
  1730. nphy->hang_avoid = 0;
  1731. }
  1732. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1733. for (i = 0; i < 2; i++) {
  1734. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1735. gain[i] = params[i].cal_gain;
  1736. }
  1737. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  1738. b43_nphy_tx_cal_radio_setup(dev);
  1739. b43_nphy_tx_cal_phy_setup(dev);
  1740. phy6or5x = dev->phy.rev >= 6 ||
  1741. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1742. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1743. if (phy6or5x) {
  1744. /* TODO */
  1745. }
  1746. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1747. if (!dev->phy.is_40mhz)
  1748. freq = 2500;
  1749. else
  1750. freq = 5000;
  1751. if (nphy->mphase_cal_phase_id > 2)
  1752. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  1753. 0xFFFF, 0, true, false);
  1754. else
  1755. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  1756. if (error == 0) {
  1757. if (nphy->mphase_cal_phase_id > 2) {
  1758. table = nphy->mphase_txcal_bestcoeffs;
  1759. length = 11;
  1760. if (dev->phy.rev < 3)
  1761. length -= 2;
  1762. } else {
  1763. if (!full && nphy->txiqlocal_coeffsvalid) {
  1764. table = nphy->txiqlocal_bestc;
  1765. length = 11;
  1766. if (dev->phy.rev < 3)
  1767. length -= 2;
  1768. } else {
  1769. full = true;
  1770. if (dev->phy.rev >= 3) {
  1771. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1772. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1773. } else {
  1774. table = tbl_tx_iqlo_cal_startcoefs;
  1775. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1776. }
  1777. }
  1778. }
  1779. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  1780. if (full) {
  1781. if (dev->phy.rev >= 3)
  1782. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1783. else
  1784. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1785. } else {
  1786. if (dev->phy.rev >= 3)
  1787. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1788. else
  1789. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1790. }
  1791. if (mphase) {
  1792. count = nphy->mphase_txcal_cmdidx;
  1793. numb = min(max,
  1794. (u16)(count + nphy->mphase_txcal_numcmds));
  1795. } else {
  1796. count = 0;
  1797. numb = max;
  1798. }
  1799. for (; count < numb; count++) {
  1800. if (full) {
  1801. if (dev->phy.rev >= 3)
  1802. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1803. else
  1804. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1805. } else {
  1806. if (dev->phy.rev >= 3)
  1807. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1808. else
  1809. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1810. }
  1811. core = (cmd & 0x3000) >> 12;
  1812. type = (cmd & 0x0F00) >> 8;
  1813. if (phy6or5x && updated[core] == 0) {
  1814. b43_nphy_update_tx_cal_ladder(dev, core);
  1815. updated[core] = 1;
  1816. }
  1817. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1818. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1819. if (type == 1 || type == 3 || type == 4) {
  1820. buffer[0] = b43_ntab_read(dev,
  1821. B43_NTAB16(15, 69 + core));
  1822. diq_start = buffer[0];
  1823. buffer[0] = 0;
  1824. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  1825. 0);
  1826. }
  1827. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1828. for (i = 0; i < 2000; i++) {
  1829. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1830. if (tmp & 0xC000)
  1831. break;
  1832. udelay(10);
  1833. }
  1834. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1835. buffer);
  1836. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  1837. buffer);
  1838. if (type == 1 || type == 3 || type == 4)
  1839. buffer[0] = diq_start;
  1840. }
  1841. if (mphase)
  1842. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1843. last = (dev->phy.rev < 3) ? 6 : 7;
  1844. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1845. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  1846. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  1847. if (dev->phy.rev < 3) {
  1848. buffer[0] = 0;
  1849. buffer[1] = 0;
  1850. buffer[2] = 0;
  1851. buffer[3] = 0;
  1852. }
  1853. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  1854. buffer);
  1855. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  1856. buffer);
  1857. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  1858. buffer);
  1859. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  1860. buffer);
  1861. length = 11;
  1862. if (dev->phy.rev < 3)
  1863. length -= 2;
  1864. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1865. nphy->txiqlocal_bestc);
  1866. nphy->txiqlocal_coeffsvalid = true;
  1867. /* TODO: Set nphy->txiqlocal_chanspec to
  1868. the current channel */
  1869. } else {
  1870. length = 11;
  1871. if (dev->phy.rev < 3)
  1872. length -= 2;
  1873. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1874. nphy->mphase_txcal_bestcoeffs);
  1875. }
  1876. b43_nphy_stop_playback(dev);
  1877. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1878. }
  1879. b43_nphy_tx_cal_phy_cleanup(dev);
  1880. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1881. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1882. b43_nphy_tx_iq_workaround(dev);
  1883. if (dev->phy.rev >= 4)
  1884. nphy->hang_avoid = avoid;
  1885. b43_nphy_stay_in_carrier_search(dev, false);
  1886. return error;
  1887. }
  1888. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  1889. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  1890. struct nphy_txgains target, u8 type, bool debug)
  1891. {
  1892. struct b43_phy_n *nphy = dev->phy.n;
  1893. int i, j, index;
  1894. u8 rfctl[2];
  1895. u8 afectl_core;
  1896. u16 tmp[6];
  1897. u16 cur_hpf1, cur_hpf2, cur_lna;
  1898. u32 real, imag;
  1899. enum ieee80211_band band;
  1900. u8 use;
  1901. u16 cur_hpf;
  1902. u16 lna[3] = { 3, 3, 1 };
  1903. u16 hpf1[3] = { 7, 2, 0 };
  1904. u16 hpf2[3] = { 2, 0, 0 };
  1905. u32 power[3] = { };
  1906. u16 gain_save[2];
  1907. u16 cal_gain[2];
  1908. struct nphy_iqcal_params cal_params[2];
  1909. struct nphy_iq_est est;
  1910. int ret = 0;
  1911. bool playtone = true;
  1912. int desired = 13;
  1913. b43_nphy_stay_in_carrier_search(dev, 1);
  1914. if (dev->phy.rev < 2)
  1915. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  1916. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  1917. for (i = 0; i < 2; i++) {
  1918. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  1919. cal_gain[i] = cal_params[i].cal_gain;
  1920. }
  1921. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  1922. for (i = 0; i < 2; i++) {
  1923. if (i == 0) {
  1924. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  1925. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  1926. afectl_core = B43_NPHY_AFECTL_C1;
  1927. } else {
  1928. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  1929. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  1930. afectl_core = B43_NPHY_AFECTL_C2;
  1931. }
  1932. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  1933. tmp[2] = b43_phy_read(dev, afectl_core);
  1934. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1935. tmp[4] = b43_phy_read(dev, rfctl[0]);
  1936. tmp[5] = b43_phy_read(dev, rfctl[1]);
  1937. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1938. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  1939. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  1940. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  1941. (1 - i));
  1942. b43_phy_set(dev, afectl_core, 0x0006);
  1943. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  1944. band = b43_current_band(dev->wl);
  1945. if (nphy->rxcalparams & 0xFF000000) {
  1946. if (band == IEEE80211_BAND_5GHZ)
  1947. b43_phy_write(dev, rfctl[0], 0x140);
  1948. else
  1949. b43_phy_write(dev, rfctl[0], 0x110);
  1950. } else {
  1951. if (band == IEEE80211_BAND_5GHZ)
  1952. b43_phy_write(dev, rfctl[0], 0x180);
  1953. else
  1954. b43_phy_write(dev, rfctl[0], 0x120);
  1955. }
  1956. if (band == IEEE80211_BAND_5GHZ)
  1957. b43_phy_write(dev, rfctl[1], 0x148);
  1958. else
  1959. b43_phy_write(dev, rfctl[1], 0x114);
  1960. if (nphy->rxcalparams & 0x10000) {
  1961. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  1962. (i + 1));
  1963. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  1964. (2 - i));
  1965. }
  1966. for (j = 0; i < 4; j++) {
  1967. if (j < 3) {
  1968. cur_lna = lna[j];
  1969. cur_hpf1 = hpf1[j];
  1970. cur_hpf2 = hpf2[j];
  1971. } else {
  1972. if (power[1] > 10000) {
  1973. use = 1;
  1974. cur_hpf = cur_hpf1;
  1975. index = 2;
  1976. } else {
  1977. if (power[0] > 10000) {
  1978. use = 1;
  1979. cur_hpf = cur_hpf1;
  1980. index = 1;
  1981. } else {
  1982. index = 0;
  1983. use = 2;
  1984. cur_hpf = cur_hpf2;
  1985. }
  1986. }
  1987. cur_lna = lna[index];
  1988. cur_hpf1 = hpf1[index];
  1989. cur_hpf2 = hpf2[index];
  1990. cur_hpf += desired - hweight32(power[index]);
  1991. cur_hpf = clamp_val(cur_hpf, 0, 10);
  1992. if (use == 1)
  1993. cur_hpf1 = cur_hpf;
  1994. else
  1995. cur_hpf2 = cur_hpf;
  1996. }
  1997. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  1998. (cur_lna << 2));
  1999. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2000. false);
  2001. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2002. b43_nphy_stop_playback(dev);
  2003. if (playtone) {
  2004. ret = b43_nphy_tx_tone(dev, 4000,
  2005. (nphy->rxcalparams & 0xFFFF),
  2006. false, false);
  2007. playtone = false;
  2008. } else {
  2009. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2010. false, false);
  2011. }
  2012. if (ret == 0) {
  2013. if (j < 3) {
  2014. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2015. false);
  2016. if (i == 0) {
  2017. real = est.i0_pwr;
  2018. imag = est.q0_pwr;
  2019. } else {
  2020. real = est.i1_pwr;
  2021. imag = est.q1_pwr;
  2022. }
  2023. power[i] = ((real + imag) / 1024) + 1;
  2024. } else {
  2025. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2026. }
  2027. b43_nphy_stop_playback(dev);
  2028. }
  2029. if (ret != 0)
  2030. break;
  2031. }
  2032. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2033. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2034. b43_phy_write(dev, rfctl[1], tmp[5]);
  2035. b43_phy_write(dev, rfctl[0], tmp[4]);
  2036. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2037. b43_phy_write(dev, afectl_core, tmp[2]);
  2038. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2039. if (ret != 0)
  2040. break;
  2041. }
  2042. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2043. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2044. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2045. b43_nphy_stay_in_carrier_search(dev, 0);
  2046. return ret;
  2047. }
  2048. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2049. struct nphy_txgains target, u8 type, bool debug)
  2050. {
  2051. return -1;
  2052. }
  2053. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2054. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2055. struct nphy_txgains target, u8 type, bool debug)
  2056. {
  2057. if (dev->phy.rev >= 3)
  2058. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2059. else
  2060. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2061. }
  2062. /*
  2063. * Init N-PHY
  2064. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2065. */
  2066. int b43_phy_initn(struct b43_wldev *dev)
  2067. {
  2068. struct ssb_bus *bus = dev->dev->bus;
  2069. struct b43_phy *phy = &dev->phy;
  2070. struct b43_phy_n *nphy = phy->n;
  2071. u8 tx_pwr_state;
  2072. struct nphy_txgains target;
  2073. u16 tmp;
  2074. enum ieee80211_band tmp2;
  2075. bool do_rssi_cal;
  2076. u16 clip[2];
  2077. bool do_cal = false;
  2078. if ((dev->phy.rev >= 3) &&
  2079. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2080. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2081. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2082. }
  2083. nphy->deaf_count = 0;
  2084. b43_nphy_tables_init(dev);
  2085. nphy->crsminpwr_adjusted = false;
  2086. nphy->noisevars_adjusted = false;
  2087. /* Clear all overrides */
  2088. if (dev->phy.rev >= 3) {
  2089. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2090. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2091. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2092. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2093. } else {
  2094. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2095. }
  2096. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2097. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2098. if (dev->phy.rev < 6) {
  2099. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2100. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2101. }
  2102. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2103. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2104. B43_NPHY_RFSEQMODE_TROVER));
  2105. if (dev->phy.rev >= 3)
  2106. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2107. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2108. if (dev->phy.rev <= 2) {
  2109. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2110. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2111. ~B43_NPHY_BPHY_CTL3_SCALE,
  2112. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2113. }
  2114. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2115. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2116. if (bus->sprom.boardflags2_lo & 0x100 ||
  2117. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2118. bus->boardinfo.type == 0x8B))
  2119. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2120. else
  2121. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2122. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2123. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2124. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2125. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2126. b43_nphy_update_txrx_chain(dev);
  2127. if (phy->rev < 2) {
  2128. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2129. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2130. }
  2131. tmp2 = b43_current_band(dev->wl);
  2132. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2133. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2134. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2135. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2136. nphy->papd_epsilon_offset[0] << 7);
  2137. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2138. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2139. nphy->papd_epsilon_offset[1] << 7);
  2140. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2141. } else if (phy->rev >= 5) {
  2142. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2143. }
  2144. b43_nphy_workarounds(dev);
  2145. /* Reset CCA, in init code it differs a little from standard way */
  2146. b43_nphy_bmac_clock_fgc(dev, 1);
  2147. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2148. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2149. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2150. b43_nphy_bmac_clock_fgc(dev, 0);
  2151. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2152. b43_nphy_pa_override(dev, false);
  2153. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2154. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2155. b43_nphy_pa_override(dev, true);
  2156. b43_nphy_classifier(dev, 0, 0);
  2157. b43_nphy_read_clip_detection(dev, clip);
  2158. tx_pwr_state = nphy->txpwrctrl;
  2159. /* TODO N PHY TX power control with argument 0
  2160. (turning off power control) */
  2161. /* TODO Fix the TX Power Settings */
  2162. /* TODO N PHY TX Power Control Idle TSSI */
  2163. /* TODO N PHY TX Power Control Setup */
  2164. if (phy->rev >= 3) {
  2165. /* TODO */
  2166. } else {
  2167. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2168. b43_ntab_tx_gain_rev0_1_2);
  2169. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2170. b43_ntab_tx_gain_rev0_1_2);
  2171. }
  2172. if (nphy->phyrxchain != 3)
  2173. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2174. if (nphy->mphase_cal_phase_id > 0)
  2175. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2176. do_rssi_cal = false;
  2177. if (phy->rev >= 3) {
  2178. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2179. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2180. else
  2181. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2182. if (do_rssi_cal)
  2183. b43_nphy_rssi_cal(dev);
  2184. else
  2185. b43_nphy_restore_rssi_cal(dev);
  2186. } else {
  2187. b43_nphy_rssi_cal(dev);
  2188. }
  2189. if (!((nphy->measure_hold & 0x6) != 0)) {
  2190. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2191. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2192. else
  2193. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2194. if (nphy->mute)
  2195. do_cal = false;
  2196. if (do_cal) {
  2197. target = b43_nphy_get_tx_gains(dev);
  2198. if (nphy->antsel_type == 2)
  2199. ;/*TODO NPHY Superswitch Init with argument 1*/
  2200. if (nphy->perical != 2) {
  2201. b43_nphy_rssi_cal(dev);
  2202. if (phy->rev >= 3) {
  2203. nphy->cal_orig_pwr_idx[0] =
  2204. nphy->txpwrindex[0].index_internal;
  2205. nphy->cal_orig_pwr_idx[1] =
  2206. nphy->txpwrindex[1].index_internal;
  2207. /* TODO N PHY Pre Calibrate TX Gain */
  2208. target = b43_nphy_get_tx_gains(dev);
  2209. }
  2210. }
  2211. }
  2212. }
  2213. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2214. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2215. ;/* Call N PHY Save Cal */
  2216. else if (nphy->mphase_cal_phase_id == 0)
  2217. ;/* N PHY Periodic Calibration with argument 3 */
  2218. } else {
  2219. b43_nphy_restore_cal(dev);
  2220. }
  2221. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2222. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2223. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2224. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2225. if (phy->rev >= 3 && phy->rev <= 6)
  2226. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2227. b43_nphy_tx_lp_fbw(dev);
  2228. /* TODO N PHY Spur Workaround */
  2229. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2230. return 0;
  2231. }
  2232. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2233. {
  2234. struct b43_phy_n *nphy;
  2235. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2236. if (!nphy)
  2237. return -ENOMEM;
  2238. dev->phy.n = nphy;
  2239. return 0;
  2240. }
  2241. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2242. {
  2243. struct b43_phy *phy = &dev->phy;
  2244. struct b43_phy_n *nphy = phy->n;
  2245. memset(nphy, 0, sizeof(*nphy));
  2246. //TODO init struct b43_phy_n
  2247. }
  2248. static void b43_nphy_op_free(struct b43_wldev *dev)
  2249. {
  2250. struct b43_phy *phy = &dev->phy;
  2251. struct b43_phy_n *nphy = phy->n;
  2252. kfree(nphy);
  2253. phy->n = NULL;
  2254. }
  2255. static int b43_nphy_op_init(struct b43_wldev *dev)
  2256. {
  2257. return b43_phy_initn(dev);
  2258. }
  2259. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2260. {
  2261. #if B43_DEBUG
  2262. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2263. /* OFDM registers are onnly available on A/G-PHYs */
  2264. b43err(dev->wl, "Invalid OFDM PHY access at "
  2265. "0x%04X on N-PHY\n", offset);
  2266. dump_stack();
  2267. }
  2268. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2269. /* Ext-G registers are only available on G-PHYs */
  2270. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2271. "0x%04X on N-PHY\n", offset);
  2272. dump_stack();
  2273. }
  2274. #endif /* B43_DEBUG */
  2275. }
  2276. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2277. {
  2278. check_phyreg(dev, reg);
  2279. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2280. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2281. }
  2282. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2283. {
  2284. check_phyreg(dev, reg);
  2285. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2286. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2287. }
  2288. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2289. {
  2290. /* Register 1 is a 32-bit register. */
  2291. B43_WARN_ON(reg == 1);
  2292. /* N-PHY needs 0x100 for read access */
  2293. reg |= 0x100;
  2294. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2295. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2296. }
  2297. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2298. {
  2299. /* Register 1 is a 32-bit register. */
  2300. B43_WARN_ON(reg == 1);
  2301. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2302. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2303. }
  2304. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2305. bool blocked)
  2306. {//TODO
  2307. }
  2308. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2309. {
  2310. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2311. on ? 0 : 0x7FFF);
  2312. }
  2313. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2314. unsigned int new_channel)
  2315. {
  2316. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2317. if ((new_channel < 1) || (new_channel > 14))
  2318. return -EINVAL;
  2319. } else {
  2320. if (new_channel > 200)
  2321. return -EINVAL;
  2322. }
  2323. return nphy_channel_switch(dev, new_channel);
  2324. }
  2325. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2326. {
  2327. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2328. return 1;
  2329. return 36;
  2330. }
  2331. const struct b43_phy_operations b43_phyops_n = {
  2332. .allocate = b43_nphy_op_allocate,
  2333. .free = b43_nphy_op_free,
  2334. .prepare_structs = b43_nphy_op_prepare_structs,
  2335. .init = b43_nphy_op_init,
  2336. .phy_read = b43_nphy_op_read,
  2337. .phy_write = b43_nphy_op_write,
  2338. .radio_read = b43_nphy_op_radio_read,
  2339. .radio_write = b43_nphy_op_radio_write,
  2340. .software_rfkill = b43_nphy_op_software_rfkill,
  2341. .switch_analog = b43_nphy_op_switch_analog,
  2342. .switch_channel = b43_nphy_op_switch_channel,
  2343. .get_default_chan = b43_nphy_op_get_default_chan,
  2344. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2345. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2346. };