init.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889
  1. /* $Id: init.c,v 1.209 2002/02/09 19:49:31 davem Exp $
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/sched.h>
  10. #include <linux/string.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/hugetlb.h>
  15. #include <linux/slab.h>
  16. #include <linux/initrd.h>
  17. #include <linux/swap.h>
  18. #include <linux/pagemap.h>
  19. #include <linux/poison.h>
  20. #include <linux/fs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/kprobes.h>
  23. #include <linux/cache.h>
  24. #include <linux/sort.h>
  25. #include <asm/head.h>
  26. #include <asm/system.h>
  27. #include <asm/page.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/oplib.h>
  31. #include <asm/iommu.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #include <asm/mmu_context.h>
  35. #include <asm/tlbflush.h>
  36. #include <asm/dma.h>
  37. #include <asm/starfire.h>
  38. #include <asm/tlb.h>
  39. #include <asm/spitfire.h>
  40. #include <asm/sections.h>
  41. #include <asm/tsb.h>
  42. #include <asm/hypervisor.h>
  43. #include <asm/prom.h>
  44. extern void device_scan(void);
  45. #define MAX_PHYS_ADDRESS (1UL << 42UL)
  46. #define KPTE_BITMAP_CHUNK_SZ (256UL * 1024UL * 1024UL)
  47. #define KPTE_BITMAP_BYTES \
  48. ((MAX_PHYS_ADDRESS / KPTE_BITMAP_CHUNK_SZ) / 8)
  49. unsigned long kern_linear_pte_xor[2] __read_mostly;
  50. /* A bitmap, one bit for every 256MB of physical memory. If the bit
  51. * is clear, we should use a 4MB page (via kern_linear_pte_xor[0]) else
  52. * if set we should use a 256MB page (via kern_linear_pte_xor[1]).
  53. */
  54. unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
  55. /* A special kernel TSB for 4MB and 256MB linear mappings. */
  56. struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
  57. #define MAX_BANKS 32
  58. static struct linux_prom64_registers pavail[MAX_BANKS] __initdata;
  59. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  60. static int pavail_ents __initdata;
  61. static int pavail_rescan_ents __initdata;
  62. static int cmp_p64(const void *a, const void *b)
  63. {
  64. const struct linux_prom64_registers *x = a, *y = b;
  65. if (x->phys_addr > y->phys_addr)
  66. return 1;
  67. if (x->phys_addr < y->phys_addr)
  68. return -1;
  69. return 0;
  70. }
  71. static void __init read_obp_memory(const char *property,
  72. struct linux_prom64_registers *regs,
  73. int *num_ents)
  74. {
  75. int node = prom_finddevice("/memory");
  76. int prop_size = prom_getproplen(node, property);
  77. int ents, ret, i;
  78. ents = prop_size / sizeof(struct linux_prom64_registers);
  79. if (ents > MAX_BANKS) {
  80. prom_printf("The machine has more %s property entries than "
  81. "this kernel can support (%d).\n",
  82. property, MAX_BANKS);
  83. prom_halt();
  84. }
  85. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  86. if (ret == -1) {
  87. prom_printf("Couldn't get %s property from /memory.\n");
  88. prom_halt();
  89. }
  90. /* Sanitize what we got from the firmware, by page aligning
  91. * everything.
  92. */
  93. for (i = 0; i < ents; i++) {
  94. unsigned long base, size;
  95. base = regs[i].phys_addr;
  96. size = regs[i].reg_size;
  97. size &= PAGE_MASK;
  98. if (base & ~PAGE_MASK) {
  99. unsigned long new_base = PAGE_ALIGN(base);
  100. size -= new_base - base;
  101. if ((long) size < 0L)
  102. size = 0UL;
  103. base = new_base;
  104. }
  105. regs[i].phys_addr = base;
  106. regs[i].reg_size = size;
  107. }
  108. for (i = 0; i < ents; i++) {
  109. if (regs[i].reg_size == 0UL) {
  110. int j;
  111. for (j = i; j < ents - 1; j++) {
  112. regs[j].phys_addr =
  113. regs[j+1].phys_addr;
  114. regs[j].reg_size =
  115. regs[j+1].reg_size;
  116. }
  117. ents--;
  118. i--;
  119. }
  120. }
  121. *num_ents = ents;
  122. sort(regs, ents, sizeof(struct linux_prom64_registers),
  123. cmp_p64, NULL);
  124. }
  125. unsigned long *sparc64_valid_addr_bitmap __read_mostly;
  126. /* Kernel physical address base and size in bytes. */
  127. unsigned long kern_base __read_mostly;
  128. unsigned long kern_size __read_mostly;
  129. /* get_new_mmu_context() uses "cache + 1". */
  130. DEFINE_SPINLOCK(ctx_alloc_lock);
  131. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  132. #define CTX_BMAP_SLOTS (1UL << (CTX_NR_BITS - 6))
  133. unsigned long mmu_context_bmap[CTX_BMAP_SLOTS];
  134. /* References to special section boundaries */
  135. extern char _start[], _end[];
  136. /* Initial ramdisk setup */
  137. extern unsigned long sparc_ramdisk_image64;
  138. extern unsigned int sparc_ramdisk_image;
  139. extern unsigned int sparc_ramdisk_size;
  140. struct page *mem_map_zero __read_mostly;
  141. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  142. unsigned long sparc64_kern_pri_context __read_mostly;
  143. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  144. unsigned long sparc64_kern_sec_context __read_mostly;
  145. int bigkernel = 0;
  146. kmem_cache_t *pgtable_cache __read_mostly;
  147. static void zero_ctor(void *addr, kmem_cache_t *cache, unsigned long flags)
  148. {
  149. clear_page(addr);
  150. }
  151. extern void tsb_cache_init(void);
  152. void pgtable_cache_init(void)
  153. {
  154. pgtable_cache = kmem_cache_create("pgtable_cache",
  155. PAGE_SIZE, PAGE_SIZE,
  156. SLAB_HWCACHE_ALIGN |
  157. SLAB_MUST_HWCACHE_ALIGN,
  158. zero_ctor,
  159. NULL);
  160. if (!pgtable_cache) {
  161. prom_printf("Could not create pgtable_cache\n");
  162. prom_halt();
  163. }
  164. tsb_cache_init();
  165. }
  166. #ifdef CONFIG_DEBUG_DCFLUSH
  167. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  168. #ifdef CONFIG_SMP
  169. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  170. #endif
  171. #endif
  172. inline void flush_dcache_page_impl(struct page *page)
  173. {
  174. BUG_ON(tlb_type == hypervisor);
  175. #ifdef CONFIG_DEBUG_DCFLUSH
  176. atomic_inc(&dcpage_flushes);
  177. #endif
  178. #ifdef DCACHE_ALIASING_POSSIBLE
  179. __flush_dcache_page(page_address(page),
  180. ((tlb_type == spitfire) &&
  181. page_mapping(page) != NULL));
  182. #else
  183. if (page_mapping(page) != NULL &&
  184. tlb_type == spitfire)
  185. __flush_icache_page(__pa(page_address(page)));
  186. #endif
  187. }
  188. #define PG_dcache_dirty PG_arch_1
  189. #define PG_dcache_cpu_shift 24UL
  190. #define PG_dcache_cpu_mask (256UL - 1UL)
  191. #if NR_CPUS > 256
  192. #error D-cache dirty tracking and thread_info->cpu need fixing for > 256 cpus
  193. #endif
  194. #define dcache_dirty_cpu(page) \
  195. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  196. static __inline__ void set_dcache_dirty(struct page *page, int this_cpu)
  197. {
  198. unsigned long mask = this_cpu;
  199. unsigned long non_cpu_bits;
  200. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  201. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  202. __asm__ __volatile__("1:\n\t"
  203. "ldx [%2], %%g7\n\t"
  204. "and %%g7, %1, %%g1\n\t"
  205. "or %%g1, %0, %%g1\n\t"
  206. "casx [%2], %%g7, %%g1\n\t"
  207. "cmp %%g7, %%g1\n\t"
  208. "membar #StoreLoad | #StoreStore\n\t"
  209. "bne,pn %%xcc, 1b\n\t"
  210. " nop"
  211. : /* no outputs */
  212. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  213. : "g1", "g7");
  214. }
  215. static __inline__ void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  216. {
  217. unsigned long mask = (1UL << PG_dcache_dirty);
  218. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  219. "1:\n\t"
  220. "ldx [%2], %%g7\n\t"
  221. "srlx %%g7, %4, %%g1\n\t"
  222. "and %%g1, %3, %%g1\n\t"
  223. "cmp %%g1, %0\n\t"
  224. "bne,pn %%icc, 2f\n\t"
  225. " andn %%g7, %1, %%g1\n\t"
  226. "casx [%2], %%g7, %%g1\n\t"
  227. "cmp %%g7, %%g1\n\t"
  228. "membar #StoreLoad | #StoreStore\n\t"
  229. "bne,pn %%xcc, 1b\n\t"
  230. " nop\n"
  231. "2:"
  232. : /* no outputs */
  233. : "r" (cpu), "r" (mask), "r" (&page->flags),
  234. "i" (PG_dcache_cpu_mask),
  235. "i" (PG_dcache_cpu_shift)
  236. : "g1", "g7");
  237. }
  238. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  239. {
  240. unsigned long tsb_addr = (unsigned long) ent;
  241. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  242. tsb_addr = __pa(tsb_addr);
  243. __tsb_insert(tsb_addr, tag, pte);
  244. }
  245. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  246. unsigned long _PAGE_SZBITS __read_mostly;
  247. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  248. {
  249. struct mm_struct *mm;
  250. struct tsb *tsb;
  251. unsigned long tag, flags;
  252. unsigned long tsb_index, tsb_hash_shift;
  253. if (tlb_type != hypervisor) {
  254. unsigned long pfn = pte_pfn(pte);
  255. unsigned long pg_flags;
  256. struct page *page;
  257. if (pfn_valid(pfn) &&
  258. (page = pfn_to_page(pfn), page_mapping(page)) &&
  259. ((pg_flags = page->flags) & (1UL << PG_dcache_dirty))) {
  260. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  261. PG_dcache_cpu_mask);
  262. int this_cpu = get_cpu();
  263. /* This is just to optimize away some function calls
  264. * in the SMP case.
  265. */
  266. if (cpu == this_cpu)
  267. flush_dcache_page_impl(page);
  268. else
  269. smp_flush_dcache_page_impl(page, cpu);
  270. clear_dcache_dirty_cpu(page, cpu);
  271. put_cpu();
  272. }
  273. }
  274. mm = vma->vm_mm;
  275. tsb_index = MM_TSB_BASE;
  276. tsb_hash_shift = PAGE_SHIFT;
  277. spin_lock_irqsave(&mm->context.lock, flags);
  278. #ifdef CONFIG_HUGETLB_PAGE
  279. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) {
  280. if ((tlb_type == hypervisor &&
  281. (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
  282. (tlb_type != hypervisor &&
  283. (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) {
  284. tsb_index = MM_TSB_HUGE;
  285. tsb_hash_shift = HPAGE_SHIFT;
  286. }
  287. }
  288. #endif
  289. tsb = mm->context.tsb_block[tsb_index].tsb;
  290. tsb += ((address >> tsb_hash_shift) &
  291. (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
  292. tag = (address >> 22UL);
  293. tsb_insert(tsb, tag, pte_val(pte));
  294. spin_unlock_irqrestore(&mm->context.lock, flags);
  295. }
  296. void flush_dcache_page(struct page *page)
  297. {
  298. struct address_space *mapping;
  299. int this_cpu;
  300. if (tlb_type == hypervisor)
  301. return;
  302. /* Do not bother with the expensive D-cache flush if it
  303. * is merely the zero page. The 'bigcore' testcase in GDB
  304. * causes this case to run millions of times.
  305. */
  306. if (page == ZERO_PAGE(0))
  307. return;
  308. this_cpu = get_cpu();
  309. mapping = page_mapping(page);
  310. if (mapping && !mapping_mapped(mapping)) {
  311. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  312. if (dirty) {
  313. int dirty_cpu = dcache_dirty_cpu(page);
  314. if (dirty_cpu == this_cpu)
  315. goto out;
  316. smp_flush_dcache_page_impl(page, dirty_cpu);
  317. }
  318. set_dcache_dirty(page, this_cpu);
  319. } else {
  320. /* We could delay the flush for the !page_mapping
  321. * case too. But that case is for exec env/arg
  322. * pages and those are %99 certainly going to get
  323. * faulted into the tlb (and thus flushed) anyways.
  324. */
  325. flush_dcache_page_impl(page);
  326. }
  327. out:
  328. put_cpu();
  329. }
  330. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  331. {
  332. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  333. if (tlb_type == spitfire) {
  334. unsigned long kaddr;
  335. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE)
  336. __flush_icache_page(__get_phys(kaddr));
  337. }
  338. }
  339. void show_mem(void)
  340. {
  341. printk("Mem-info:\n");
  342. show_free_areas();
  343. printk("Free swap: %6ldkB\n",
  344. nr_swap_pages << (PAGE_SHIFT-10));
  345. printk("%ld pages of RAM\n", num_physpages);
  346. printk("%d free pages\n", nr_free_pages());
  347. }
  348. void mmu_info(struct seq_file *m)
  349. {
  350. if (tlb_type == cheetah)
  351. seq_printf(m, "MMU Type\t: Cheetah\n");
  352. else if (tlb_type == cheetah_plus)
  353. seq_printf(m, "MMU Type\t: Cheetah+\n");
  354. else if (tlb_type == spitfire)
  355. seq_printf(m, "MMU Type\t: Spitfire\n");
  356. else if (tlb_type == hypervisor)
  357. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  358. else
  359. seq_printf(m, "MMU Type\t: ???\n");
  360. #ifdef CONFIG_DEBUG_DCFLUSH
  361. seq_printf(m, "DCPageFlushes\t: %d\n",
  362. atomic_read(&dcpage_flushes));
  363. #ifdef CONFIG_SMP
  364. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  365. atomic_read(&dcpage_flushes_xcall));
  366. #endif /* CONFIG_SMP */
  367. #endif /* CONFIG_DEBUG_DCFLUSH */
  368. }
  369. struct linux_prom_translation {
  370. unsigned long virt;
  371. unsigned long size;
  372. unsigned long data;
  373. };
  374. /* Exported for kernel TLB miss handling in ktlb.S */
  375. struct linux_prom_translation prom_trans[512] __read_mostly;
  376. unsigned int prom_trans_ents __read_mostly;
  377. /* Exported for SMP bootup purposes. */
  378. unsigned long kern_locked_tte_data;
  379. /* The obp translations are saved based on 8k pagesize, since obp can
  380. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  381. * HI_OBP_ADDRESS range are handled in ktlb.S.
  382. */
  383. static inline int in_obp_range(unsigned long vaddr)
  384. {
  385. return (vaddr >= LOW_OBP_ADDRESS &&
  386. vaddr < HI_OBP_ADDRESS);
  387. }
  388. static int cmp_ptrans(const void *a, const void *b)
  389. {
  390. const struct linux_prom_translation *x = a, *y = b;
  391. if (x->virt > y->virt)
  392. return 1;
  393. if (x->virt < y->virt)
  394. return -1;
  395. return 0;
  396. }
  397. /* Read OBP translations property into 'prom_trans[]'. */
  398. static void __init read_obp_translations(void)
  399. {
  400. int n, node, ents, first, last, i;
  401. node = prom_finddevice("/virtual-memory");
  402. n = prom_getproplen(node, "translations");
  403. if (unlikely(n == 0 || n == -1)) {
  404. prom_printf("prom_mappings: Couldn't get size.\n");
  405. prom_halt();
  406. }
  407. if (unlikely(n > sizeof(prom_trans))) {
  408. prom_printf("prom_mappings: Size %Zd is too big.\n", n);
  409. prom_halt();
  410. }
  411. if ((n = prom_getproperty(node, "translations",
  412. (char *)&prom_trans[0],
  413. sizeof(prom_trans))) == -1) {
  414. prom_printf("prom_mappings: Couldn't get property.\n");
  415. prom_halt();
  416. }
  417. n = n / sizeof(struct linux_prom_translation);
  418. ents = n;
  419. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  420. cmp_ptrans, NULL);
  421. /* Now kick out all the non-OBP entries. */
  422. for (i = 0; i < ents; i++) {
  423. if (in_obp_range(prom_trans[i].virt))
  424. break;
  425. }
  426. first = i;
  427. for (; i < ents; i++) {
  428. if (!in_obp_range(prom_trans[i].virt))
  429. break;
  430. }
  431. last = i;
  432. for (i = 0; i < (last - first); i++) {
  433. struct linux_prom_translation *src = &prom_trans[i + first];
  434. struct linux_prom_translation *dest = &prom_trans[i];
  435. *dest = *src;
  436. }
  437. for (; i < ents; i++) {
  438. struct linux_prom_translation *dest = &prom_trans[i];
  439. dest->virt = dest->size = dest->data = 0x0UL;
  440. }
  441. prom_trans_ents = last - first;
  442. if (tlb_type == spitfire) {
  443. /* Clear diag TTE bits. */
  444. for (i = 0; i < prom_trans_ents; i++)
  445. prom_trans[i].data &= ~0x0003fe0000000000UL;
  446. }
  447. }
  448. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  449. unsigned long pte,
  450. unsigned long mmu)
  451. {
  452. register unsigned long func asm("%o5");
  453. register unsigned long arg0 asm("%o0");
  454. register unsigned long arg1 asm("%o1");
  455. register unsigned long arg2 asm("%o2");
  456. register unsigned long arg3 asm("%o3");
  457. func = HV_FAST_MMU_MAP_PERM_ADDR;
  458. arg0 = vaddr;
  459. arg1 = 0;
  460. arg2 = pte;
  461. arg3 = mmu;
  462. __asm__ __volatile__("ta 0x80"
  463. : "=&r" (func), "=&r" (arg0),
  464. "=&r" (arg1), "=&r" (arg2),
  465. "=&r" (arg3)
  466. : "0" (func), "1" (arg0), "2" (arg1),
  467. "3" (arg2), "4" (arg3));
  468. if (arg0 != 0) {
  469. prom_printf("hypervisor_tlb_lock[%lx:%lx:%lx:%lx]: "
  470. "errors with %lx\n", vaddr, 0, pte, mmu, arg0);
  471. prom_halt();
  472. }
  473. }
  474. static unsigned long kern_large_tte(unsigned long paddr);
  475. static void __init remap_kernel(void)
  476. {
  477. unsigned long phys_page, tte_vaddr, tte_data;
  478. int tlb_ent = sparc64_highest_locked_tlbent();
  479. tte_vaddr = (unsigned long) KERNBASE;
  480. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  481. tte_data = kern_large_tte(phys_page);
  482. kern_locked_tte_data = tte_data;
  483. /* Now lock us into the TLBs via Hypervisor or OBP. */
  484. if (tlb_type == hypervisor) {
  485. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  486. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  487. if (bigkernel) {
  488. tte_vaddr += 0x400000;
  489. tte_data += 0x400000;
  490. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  491. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  492. }
  493. } else {
  494. prom_dtlb_load(tlb_ent, tte_data, tte_vaddr);
  495. prom_itlb_load(tlb_ent, tte_data, tte_vaddr);
  496. if (bigkernel) {
  497. tlb_ent -= 1;
  498. prom_dtlb_load(tlb_ent,
  499. tte_data + 0x400000,
  500. tte_vaddr + 0x400000);
  501. prom_itlb_load(tlb_ent,
  502. tte_data + 0x400000,
  503. tte_vaddr + 0x400000);
  504. }
  505. sparc64_highest_unlocked_tlb_ent = tlb_ent - 1;
  506. }
  507. if (tlb_type == cheetah_plus) {
  508. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  509. CTX_CHEETAH_PLUS_NUC);
  510. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  511. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  512. }
  513. }
  514. static void __init inherit_prom_mappings(void)
  515. {
  516. read_obp_translations();
  517. /* Now fixup OBP's idea about where we really are mapped. */
  518. prom_printf("Remapping the kernel... ");
  519. remap_kernel();
  520. prom_printf("done.\n");
  521. }
  522. void prom_world(int enter)
  523. {
  524. if (!enter)
  525. set_fs((mm_segment_t) { get_thread_current_ds() });
  526. __asm__ __volatile__("flushw");
  527. }
  528. #ifdef DCACHE_ALIASING_POSSIBLE
  529. void __flush_dcache_range(unsigned long start, unsigned long end)
  530. {
  531. unsigned long va;
  532. if (tlb_type == spitfire) {
  533. int n = 0;
  534. for (va = start; va < end; va += 32) {
  535. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  536. if (++n >= 512)
  537. break;
  538. }
  539. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  540. start = __pa(start);
  541. end = __pa(end);
  542. for (va = start; va < end; va += 32)
  543. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  544. "membar #Sync"
  545. : /* no outputs */
  546. : "r" (va),
  547. "i" (ASI_DCACHE_INVALIDATE));
  548. }
  549. }
  550. #endif /* DCACHE_ALIASING_POSSIBLE */
  551. /* Caller does TLB context flushing on local CPU if necessary.
  552. * The caller also ensures that CTX_VALID(mm->context) is false.
  553. *
  554. * We must be careful about boundary cases so that we never
  555. * let the user have CTX 0 (nucleus) or we ever use a CTX
  556. * version of zero (and thus NO_CONTEXT would not be caught
  557. * by version mis-match tests in mmu_context.h).
  558. *
  559. * Always invoked with interrupts disabled.
  560. */
  561. void get_new_mmu_context(struct mm_struct *mm)
  562. {
  563. unsigned long ctx, new_ctx;
  564. unsigned long orig_pgsz_bits;
  565. unsigned long flags;
  566. int new_version;
  567. spin_lock_irqsave(&ctx_alloc_lock, flags);
  568. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  569. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  570. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  571. new_version = 0;
  572. if (new_ctx >= (1 << CTX_NR_BITS)) {
  573. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  574. if (new_ctx >= ctx) {
  575. int i;
  576. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  577. CTX_FIRST_VERSION;
  578. if (new_ctx == 1)
  579. new_ctx = CTX_FIRST_VERSION;
  580. /* Don't call memset, for 16 entries that's just
  581. * plain silly...
  582. */
  583. mmu_context_bmap[0] = 3;
  584. mmu_context_bmap[1] = 0;
  585. mmu_context_bmap[2] = 0;
  586. mmu_context_bmap[3] = 0;
  587. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  588. mmu_context_bmap[i + 0] = 0;
  589. mmu_context_bmap[i + 1] = 0;
  590. mmu_context_bmap[i + 2] = 0;
  591. mmu_context_bmap[i + 3] = 0;
  592. }
  593. new_version = 1;
  594. goto out;
  595. }
  596. }
  597. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  598. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  599. out:
  600. tlb_context_cache = new_ctx;
  601. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  602. spin_unlock_irqrestore(&ctx_alloc_lock, flags);
  603. if (unlikely(new_version))
  604. smp_new_mmu_context_version();
  605. }
  606. void sparc_ultra_dump_itlb(void)
  607. {
  608. int slot;
  609. if (tlb_type == spitfire) {
  610. printk ("Contents of itlb: ");
  611. for (slot = 0; slot < 14; slot++) printk (" ");
  612. printk ("%2x:%016lx,%016lx\n",
  613. 0,
  614. spitfire_get_itlb_tag(0), spitfire_get_itlb_data(0));
  615. for (slot = 1; slot < 64; slot+=3) {
  616. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  617. slot,
  618. spitfire_get_itlb_tag(slot), spitfire_get_itlb_data(slot),
  619. slot+1,
  620. spitfire_get_itlb_tag(slot+1), spitfire_get_itlb_data(slot+1),
  621. slot+2,
  622. spitfire_get_itlb_tag(slot+2), spitfire_get_itlb_data(slot+2));
  623. }
  624. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  625. printk ("Contents of itlb0:\n");
  626. for (slot = 0; slot < 16; slot+=2) {
  627. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  628. slot,
  629. cheetah_get_litlb_tag(slot), cheetah_get_litlb_data(slot),
  630. slot+1,
  631. cheetah_get_litlb_tag(slot+1), cheetah_get_litlb_data(slot+1));
  632. }
  633. printk ("Contents of itlb2:\n");
  634. for (slot = 0; slot < 128; slot+=2) {
  635. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  636. slot,
  637. cheetah_get_itlb_tag(slot), cheetah_get_itlb_data(slot),
  638. slot+1,
  639. cheetah_get_itlb_tag(slot+1), cheetah_get_itlb_data(slot+1));
  640. }
  641. }
  642. }
  643. void sparc_ultra_dump_dtlb(void)
  644. {
  645. int slot;
  646. if (tlb_type == spitfire) {
  647. printk ("Contents of dtlb: ");
  648. for (slot = 0; slot < 14; slot++) printk (" ");
  649. printk ("%2x:%016lx,%016lx\n", 0,
  650. spitfire_get_dtlb_tag(0), spitfire_get_dtlb_data(0));
  651. for (slot = 1; slot < 64; slot+=3) {
  652. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  653. slot,
  654. spitfire_get_dtlb_tag(slot), spitfire_get_dtlb_data(slot),
  655. slot+1,
  656. spitfire_get_dtlb_tag(slot+1), spitfire_get_dtlb_data(slot+1),
  657. slot+2,
  658. spitfire_get_dtlb_tag(slot+2), spitfire_get_dtlb_data(slot+2));
  659. }
  660. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  661. printk ("Contents of dtlb0:\n");
  662. for (slot = 0; slot < 16; slot+=2) {
  663. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  664. slot,
  665. cheetah_get_ldtlb_tag(slot), cheetah_get_ldtlb_data(slot),
  666. slot+1,
  667. cheetah_get_ldtlb_tag(slot+1), cheetah_get_ldtlb_data(slot+1));
  668. }
  669. printk ("Contents of dtlb2:\n");
  670. for (slot = 0; slot < 512; slot+=2) {
  671. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  672. slot,
  673. cheetah_get_dtlb_tag(slot, 2), cheetah_get_dtlb_data(slot, 2),
  674. slot+1,
  675. cheetah_get_dtlb_tag(slot+1, 2), cheetah_get_dtlb_data(slot+1, 2));
  676. }
  677. if (tlb_type == cheetah_plus) {
  678. printk ("Contents of dtlb3:\n");
  679. for (slot = 0; slot < 512; slot+=2) {
  680. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  681. slot,
  682. cheetah_get_dtlb_tag(slot, 3), cheetah_get_dtlb_data(slot, 3),
  683. slot+1,
  684. cheetah_get_dtlb_tag(slot+1, 3), cheetah_get_dtlb_data(slot+1, 3));
  685. }
  686. }
  687. }
  688. }
  689. extern unsigned long cmdline_memory_size;
  690. /* Find a free area for the bootmem map, avoiding the kernel image
  691. * and the initial ramdisk.
  692. */
  693. static unsigned long __init choose_bootmap_pfn(unsigned long start_pfn,
  694. unsigned long end_pfn)
  695. {
  696. unsigned long avoid_start, avoid_end, bootmap_size;
  697. int i;
  698. bootmap_size = ((end_pfn - start_pfn) + 7) / 8;
  699. bootmap_size = ALIGN(bootmap_size, sizeof(long));
  700. avoid_start = avoid_end = 0;
  701. #ifdef CONFIG_BLK_DEV_INITRD
  702. avoid_start = initrd_start;
  703. avoid_end = PAGE_ALIGN(initrd_end);
  704. #endif
  705. #ifdef CONFIG_DEBUG_BOOTMEM
  706. prom_printf("choose_bootmap_pfn: kern[%lx:%lx] avoid[%lx:%lx]\n",
  707. kern_base, PAGE_ALIGN(kern_base + kern_size),
  708. avoid_start, avoid_end);
  709. #endif
  710. for (i = 0; i < pavail_ents; i++) {
  711. unsigned long start, end;
  712. start = pavail[i].phys_addr;
  713. end = start + pavail[i].reg_size;
  714. while (start < end) {
  715. if (start >= kern_base &&
  716. start < PAGE_ALIGN(kern_base + kern_size)) {
  717. start = PAGE_ALIGN(kern_base + kern_size);
  718. continue;
  719. }
  720. if (start >= avoid_start && start < avoid_end) {
  721. start = avoid_end;
  722. continue;
  723. }
  724. if ((end - start) < bootmap_size)
  725. break;
  726. if (start < kern_base &&
  727. (start + bootmap_size) > kern_base) {
  728. start = PAGE_ALIGN(kern_base + kern_size);
  729. continue;
  730. }
  731. if (start < avoid_start &&
  732. (start + bootmap_size) > avoid_start) {
  733. start = avoid_end;
  734. continue;
  735. }
  736. /* OK, it doesn't overlap anything, use it. */
  737. #ifdef CONFIG_DEBUG_BOOTMEM
  738. prom_printf("choose_bootmap_pfn: Using %lx [%lx]\n",
  739. start >> PAGE_SHIFT, start);
  740. #endif
  741. return start >> PAGE_SHIFT;
  742. }
  743. }
  744. prom_printf("Cannot find free area for bootmap, aborting.\n");
  745. prom_halt();
  746. }
  747. static unsigned long __init bootmem_init(unsigned long *pages_avail,
  748. unsigned long phys_base)
  749. {
  750. unsigned long bootmap_size, end_pfn;
  751. unsigned long end_of_phys_memory = 0UL;
  752. unsigned long bootmap_pfn, bytes_avail, size;
  753. int i;
  754. #ifdef CONFIG_DEBUG_BOOTMEM
  755. prom_printf("bootmem_init: Scan pavail, ");
  756. #endif
  757. bytes_avail = 0UL;
  758. for (i = 0; i < pavail_ents; i++) {
  759. end_of_phys_memory = pavail[i].phys_addr +
  760. pavail[i].reg_size;
  761. bytes_avail += pavail[i].reg_size;
  762. if (cmdline_memory_size) {
  763. if (bytes_avail > cmdline_memory_size) {
  764. unsigned long slack = bytes_avail - cmdline_memory_size;
  765. bytes_avail -= slack;
  766. end_of_phys_memory -= slack;
  767. pavail[i].reg_size -= slack;
  768. if ((long)pavail[i].reg_size <= 0L) {
  769. pavail[i].phys_addr = 0xdeadbeefUL;
  770. pavail[i].reg_size = 0UL;
  771. pavail_ents = i;
  772. } else {
  773. pavail[i+1].reg_size = 0Ul;
  774. pavail[i+1].phys_addr = 0xdeadbeefUL;
  775. pavail_ents = i + 1;
  776. }
  777. break;
  778. }
  779. }
  780. }
  781. *pages_avail = bytes_avail >> PAGE_SHIFT;
  782. end_pfn = end_of_phys_memory >> PAGE_SHIFT;
  783. #ifdef CONFIG_BLK_DEV_INITRD
  784. /* Now have to check initial ramdisk, so that bootmap does not overwrite it */
  785. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  786. unsigned long ramdisk_image = sparc_ramdisk_image ?
  787. sparc_ramdisk_image : sparc_ramdisk_image64;
  788. if (ramdisk_image >= (unsigned long)_end - 2 * PAGE_SIZE)
  789. ramdisk_image -= KERNBASE;
  790. initrd_start = ramdisk_image + phys_base;
  791. initrd_end = initrd_start + sparc_ramdisk_size;
  792. if (initrd_end > end_of_phys_memory) {
  793. printk(KERN_CRIT "initrd extends beyond end of memory "
  794. "(0x%016lx > 0x%016lx)\ndisabling initrd\n",
  795. initrd_end, end_of_phys_memory);
  796. initrd_start = 0;
  797. initrd_end = 0;
  798. }
  799. }
  800. #endif
  801. /* Initialize the boot-time allocator. */
  802. max_pfn = max_low_pfn = end_pfn;
  803. min_low_pfn = (phys_base >> PAGE_SHIFT);
  804. bootmap_pfn = choose_bootmap_pfn(min_low_pfn, end_pfn);
  805. #ifdef CONFIG_DEBUG_BOOTMEM
  806. prom_printf("init_bootmem(min[%lx], bootmap[%lx], max[%lx])\n",
  807. min_low_pfn, bootmap_pfn, max_low_pfn);
  808. #endif
  809. bootmap_size = init_bootmem_node(NODE_DATA(0), bootmap_pfn,
  810. min_low_pfn, end_pfn);
  811. /* Now register the available physical memory with the
  812. * allocator.
  813. */
  814. for (i = 0; i < pavail_ents; i++) {
  815. #ifdef CONFIG_DEBUG_BOOTMEM
  816. prom_printf("free_bootmem(pavail:%d): base[%lx] size[%lx]\n",
  817. i, pavail[i].phys_addr, pavail[i].reg_size);
  818. #endif
  819. free_bootmem(pavail[i].phys_addr, pavail[i].reg_size);
  820. }
  821. #ifdef CONFIG_BLK_DEV_INITRD
  822. if (initrd_start) {
  823. size = initrd_end - initrd_start;
  824. /* Resert the initrd image area. */
  825. #ifdef CONFIG_DEBUG_BOOTMEM
  826. prom_printf("reserve_bootmem(initrd): base[%llx] size[%lx]\n",
  827. initrd_start, initrd_end);
  828. #endif
  829. reserve_bootmem(initrd_start, size);
  830. *pages_avail -= PAGE_ALIGN(size) >> PAGE_SHIFT;
  831. initrd_start += PAGE_OFFSET;
  832. initrd_end += PAGE_OFFSET;
  833. }
  834. #endif
  835. /* Reserve the kernel text/data/bss. */
  836. #ifdef CONFIG_DEBUG_BOOTMEM
  837. prom_printf("reserve_bootmem(kernel): base[%lx] size[%lx]\n", kern_base, kern_size);
  838. #endif
  839. reserve_bootmem(kern_base, kern_size);
  840. *pages_avail -= PAGE_ALIGN(kern_size) >> PAGE_SHIFT;
  841. /* Reserve the bootmem map. We do not account for it
  842. * in pages_avail because we will release that memory
  843. * in free_all_bootmem.
  844. */
  845. size = bootmap_size;
  846. #ifdef CONFIG_DEBUG_BOOTMEM
  847. prom_printf("reserve_bootmem(bootmap): base[%lx] size[%lx]\n",
  848. (bootmap_pfn << PAGE_SHIFT), size);
  849. #endif
  850. reserve_bootmem((bootmap_pfn << PAGE_SHIFT), size);
  851. *pages_avail -= PAGE_ALIGN(size) >> PAGE_SHIFT;
  852. for (i = 0; i < pavail_ents; i++) {
  853. unsigned long start_pfn, end_pfn;
  854. start_pfn = pavail[i].phys_addr >> PAGE_SHIFT;
  855. end_pfn = (start_pfn + (pavail[i].reg_size >> PAGE_SHIFT));
  856. #ifdef CONFIG_DEBUG_BOOTMEM
  857. prom_printf("memory_present(0, %lx, %lx)\n",
  858. start_pfn, end_pfn);
  859. #endif
  860. memory_present(0, start_pfn, end_pfn);
  861. }
  862. sparse_init();
  863. return end_pfn;
  864. }
  865. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  866. static int pall_ents __initdata;
  867. #ifdef CONFIG_DEBUG_PAGEALLOC
  868. static unsigned long kernel_map_range(unsigned long pstart, unsigned long pend, pgprot_t prot)
  869. {
  870. unsigned long vstart = PAGE_OFFSET + pstart;
  871. unsigned long vend = PAGE_OFFSET + pend;
  872. unsigned long alloc_bytes = 0UL;
  873. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  874. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  875. vstart, vend);
  876. prom_halt();
  877. }
  878. while (vstart < vend) {
  879. unsigned long this_end, paddr = __pa(vstart);
  880. pgd_t *pgd = pgd_offset_k(vstart);
  881. pud_t *pud;
  882. pmd_t *pmd;
  883. pte_t *pte;
  884. pud = pud_offset(pgd, vstart);
  885. if (pud_none(*pud)) {
  886. pmd_t *new;
  887. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  888. alloc_bytes += PAGE_SIZE;
  889. pud_populate(&init_mm, pud, new);
  890. }
  891. pmd = pmd_offset(pud, vstart);
  892. if (!pmd_present(*pmd)) {
  893. pte_t *new;
  894. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  895. alloc_bytes += PAGE_SIZE;
  896. pmd_populate_kernel(&init_mm, pmd, new);
  897. }
  898. pte = pte_offset_kernel(pmd, vstart);
  899. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  900. if (this_end > vend)
  901. this_end = vend;
  902. while (vstart < this_end) {
  903. pte_val(*pte) = (paddr | pgprot_val(prot));
  904. vstart += PAGE_SIZE;
  905. paddr += PAGE_SIZE;
  906. pte++;
  907. }
  908. }
  909. return alloc_bytes;
  910. }
  911. extern unsigned int kvmap_linear_patch[1];
  912. #endif /* CONFIG_DEBUG_PAGEALLOC */
  913. static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
  914. {
  915. const unsigned long shift_256MB = 28;
  916. const unsigned long mask_256MB = ((1UL << shift_256MB) - 1UL);
  917. const unsigned long size_256MB = (1UL << shift_256MB);
  918. while (start < end) {
  919. long remains;
  920. remains = end - start;
  921. if (remains < size_256MB)
  922. break;
  923. if (start & mask_256MB) {
  924. start = (start + size_256MB) & ~mask_256MB;
  925. continue;
  926. }
  927. while (remains >= size_256MB) {
  928. unsigned long index = start >> shift_256MB;
  929. __set_bit(index, kpte_linear_bitmap);
  930. start += size_256MB;
  931. remains -= size_256MB;
  932. }
  933. }
  934. }
  935. static void __init kernel_physical_mapping_init(void)
  936. {
  937. unsigned long i;
  938. #ifdef CONFIG_DEBUG_PAGEALLOC
  939. unsigned long mem_alloced = 0UL;
  940. #endif
  941. read_obp_memory("reg", &pall[0], &pall_ents);
  942. for (i = 0; i < pall_ents; i++) {
  943. unsigned long phys_start, phys_end;
  944. phys_start = pall[i].phys_addr;
  945. phys_end = phys_start + pall[i].reg_size;
  946. mark_kpte_bitmap(phys_start, phys_end);
  947. #ifdef CONFIG_DEBUG_PAGEALLOC
  948. mem_alloced += kernel_map_range(phys_start, phys_end,
  949. PAGE_KERNEL);
  950. #endif
  951. }
  952. #ifdef CONFIG_DEBUG_PAGEALLOC
  953. printk("Allocated %ld bytes for kernel page tables.\n",
  954. mem_alloced);
  955. kvmap_linear_patch[0] = 0x01000000; /* nop */
  956. flushi(&kvmap_linear_patch[0]);
  957. __flush_tlb_all();
  958. #endif
  959. }
  960. #ifdef CONFIG_DEBUG_PAGEALLOC
  961. void kernel_map_pages(struct page *page, int numpages, int enable)
  962. {
  963. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  964. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  965. kernel_map_range(phys_start, phys_end,
  966. (enable ? PAGE_KERNEL : __pgprot(0)));
  967. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  968. PAGE_OFFSET + phys_end);
  969. /* we should perform an IPI and flush all tlbs,
  970. * but that can deadlock->flush only current cpu.
  971. */
  972. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  973. PAGE_OFFSET + phys_end);
  974. }
  975. #endif
  976. unsigned long __init find_ecache_flush_span(unsigned long size)
  977. {
  978. int i;
  979. for (i = 0; i < pavail_ents; i++) {
  980. if (pavail[i].reg_size >= size)
  981. return pavail[i].phys_addr;
  982. }
  983. return ~0UL;
  984. }
  985. static void __init tsb_phys_patch(void)
  986. {
  987. struct tsb_ldquad_phys_patch_entry *pquad;
  988. struct tsb_phys_patch_entry *p;
  989. pquad = &__tsb_ldquad_phys_patch;
  990. while (pquad < &__tsb_ldquad_phys_patch_end) {
  991. unsigned long addr = pquad->addr;
  992. if (tlb_type == hypervisor)
  993. *(unsigned int *) addr = pquad->sun4v_insn;
  994. else
  995. *(unsigned int *) addr = pquad->sun4u_insn;
  996. wmb();
  997. __asm__ __volatile__("flush %0"
  998. : /* no outputs */
  999. : "r" (addr));
  1000. pquad++;
  1001. }
  1002. p = &__tsb_phys_patch;
  1003. while (p < &__tsb_phys_patch_end) {
  1004. unsigned long addr = p->addr;
  1005. *(unsigned int *) addr = p->insn;
  1006. wmb();
  1007. __asm__ __volatile__("flush %0"
  1008. : /* no outputs */
  1009. : "r" (addr));
  1010. p++;
  1011. }
  1012. }
  1013. /* Don't mark as init, we give this to the Hypervisor. */
  1014. static struct hv_tsb_descr ktsb_descr[2];
  1015. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  1016. static void __init sun4v_ktsb_init(void)
  1017. {
  1018. unsigned long ktsb_pa;
  1019. /* First KTSB for PAGE_SIZE mappings. */
  1020. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1021. switch (PAGE_SIZE) {
  1022. case 8 * 1024:
  1023. default:
  1024. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  1025. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  1026. break;
  1027. case 64 * 1024:
  1028. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  1029. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  1030. break;
  1031. case 512 * 1024:
  1032. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  1033. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  1034. break;
  1035. case 4 * 1024 * 1024:
  1036. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  1037. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  1038. break;
  1039. };
  1040. ktsb_descr[0].assoc = 1;
  1041. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  1042. ktsb_descr[0].ctx_idx = 0;
  1043. ktsb_descr[0].tsb_base = ktsb_pa;
  1044. ktsb_descr[0].resv = 0;
  1045. /* Second KTSB for 4MB/256MB mappings. */
  1046. ktsb_pa = (kern_base +
  1047. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1048. ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
  1049. ktsb_descr[1].pgsz_mask = (HV_PGSZ_MASK_4MB |
  1050. HV_PGSZ_MASK_256MB);
  1051. ktsb_descr[1].assoc = 1;
  1052. ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
  1053. ktsb_descr[1].ctx_idx = 0;
  1054. ktsb_descr[1].tsb_base = ktsb_pa;
  1055. ktsb_descr[1].resv = 0;
  1056. }
  1057. void __cpuinit sun4v_ktsb_register(void)
  1058. {
  1059. register unsigned long func asm("%o5");
  1060. register unsigned long arg0 asm("%o0");
  1061. register unsigned long arg1 asm("%o1");
  1062. unsigned long pa;
  1063. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  1064. func = HV_FAST_MMU_TSB_CTX0;
  1065. arg0 = 2;
  1066. arg1 = pa;
  1067. __asm__ __volatile__("ta %6"
  1068. : "=&r" (func), "=&r" (arg0), "=&r" (arg1)
  1069. : "0" (func), "1" (arg0), "2" (arg1),
  1070. "i" (HV_FAST_TRAP));
  1071. }
  1072. /* paging_init() sets up the page tables */
  1073. extern void cheetah_ecache_flush_init(void);
  1074. extern void sun4v_patch_tlb_handlers(void);
  1075. static unsigned long last_valid_pfn;
  1076. pgd_t swapper_pg_dir[2048];
  1077. static void sun4u_pgprot_init(void);
  1078. static void sun4v_pgprot_init(void);
  1079. void __init paging_init(void)
  1080. {
  1081. unsigned long end_pfn, pages_avail, shift, phys_base;
  1082. unsigned long real_end, i;
  1083. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  1084. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  1085. /* Invalidate both kernel TSBs. */
  1086. memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
  1087. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1088. if (tlb_type == hypervisor)
  1089. sun4v_pgprot_init();
  1090. else
  1091. sun4u_pgprot_init();
  1092. if (tlb_type == cheetah_plus ||
  1093. tlb_type == hypervisor)
  1094. tsb_phys_patch();
  1095. if (tlb_type == hypervisor) {
  1096. sun4v_patch_tlb_handlers();
  1097. sun4v_ktsb_init();
  1098. }
  1099. /* Find available physical memory... */
  1100. read_obp_memory("available", &pavail[0], &pavail_ents);
  1101. phys_base = 0xffffffffffffffffUL;
  1102. for (i = 0; i < pavail_ents; i++)
  1103. phys_base = min(phys_base, pavail[i].phys_addr);
  1104. set_bit(0, mmu_context_bmap);
  1105. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  1106. real_end = (unsigned long)_end;
  1107. if ((real_end > ((unsigned long)KERNBASE + 0x400000)))
  1108. bigkernel = 1;
  1109. if ((real_end > ((unsigned long)KERNBASE + 0x800000))) {
  1110. prom_printf("paging_init: Kernel > 8MB, too large.\n");
  1111. prom_halt();
  1112. }
  1113. /* Set kernel pgd to upper alias so physical page computations
  1114. * work.
  1115. */
  1116. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  1117. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  1118. /* Now can init the kernel/bad page tables. */
  1119. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  1120. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  1121. inherit_prom_mappings();
  1122. /* Ok, we can use our TLB miss and window trap handlers safely. */
  1123. setup_tba();
  1124. __flush_tlb_all();
  1125. if (tlb_type == hypervisor)
  1126. sun4v_ktsb_register();
  1127. /* Setup bootmem... */
  1128. pages_avail = 0;
  1129. last_valid_pfn = end_pfn = bootmem_init(&pages_avail, phys_base);
  1130. max_mapnr = last_valid_pfn;
  1131. kernel_physical_mapping_init();
  1132. prom_build_devicetree();
  1133. {
  1134. unsigned long zones_size[MAX_NR_ZONES];
  1135. unsigned long zholes_size[MAX_NR_ZONES];
  1136. int znum;
  1137. for (znum = 0; znum < MAX_NR_ZONES; znum++)
  1138. zones_size[znum] = zholes_size[znum] = 0;
  1139. zones_size[ZONE_DMA] = end_pfn;
  1140. zholes_size[ZONE_DMA] = end_pfn - pages_avail;
  1141. free_area_init_node(0, &contig_page_data, zones_size,
  1142. __pa(PAGE_OFFSET) >> PAGE_SHIFT,
  1143. zholes_size);
  1144. }
  1145. device_scan();
  1146. }
  1147. static void __init taint_real_pages(void)
  1148. {
  1149. int i;
  1150. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1151. /* Find changes discovered in the physmem available rescan and
  1152. * reserve the lost portions in the bootmem maps.
  1153. */
  1154. for (i = 0; i < pavail_ents; i++) {
  1155. unsigned long old_start, old_end;
  1156. old_start = pavail[i].phys_addr;
  1157. old_end = old_start +
  1158. pavail[i].reg_size;
  1159. while (old_start < old_end) {
  1160. int n;
  1161. for (n = 0; n < pavail_rescan_ents; n++) {
  1162. unsigned long new_start, new_end;
  1163. new_start = pavail_rescan[n].phys_addr;
  1164. new_end = new_start +
  1165. pavail_rescan[n].reg_size;
  1166. if (new_start <= old_start &&
  1167. new_end >= (old_start + PAGE_SIZE)) {
  1168. set_bit(old_start >> 22,
  1169. sparc64_valid_addr_bitmap);
  1170. goto do_next_page;
  1171. }
  1172. }
  1173. reserve_bootmem(old_start, PAGE_SIZE);
  1174. do_next_page:
  1175. old_start += PAGE_SIZE;
  1176. }
  1177. }
  1178. }
  1179. int __init page_in_phys_avail(unsigned long paddr)
  1180. {
  1181. int i;
  1182. paddr &= PAGE_MASK;
  1183. for (i = 0; i < pavail_rescan_ents; i++) {
  1184. unsigned long start, end;
  1185. start = pavail_rescan[i].phys_addr;
  1186. end = start + pavail_rescan[i].reg_size;
  1187. if (paddr >= start && paddr < end)
  1188. return 1;
  1189. }
  1190. if (paddr >= kern_base && paddr < (kern_base + kern_size))
  1191. return 1;
  1192. #ifdef CONFIG_BLK_DEV_INITRD
  1193. if (paddr >= __pa(initrd_start) &&
  1194. paddr < __pa(PAGE_ALIGN(initrd_end)))
  1195. return 1;
  1196. #endif
  1197. return 0;
  1198. }
  1199. void __init mem_init(void)
  1200. {
  1201. unsigned long codepages, datapages, initpages;
  1202. unsigned long addr, last;
  1203. int i;
  1204. i = last_valid_pfn >> ((22 - PAGE_SHIFT) + 6);
  1205. i += 1;
  1206. sparc64_valid_addr_bitmap = (unsigned long *) alloc_bootmem(i << 3);
  1207. if (sparc64_valid_addr_bitmap == NULL) {
  1208. prom_printf("mem_init: Cannot alloc valid_addr_bitmap.\n");
  1209. prom_halt();
  1210. }
  1211. memset(sparc64_valid_addr_bitmap, 0, i << 3);
  1212. addr = PAGE_OFFSET + kern_base;
  1213. last = PAGE_ALIGN(kern_size) + addr;
  1214. while (addr < last) {
  1215. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1216. addr += PAGE_SIZE;
  1217. }
  1218. taint_real_pages();
  1219. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1220. #ifdef CONFIG_DEBUG_BOOTMEM
  1221. prom_printf("mem_init: Calling free_all_bootmem().\n");
  1222. #endif
  1223. totalram_pages = num_physpages = free_all_bootmem() - 1;
  1224. /*
  1225. * Set up the zero page, mark it reserved, so that page count
  1226. * is not manipulated when freeing the page from user ptes.
  1227. */
  1228. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1229. if (mem_map_zero == NULL) {
  1230. prom_printf("paging_init: Cannot alloc zero page.\n");
  1231. prom_halt();
  1232. }
  1233. SetPageReserved(mem_map_zero);
  1234. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1235. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1236. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1237. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1238. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1239. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1240. printk("Memory: %uk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1241. nr_free_pages() << (PAGE_SHIFT-10),
  1242. codepages << (PAGE_SHIFT-10),
  1243. datapages << (PAGE_SHIFT-10),
  1244. initpages << (PAGE_SHIFT-10),
  1245. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1246. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1247. cheetah_ecache_flush_init();
  1248. }
  1249. void free_initmem(void)
  1250. {
  1251. unsigned long addr, initend;
  1252. /*
  1253. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1254. */
  1255. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1256. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1257. for (; addr < initend; addr += PAGE_SIZE) {
  1258. unsigned long page;
  1259. struct page *p;
  1260. page = (addr +
  1261. ((unsigned long) __va(kern_base)) -
  1262. ((unsigned long) KERNBASE));
  1263. memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
  1264. p = virt_to_page(page);
  1265. ClearPageReserved(p);
  1266. init_page_count(p);
  1267. __free_page(p);
  1268. num_physpages++;
  1269. totalram_pages++;
  1270. }
  1271. }
  1272. #ifdef CONFIG_BLK_DEV_INITRD
  1273. void free_initrd_mem(unsigned long start, unsigned long end)
  1274. {
  1275. if (start < end)
  1276. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1277. for (; start < end; start += PAGE_SIZE) {
  1278. struct page *p = virt_to_page(start);
  1279. ClearPageReserved(p);
  1280. init_page_count(p);
  1281. __free_page(p);
  1282. num_physpages++;
  1283. totalram_pages++;
  1284. }
  1285. }
  1286. #endif
  1287. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1288. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1289. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1290. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1291. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1292. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1293. pgprot_t PAGE_KERNEL __read_mostly;
  1294. EXPORT_SYMBOL(PAGE_KERNEL);
  1295. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1296. pgprot_t PAGE_COPY __read_mostly;
  1297. pgprot_t PAGE_SHARED __read_mostly;
  1298. EXPORT_SYMBOL(PAGE_SHARED);
  1299. pgprot_t PAGE_EXEC __read_mostly;
  1300. unsigned long pg_iobits __read_mostly;
  1301. unsigned long _PAGE_IE __read_mostly;
  1302. EXPORT_SYMBOL(_PAGE_IE);
  1303. unsigned long _PAGE_E __read_mostly;
  1304. EXPORT_SYMBOL(_PAGE_E);
  1305. unsigned long _PAGE_CACHE __read_mostly;
  1306. EXPORT_SYMBOL(_PAGE_CACHE);
  1307. static void prot_init_common(unsigned long page_none,
  1308. unsigned long page_shared,
  1309. unsigned long page_copy,
  1310. unsigned long page_readonly,
  1311. unsigned long page_exec_bit)
  1312. {
  1313. PAGE_COPY = __pgprot(page_copy);
  1314. PAGE_SHARED = __pgprot(page_shared);
  1315. protection_map[0x0] = __pgprot(page_none);
  1316. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1317. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1318. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1319. protection_map[0x4] = __pgprot(page_readonly);
  1320. protection_map[0x5] = __pgprot(page_readonly);
  1321. protection_map[0x6] = __pgprot(page_copy);
  1322. protection_map[0x7] = __pgprot(page_copy);
  1323. protection_map[0x8] = __pgprot(page_none);
  1324. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1325. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1326. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1327. protection_map[0xc] = __pgprot(page_readonly);
  1328. protection_map[0xd] = __pgprot(page_readonly);
  1329. protection_map[0xe] = __pgprot(page_shared);
  1330. protection_map[0xf] = __pgprot(page_shared);
  1331. }
  1332. static void __init sun4u_pgprot_init(void)
  1333. {
  1334. unsigned long page_none, page_shared, page_copy, page_readonly;
  1335. unsigned long page_exec_bit;
  1336. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1337. _PAGE_CACHE_4U | _PAGE_P_4U |
  1338. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1339. _PAGE_EXEC_4U);
  1340. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1341. _PAGE_CACHE_4U | _PAGE_P_4U |
  1342. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1343. _PAGE_EXEC_4U | _PAGE_L_4U);
  1344. PAGE_EXEC = __pgprot(_PAGE_EXEC_4U);
  1345. _PAGE_IE = _PAGE_IE_4U;
  1346. _PAGE_E = _PAGE_E_4U;
  1347. _PAGE_CACHE = _PAGE_CACHE_4U;
  1348. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1349. __ACCESS_BITS_4U | _PAGE_E_4U);
  1350. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1351. 0xfffff80000000000;
  1352. kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1353. _PAGE_P_4U | _PAGE_W_4U);
  1354. /* XXX Should use 256MB on Panther. XXX */
  1355. kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
  1356. _PAGE_SZBITS = _PAGE_SZBITS_4U;
  1357. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1358. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1359. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1360. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1361. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1362. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1363. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1364. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1365. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1366. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1367. page_exec_bit = _PAGE_EXEC_4U;
  1368. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1369. page_exec_bit);
  1370. }
  1371. static void __init sun4v_pgprot_init(void)
  1372. {
  1373. unsigned long page_none, page_shared, page_copy, page_readonly;
  1374. unsigned long page_exec_bit;
  1375. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1376. _PAGE_CACHE_4V | _PAGE_P_4V |
  1377. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1378. _PAGE_EXEC_4V);
  1379. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1380. PAGE_EXEC = __pgprot(_PAGE_EXEC_4V);
  1381. _PAGE_IE = _PAGE_IE_4V;
  1382. _PAGE_E = _PAGE_E_4V;
  1383. _PAGE_CACHE = _PAGE_CACHE_4V;
  1384. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1385. 0xfffff80000000000;
  1386. kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1387. _PAGE_P_4V | _PAGE_W_4V);
  1388. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
  1389. 0xfffff80000000000;
  1390. kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1391. _PAGE_P_4V | _PAGE_W_4V);
  1392. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1393. __ACCESS_BITS_4V | _PAGE_E_4V);
  1394. _PAGE_SZBITS = _PAGE_SZBITS_4V;
  1395. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1396. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1397. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1398. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1399. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1400. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1401. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1402. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1403. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1404. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1405. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1406. page_exec_bit = _PAGE_EXEC_4V;
  1407. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1408. page_exec_bit);
  1409. }
  1410. unsigned long pte_sz_bits(unsigned long sz)
  1411. {
  1412. if (tlb_type == hypervisor) {
  1413. switch (sz) {
  1414. case 8 * 1024:
  1415. default:
  1416. return _PAGE_SZ8K_4V;
  1417. case 64 * 1024:
  1418. return _PAGE_SZ64K_4V;
  1419. case 512 * 1024:
  1420. return _PAGE_SZ512K_4V;
  1421. case 4 * 1024 * 1024:
  1422. return _PAGE_SZ4MB_4V;
  1423. };
  1424. } else {
  1425. switch (sz) {
  1426. case 8 * 1024:
  1427. default:
  1428. return _PAGE_SZ8K_4U;
  1429. case 64 * 1024:
  1430. return _PAGE_SZ64K_4U;
  1431. case 512 * 1024:
  1432. return _PAGE_SZ512K_4U;
  1433. case 4 * 1024 * 1024:
  1434. return _PAGE_SZ4MB_4U;
  1435. };
  1436. }
  1437. }
  1438. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1439. {
  1440. pte_t pte;
  1441. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1442. pte_val(pte) |= (((unsigned long)space) << 32);
  1443. pte_val(pte) |= pte_sz_bits(page_size);
  1444. return pte;
  1445. }
  1446. static unsigned long kern_large_tte(unsigned long paddr)
  1447. {
  1448. unsigned long val;
  1449. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1450. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1451. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1452. if (tlb_type == hypervisor)
  1453. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1454. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1455. _PAGE_EXEC_4V | _PAGE_W_4V);
  1456. return val | paddr;
  1457. }
  1458. /*
  1459. * Translate PROM's mapping we capture at boot time into physical address.
  1460. * The second parameter is only set from prom_callback() invocations.
  1461. */
  1462. unsigned long prom_virt_to_phys(unsigned long promva, int *error)
  1463. {
  1464. unsigned long mask;
  1465. int i;
  1466. mask = _PAGE_PADDR_4U;
  1467. if (tlb_type == hypervisor)
  1468. mask = _PAGE_PADDR_4V;
  1469. for (i = 0; i < prom_trans_ents; i++) {
  1470. struct linux_prom_translation *p = &prom_trans[i];
  1471. if (promva >= p->virt &&
  1472. promva < (p->virt + p->size)) {
  1473. unsigned long base = p->data & mask;
  1474. if (error)
  1475. *error = 0;
  1476. return base + (promva & (8192 - 1));
  1477. }
  1478. }
  1479. if (error)
  1480. *error = 1;
  1481. return 0UL;
  1482. }
  1483. /* XXX We should kill off this ugly thing at so me point. XXX */
  1484. unsigned long sun4u_get_pte(unsigned long addr)
  1485. {
  1486. pgd_t *pgdp;
  1487. pud_t *pudp;
  1488. pmd_t *pmdp;
  1489. pte_t *ptep;
  1490. unsigned long mask = _PAGE_PADDR_4U;
  1491. if (tlb_type == hypervisor)
  1492. mask = _PAGE_PADDR_4V;
  1493. if (addr >= PAGE_OFFSET)
  1494. return addr & mask;
  1495. if ((addr >= LOW_OBP_ADDRESS) && (addr < HI_OBP_ADDRESS))
  1496. return prom_virt_to_phys(addr, NULL);
  1497. pgdp = pgd_offset_k(addr);
  1498. pudp = pud_offset(pgdp, addr);
  1499. pmdp = pmd_offset(pudp, addr);
  1500. ptep = pte_offset_kernel(pmdp, addr);
  1501. return pte_val(*ptep) & mask;
  1502. }
  1503. /* If not locked, zap it. */
  1504. void __flush_tlb_all(void)
  1505. {
  1506. unsigned long pstate;
  1507. int i;
  1508. __asm__ __volatile__("flushw\n\t"
  1509. "rdpr %%pstate, %0\n\t"
  1510. "wrpr %0, %1, %%pstate"
  1511. : "=r" (pstate)
  1512. : "i" (PSTATE_IE));
  1513. if (tlb_type == spitfire) {
  1514. for (i = 0; i < 64; i++) {
  1515. /* Spitfire Errata #32 workaround */
  1516. /* NOTE: Always runs on spitfire, so no
  1517. * cheetah+ page size encodings.
  1518. */
  1519. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1520. "flush %%g6"
  1521. : /* No outputs */
  1522. : "r" (0),
  1523. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1524. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1525. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1526. "membar #Sync"
  1527. : /* no outputs */
  1528. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1529. spitfire_put_dtlb_data(i, 0x0UL);
  1530. }
  1531. /* Spitfire Errata #32 workaround */
  1532. /* NOTE: Always runs on spitfire, so no
  1533. * cheetah+ page size encodings.
  1534. */
  1535. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1536. "flush %%g6"
  1537. : /* No outputs */
  1538. : "r" (0),
  1539. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1540. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  1541. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1542. "membar #Sync"
  1543. : /* no outputs */
  1544. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  1545. spitfire_put_itlb_data(i, 0x0UL);
  1546. }
  1547. }
  1548. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1549. cheetah_flush_dtlb_all();
  1550. cheetah_flush_itlb_all();
  1551. }
  1552. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  1553. : : "r" (pstate));
  1554. }
  1555. #ifdef CONFIG_MEMORY_HOTPLUG
  1556. void online_page(struct page *page)
  1557. {
  1558. ClearPageReserved(page);
  1559. init_page_count(page);
  1560. __free_page(page);
  1561. totalram_pages++;
  1562. num_physpages++;
  1563. }
  1564. int remove_memory(u64 start, u64 size)
  1565. {
  1566. return -EINVAL;
  1567. }
  1568. #endif /* CONFIG_MEMORY_HOTPLUG */