iommu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. *
  4. * Rewrite, cleanup:
  5. *
  6. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  7. * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
  8. *
  9. * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. */
  26. #include <linux/init.h>
  27. #include <linux/types.h>
  28. #include <linux/slab.h>
  29. #include <linux/mm.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/string.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/rtas.h>
  37. #include <asm/iommu.h>
  38. #include <asm/pci-bridge.h>
  39. #include <asm/machdep.h>
  40. #include <asm/abs_addr.h>
  41. #include <asm/pSeries_reconfig.h>
  42. #include <asm/firmware.h>
  43. #include <asm/tce.h>
  44. #include <asm/ppc-pci.h>
  45. #include <asm/udbg.h>
  46. #include "plpar_wrappers.h"
  47. #define DBG(fmt...)
  48. static void tce_build_pSeries(struct iommu_table *tbl, long index,
  49. long npages, unsigned long uaddr,
  50. enum dma_data_direction direction)
  51. {
  52. u64 proto_tce;
  53. u64 *tcep;
  54. u64 rpn;
  55. index <<= TCE_PAGE_FACTOR;
  56. npages <<= TCE_PAGE_FACTOR;
  57. proto_tce = TCE_PCI_READ; // Read allowed
  58. if (direction != DMA_TO_DEVICE)
  59. proto_tce |= TCE_PCI_WRITE;
  60. tcep = ((u64 *)tbl->it_base) + index;
  61. while (npages--) {
  62. /* can't move this out since we might cross LMB boundary */
  63. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  64. *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  65. uaddr += TCE_PAGE_SIZE;
  66. tcep++;
  67. }
  68. }
  69. static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
  70. {
  71. u64 *tcep;
  72. npages <<= TCE_PAGE_FACTOR;
  73. index <<= TCE_PAGE_FACTOR;
  74. tcep = ((u64 *)tbl->it_base) + index;
  75. while (npages--)
  76. *(tcep++) = 0;
  77. }
  78. static unsigned long tce_get_pseries(struct iommu_table *tbl, long index)
  79. {
  80. u64 *tcep;
  81. index <<= TCE_PAGE_FACTOR;
  82. tcep = ((u64 *)tbl->it_base) + index;
  83. return *tcep;
  84. }
  85. static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
  86. long npages, unsigned long uaddr,
  87. enum dma_data_direction direction)
  88. {
  89. u64 rc;
  90. u64 proto_tce, tce;
  91. u64 rpn;
  92. tcenum <<= TCE_PAGE_FACTOR;
  93. npages <<= TCE_PAGE_FACTOR;
  94. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  95. proto_tce = TCE_PCI_READ;
  96. if (direction != DMA_TO_DEVICE)
  97. proto_tce |= TCE_PCI_WRITE;
  98. while (npages--) {
  99. tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  100. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
  101. if (rc && printk_ratelimit()) {
  102. printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  103. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  104. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  105. printk("\ttce val = 0x%lx\n", tce );
  106. show_stack(current, (unsigned long *)__get_SP());
  107. }
  108. tcenum++;
  109. rpn++;
  110. }
  111. }
  112. static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
  113. static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
  114. long npages, unsigned long uaddr,
  115. enum dma_data_direction direction)
  116. {
  117. u64 rc;
  118. u64 proto_tce;
  119. u64 *tcep;
  120. u64 rpn;
  121. long l, limit;
  122. if (TCE_PAGE_FACTOR == 0 && npages == 1)
  123. return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
  124. direction);
  125. tcep = __get_cpu_var(tce_page);
  126. /* This is safe to do since interrupts are off when we're called
  127. * from iommu_alloc{,_sg}()
  128. */
  129. if (!tcep) {
  130. tcep = (u64 *)__get_free_page(GFP_ATOMIC);
  131. /* If allocation fails, fall back to the loop implementation */
  132. if (!tcep)
  133. return tce_build_pSeriesLP(tbl, tcenum, npages,
  134. uaddr, direction);
  135. __get_cpu_var(tce_page) = tcep;
  136. }
  137. tcenum <<= TCE_PAGE_FACTOR;
  138. npages <<= TCE_PAGE_FACTOR;
  139. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  140. proto_tce = TCE_PCI_READ;
  141. if (direction != DMA_TO_DEVICE)
  142. proto_tce |= TCE_PCI_WRITE;
  143. /* We can map max one pageful of TCEs at a time */
  144. do {
  145. /*
  146. * Set up the page with TCE data, looping through and setting
  147. * the values.
  148. */
  149. limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
  150. for (l = 0; l < limit; l++) {
  151. tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  152. rpn++;
  153. }
  154. rc = plpar_tce_put_indirect((u64)tbl->it_index,
  155. (u64)tcenum << 12,
  156. (u64)virt_to_abs(tcep),
  157. limit);
  158. npages -= limit;
  159. tcenum += limit;
  160. } while (npages > 0 && !rc);
  161. if (rc && printk_ratelimit()) {
  162. printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  163. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  164. printk("\tnpages = 0x%lx\n", (u64)npages);
  165. printk("\ttce[0] val = 0x%lx\n", tcep[0]);
  166. show_stack(current, (unsigned long *)__get_SP());
  167. }
  168. }
  169. static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  170. {
  171. u64 rc;
  172. tcenum <<= TCE_PAGE_FACTOR;
  173. npages <<= TCE_PAGE_FACTOR;
  174. while (npages--) {
  175. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
  176. if (rc && printk_ratelimit()) {
  177. printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  178. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  179. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  180. show_stack(current, (unsigned long *)__get_SP());
  181. }
  182. tcenum++;
  183. }
  184. }
  185. static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  186. {
  187. u64 rc;
  188. tcenum <<= TCE_PAGE_FACTOR;
  189. npages <<= TCE_PAGE_FACTOR;
  190. rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
  191. if (rc && printk_ratelimit()) {
  192. printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
  193. printk("\trc = %ld\n", rc);
  194. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  195. printk("\tnpages = 0x%lx\n", (u64)npages);
  196. show_stack(current, (unsigned long *)__get_SP());
  197. }
  198. }
  199. static unsigned long tce_get_pSeriesLP(struct iommu_table *tbl, long tcenum)
  200. {
  201. u64 rc;
  202. unsigned long tce_ret;
  203. tcenum <<= TCE_PAGE_FACTOR;
  204. rc = plpar_tce_get((u64)tbl->it_index, (u64)tcenum << 12, &tce_ret);
  205. if (rc && printk_ratelimit()) {
  206. printk("tce_get_pSeriesLP: plpar_tce_get failed. rc=%ld\n",
  207. rc);
  208. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  209. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  210. show_stack(current, (unsigned long *)__get_SP());
  211. }
  212. return tce_ret;
  213. }
  214. static void iommu_table_setparms(struct pci_controller *phb,
  215. struct device_node *dn,
  216. struct iommu_table *tbl)
  217. {
  218. struct device_node *node;
  219. const unsigned long *basep, *sizep;
  220. node = (struct device_node *)phb->arch_data;
  221. basep = get_property(node, "linux,tce-base", NULL);
  222. sizep = get_property(node, "linux,tce-size", NULL);
  223. if (basep == NULL || sizep == NULL) {
  224. printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
  225. "missing tce entries !\n", dn->full_name);
  226. return;
  227. }
  228. tbl->it_base = (unsigned long)__va(*basep);
  229. #ifndef CONFIG_CRASH_DUMP
  230. memset((void *)tbl->it_base, 0, *sizep);
  231. #endif
  232. tbl->it_busno = phb->bus->number;
  233. /* Units of tce entries */
  234. tbl->it_offset = phb->dma_window_base_cur >> PAGE_SHIFT;
  235. /* Test if we are going over 2GB of DMA space */
  236. if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
  237. udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  238. panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  239. }
  240. phb->dma_window_base_cur += phb->dma_window_size;
  241. /* Set the tce table size - measured in entries */
  242. tbl->it_size = phb->dma_window_size >> PAGE_SHIFT;
  243. tbl->it_index = 0;
  244. tbl->it_blocksize = 16;
  245. tbl->it_type = TCE_PCI;
  246. }
  247. /*
  248. * iommu_table_setparms_lpar
  249. *
  250. * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
  251. */
  252. static void iommu_table_setparms_lpar(struct pci_controller *phb,
  253. struct device_node *dn,
  254. struct iommu_table *tbl,
  255. const void *dma_window)
  256. {
  257. unsigned long offset, size;
  258. tbl->it_busno = PCI_DN(dn)->bussubno;
  259. of_parse_dma_window(dn, dma_window, &tbl->it_index, &offset, &size);
  260. tbl->it_base = 0;
  261. tbl->it_blocksize = 16;
  262. tbl->it_type = TCE_PCI;
  263. tbl->it_offset = offset >> PAGE_SHIFT;
  264. tbl->it_size = size >> PAGE_SHIFT;
  265. }
  266. static void iommu_bus_setup_pSeries(struct pci_bus *bus)
  267. {
  268. struct device_node *dn;
  269. struct iommu_table *tbl;
  270. struct device_node *isa_dn, *isa_dn_orig;
  271. struct device_node *tmp;
  272. struct pci_dn *pci;
  273. int children;
  274. DBG("iommu_bus_setup_pSeries, bus %p, bus->self %p\n", bus, bus->self);
  275. dn = pci_bus_to_OF_node(bus);
  276. pci = PCI_DN(dn);
  277. if (bus->self) {
  278. /* This is not a root bus, any setup will be done for the
  279. * device-side of the bridge in iommu_dev_setup_pSeries().
  280. */
  281. return;
  282. }
  283. /* Check if the ISA bus on the system is under
  284. * this PHB.
  285. */
  286. isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
  287. while (isa_dn && isa_dn != dn)
  288. isa_dn = isa_dn->parent;
  289. if (isa_dn_orig)
  290. of_node_put(isa_dn_orig);
  291. /* Count number of direct PCI children of the PHB. */
  292. for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
  293. children++;
  294. DBG("Children: %d\n", children);
  295. /* Calculate amount of DMA window per slot. Each window must be
  296. * a power of two (due to pci_alloc_consistent requirements).
  297. *
  298. * Keep 256MB aside for PHBs with ISA.
  299. */
  300. if (!isa_dn) {
  301. /* No ISA/IDE - just set window size and return */
  302. pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
  303. while (pci->phb->dma_window_size * children > 0x80000000ul)
  304. pci->phb->dma_window_size >>= 1;
  305. DBG("No ISA/IDE, window size is 0x%lx\n",
  306. pci->phb->dma_window_size);
  307. pci->phb->dma_window_base_cur = 0;
  308. return;
  309. }
  310. /* If we have ISA, then we probably have an IDE
  311. * controller too. Allocate a 128MB table but
  312. * skip the first 128MB to avoid stepping on ISA
  313. * space.
  314. */
  315. pci->phb->dma_window_size = 0x8000000ul;
  316. pci->phb->dma_window_base_cur = 0x8000000ul;
  317. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  318. pci->phb->node);
  319. iommu_table_setparms(pci->phb, dn, tbl);
  320. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  321. /* Divide the rest (1.75GB) among the children */
  322. pci->phb->dma_window_size = 0x80000000ul;
  323. while (pci->phb->dma_window_size * children > 0x70000000ul)
  324. pci->phb->dma_window_size >>= 1;
  325. DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
  326. }
  327. static void iommu_bus_setup_pSeriesLP(struct pci_bus *bus)
  328. {
  329. struct iommu_table *tbl;
  330. struct device_node *dn, *pdn;
  331. struct pci_dn *ppci;
  332. const void *dma_window = NULL;
  333. DBG("iommu_bus_setup_pSeriesLP, bus %p, bus->self %p\n", bus, bus->self);
  334. dn = pci_bus_to_OF_node(bus);
  335. /* Find nearest ibm,dma-window, walking up the device tree */
  336. for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
  337. dma_window = get_property(pdn, "ibm,dma-window", NULL);
  338. if (dma_window != NULL)
  339. break;
  340. }
  341. if (dma_window == NULL) {
  342. DBG("iommu_bus_setup_pSeriesLP: bus %s seems to have no ibm,dma-window property\n", dn->full_name);
  343. return;
  344. }
  345. ppci = PCI_DN(pdn);
  346. if (!ppci->iommu_table) {
  347. /* Bussubno hasn't been copied yet.
  348. * Do it now because iommu_table_setparms_lpar needs it.
  349. */
  350. ppci->bussubno = bus->number;
  351. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  352. ppci->phb->node);
  353. iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
  354. ppci->iommu_table = iommu_init_table(tbl, ppci->phb->node);
  355. }
  356. if (pdn != dn)
  357. PCI_DN(dn)->iommu_table = ppci->iommu_table;
  358. }
  359. static void iommu_dev_setup_pSeries(struct pci_dev *dev)
  360. {
  361. struct device_node *dn, *mydn;
  362. struct iommu_table *tbl;
  363. DBG("iommu_dev_setup_pSeries, dev %p (%s)\n", dev, pci_name(dev));
  364. mydn = dn = pci_device_to_OF_node(dev);
  365. /* If we're the direct child of a root bus, then we need to allocate
  366. * an iommu table ourselves. The bus setup code should have setup
  367. * the window sizes already.
  368. */
  369. if (!dev->bus->self) {
  370. DBG(" --> first child, no bridge. Allocating iommu table.\n");
  371. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  372. PCI_DN(dn)->phb->node);
  373. iommu_table_setparms(PCI_DN(dn)->phb, dn, tbl);
  374. PCI_DN(dn)->iommu_table = iommu_init_table(tbl,
  375. PCI_DN(dn)->phb->node);
  376. return;
  377. }
  378. /* If this device is further down the bus tree, search upwards until
  379. * an already allocated iommu table is found and use that.
  380. */
  381. while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
  382. dn = dn->parent;
  383. if (dn && PCI_DN(dn)) {
  384. PCI_DN(mydn)->iommu_table = PCI_DN(dn)->iommu_table;
  385. } else {
  386. DBG("iommu_dev_setup_pSeries, dev %p (%s) has no iommu table\n", dev, pci_name(dev));
  387. }
  388. }
  389. static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
  390. {
  391. int err = NOTIFY_OK;
  392. struct device_node *np = node;
  393. struct pci_dn *pci = PCI_DN(np);
  394. switch (action) {
  395. case PSERIES_RECONFIG_REMOVE:
  396. if (pci && pci->iommu_table &&
  397. get_property(np, "ibm,dma-window", NULL))
  398. iommu_free_table(np);
  399. break;
  400. default:
  401. err = NOTIFY_DONE;
  402. break;
  403. }
  404. return err;
  405. }
  406. static struct notifier_block iommu_reconfig_nb = {
  407. .notifier_call = iommu_reconfig_notifier,
  408. };
  409. static void iommu_dev_setup_pSeriesLP(struct pci_dev *dev)
  410. {
  411. struct device_node *pdn, *dn;
  412. struct iommu_table *tbl;
  413. const void *dma_window = NULL;
  414. struct pci_dn *pci;
  415. DBG("iommu_dev_setup_pSeriesLP, dev %p (%s)\n", dev, pci_name(dev));
  416. /* dev setup for LPAR is a little tricky, since the device tree might
  417. * contain the dma-window properties per-device and not neccesarily
  418. * for the bus. So we need to search upwards in the tree until we
  419. * either hit a dma-window property, OR find a parent with a table
  420. * already allocated.
  421. */
  422. dn = pci_device_to_OF_node(dev);
  423. for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
  424. pdn = pdn->parent) {
  425. dma_window = get_property(pdn, "ibm,dma-window", NULL);
  426. if (dma_window)
  427. break;
  428. }
  429. /* Check for parent == NULL so we don't try to setup the empty EADS
  430. * slots on POWER4 machines.
  431. */
  432. if (dma_window == NULL || pdn->parent == NULL) {
  433. DBG("No dma window for device, linking to parent\n");
  434. PCI_DN(dn)->iommu_table = PCI_DN(pdn)->iommu_table;
  435. return;
  436. } else {
  437. DBG("Found DMA window, allocating table\n");
  438. }
  439. pci = PCI_DN(pdn);
  440. if (!pci->iommu_table) {
  441. /* iommu_table_setparms_lpar needs bussubno. */
  442. pci->bussubno = pci->phb->bus->number;
  443. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  444. pci->phb->node);
  445. iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
  446. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  447. }
  448. if (pdn != dn)
  449. PCI_DN(dn)->iommu_table = pci->iommu_table;
  450. }
  451. static void iommu_bus_setup_null(struct pci_bus *b) { }
  452. static void iommu_dev_setup_null(struct pci_dev *d) { }
  453. /* These are called very early. */
  454. void iommu_init_early_pSeries(void)
  455. {
  456. if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
  457. /* Direct I/O, IOMMU off */
  458. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  459. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  460. pci_direct_iommu_init();
  461. return;
  462. }
  463. if (firmware_has_feature(FW_FEATURE_LPAR)) {
  464. if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
  465. ppc_md.tce_build = tce_buildmulti_pSeriesLP;
  466. ppc_md.tce_free = tce_freemulti_pSeriesLP;
  467. } else {
  468. ppc_md.tce_build = tce_build_pSeriesLP;
  469. ppc_md.tce_free = tce_free_pSeriesLP;
  470. }
  471. ppc_md.tce_get = tce_get_pSeriesLP;
  472. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeriesLP;
  473. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeriesLP;
  474. } else {
  475. ppc_md.tce_build = tce_build_pSeries;
  476. ppc_md.tce_free = tce_free_pSeries;
  477. ppc_md.tce_get = tce_get_pseries;
  478. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeries;
  479. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeries;
  480. }
  481. pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
  482. pci_iommu_init();
  483. }