pervasive.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * CBE Pervasive Monitor and Debug
  3. *
  4. * (C) Copyright IBM Corporation 2005
  5. *
  6. * Authors: Maximino Aguilar (maguilar@us.ibm.com)
  7. * Michael N. Day (mnday@us.ibm.com)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #undef DEBUG
  24. #include <linux/interrupt.h>
  25. #include <linux/irq.h>
  26. #include <linux/percpu.h>
  27. #include <linux/types.h>
  28. #include <linux/kallsyms.h>
  29. #include <asm/io.h>
  30. #include <asm/machdep.h>
  31. #include <asm/prom.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/reg.h>
  34. #include "pervasive.h"
  35. #include "cbe_regs.h"
  36. static DEFINE_SPINLOCK(cbe_pervasive_lock);
  37. static void __init cbe_enable_pause_zero(void)
  38. {
  39. unsigned long thread_switch_control;
  40. unsigned long temp_register;
  41. struct cbe_pmd_regs __iomem *pregs;
  42. spin_lock_irq(&cbe_pervasive_lock);
  43. pregs = cbe_get_cpu_pmd_regs(smp_processor_id());
  44. if (pregs == NULL)
  45. goto out;
  46. pr_debug("Power Management: CPU %d\n", smp_processor_id());
  47. /* Enable Pause(0) control bit */
  48. temp_register = in_be64(&pregs->pm_control);
  49. out_be64(&pregs->pm_control,
  50. temp_register | CBE_PMD_PAUSE_ZERO_CONTROL);
  51. /* Enable DEC and EE interrupt request */
  52. thread_switch_control = mfspr(SPRN_TSC_CELL);
  53. thread_switch_control |= TSC_CELL_EE_ENABLE | TSC_CELL_EE_BOOST;
  54. switch ((mfspr(SPRN_CTRLF) & CTRL_CT)) {
  55. case CTRL_CT0:
  56. thread_switch_control |= TSC_CELL_DEC_ENABLE_0;
  57. break;
  58. case CTRL_CT1:
  59. thread_switch_control |= TSC_CELL_DEC_ENABLE_1;
  60. break;
  61. default:
  62. printk(KERN_WARNING "%s: unknown configuration\n",
  63. __FUNCTION__);
  64. break;
  65. }
  66. mtspr(SPRN_TSC_CELL, thread_switch_control);
  67. out:
  68. spin_unlock_irq(&cbe_pervasive_lock);
  69. }
  70. static void cbe_idle(void)
  71. {
  72. unsigned long ctrl;
  73. /* Why do we do that on every idle ? Couldn't that be done once for
  74. * all or do we lose the state some way ? Also, the pm_control
  75. * register setting, that can't be set once at boot ? We really want
  76. * to move that away in order to implement a simple powersave
  77. */
  78. cbe_enable_pause_zero();
  79. while (1) {
  80. if (!need_resched()) {
  81. local_irq_disable();
  82. while (!need_resched()) {
  83. /* go into low thread priority */
  84. HMT_low();
  85. /*
  86. * atomically disable thread execution
  87. * and runlatch.
  88. * External and Decrementer exceptions
  89. * are still handled when the thread
  90. * is disabled but now enter in
  91. * cbe_system_reset_exception()
  92. */
  93. ctrl = mfspr(SPRN_CTRLF);
  94. ctrl &= ~(CTRL_RUNLATCH | CTRL_TE);
  95. mtspr(SPRN_CTRLT, ctrl);
  96. }
  97. /* restore thread prio */
  98. HMT_medium();
  99. local_irq_enable();
  100. }
  101. /*
  102. * turn runlatch on again before scheduling the
  103. * process we just woke up
  104. */
  105. ppc64_runlatch_on();
  106. preempt_enable_no_resched();
  107. schedule();
  108. preempt_disable();
  109. }
  110. }
  111. static int cbe_system_reset_exception(struct pt_regs *regs)
  112. {
  113. switch (regs->msr & SRR1_WAKEMASK) {
  114. case SRR1_WAKEEE:
  115. do_IRQ(regs);
  116. break;
  117. case SRR1_WAKEDEC:
  118. timer_interrupt(regs);
  119. break;
  120. case SRR1_WAKEMT:
  121. break;
  122. #ifdef CONFIG_CBE_RAS
  123. case SRR1_WAKESYSERR:
  124. cbe_system_error_exception(regs);
  125. break;
  126. case SRR1_WAKETHERM:
  127. cbe_thermal_exception(regs);
  128. break;
  129. #endif /* CONFIG_CBE_RAS */
  130. default:
  131. /* do system reset */
  132. return 0;
  133. }
  134. /* everything handled */
  135. return 1;
  136. }
  137. void __init cbe_pervasive_init(void)
  138. {
  139. if (!cpu_has_feature(CPU_FTR_PAUSE_ZERO))
  140. return;
  141. ppc_md.idle_loop = cbe_idle;
  142. ppc_md.system_reset_exception = cbe_system_reset_exception;
  143. }