hash_low_32.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * $Id: hashtable.S,v 1.6 1999/10/08 01:56:15 paulus Exp $
  3. *
  4. * PowerPC version
  5. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  6. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  7. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  8. * Adapted for Power Macintosh by Paul Mackerras.
  9. * Low-level exception handlers and MMU support
  10. * rewritten by Paul Mackerras.
  11. * Copyright (C) 1996 Paul Mackerras.
  12. *
  13. * This file contains low-level assembler routines for managing
  14. * the PowerPC MMU hash table. (PPC 8xx processors don't use a
  15. * hash table, so this file is not used on them.)
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License
  19. * as published by the Free Software Foundation; either version
  20. * 2 of the License, or (at your option) any later version.
  21. *
  22. */
  23. #include <asm/reg.h>
  24. #include <asm/page.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/cputable.h>
  27. #include <asm/ppc_asm.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/asm-offsets.h>
  30. #ifdef CONFIG_SMP
  31. .comm mmu_hash_lock,4
  32. #endif /* CONFIG_SMP */
  33. /*
  34. * Sync CPUs with hash_page taking & releasing the hash
  35. * table lock
  36. */
  37. #ifdef CONFIG_SMP
  38. .text
  39. _GLOBAL(hash_page_sync)
  40. lis r8,mmu_hash_lock@h
  41. ori r8,r8,mmu_hash_lock@l
  42. lis r0,0x0fff
  43. b 10f
  44. 11: lwz r6,0(r8)
  45. cmpwi 0,r6,0
  46. bne 11b
  47. 10: lwarx r6,0,r8
  48. cmpwi 0,r6,0
  49. bne- 11b
  50. stwcx. r0,0,r8
  51. bne- 10b
  52. isync
  53. eieio
  54. li r0,0
  55. stw r0,0(r8)
  56. blr
  57. #endif
  58. /*
  59. * Load a PTE into the hash table, if possible.
  60. * The address is in r4, and r3 contains an access flag:
  61. * _PAGE_RW (0x400) if a write.
  62. * r9 contains the SRR1 value, from which we use the MSR_PR bit.
  63. * SPRG3 contains the physical address of the current task's thread.
  64. *
  65. * Returns to the caller if the access is illegal or there is no
  66. * mapping for the address. Otherwise it places an appropriate PTE
  67. * in the hash table and returns from the exception.
  68. * Uses r0, r3 - r8, ctr, lr.
  69. */
  70. .text
  71. _GLOBAL(hash_page)
  72. tophys(r7,0) /* gets -KERNELBASE into r7 */
  73. #ifdef CONFIG_SMP
  74. addis r8,r7,mmu_hash_lock@h
  75. ori r8,r8,mmu_hash_lock@l
  76. lis r0,0x0fff
  77. b 10f
  78. 11: lwz r6,0(r8)
  79. cmpwi 0,r6,0
  80. bne 11b
  81. 10: lwarx r6,0,r8
  82. cmpwi 0,r6,0
  83. bne- 11b
  84. stwcx. r0,0,r8
  85. bne- 10b
  86. isync
  87. #endif
  88. /* Get PTE (linux-style) and check access */
  89. lis r0,KERNELBASE@h /* check if kernel address */
  90. cmplw 0,r4,r0
  91. mfspr r8,SPRN_SPRG3 /* current task's THREAD (phys) */
  92. ori r3,r3,_PAGE_USER|_PAGE_PRESENT /* test low addresses as user */
  93. lwz r5,PGDIR(r8) /* virt page-table root */
  94. blt+ 112f /* assume user more likely */
  95. lis r5,swapper_pg_dir@ha /* if kernel address, use */
  96. addi r5,r5,swapper_pg_dir@l /* kernel page table */
  97. rlwimi r3,r9,32-12,29,29 /* MSR_PR -> _PAGE_USER */
  98. 112: add r5,r5,r7 /* convert to phys addr */
  99. rlwimi r5,r4,12,20,29 /* insert top 10 bits of address */
  100. lwz r8,0(r5) /* get pmd entry */
  101. rlwinm. r8,r8,0,0,19 /* extract address of pte page */
  102. #ifdef CONFIG_SMP
  103. beq- hash_page_out /* return if no mapping */
  104. #else
  105. /* XXX it seems like the 601 will give a machine fault on the
  106. rfi if its alignment is wrong (bottom 4 bits of address are
  107. 8 or 0xc) and we have had a not-taken conditional branch
  108. to the address following the rfi. */
  109. beqlr-
  110. #endif
  111. rlwimi r8,r4,22,20,29 /* insert next 10 bits of address */
  112. rlwinm r0,r3,32-3,24,24 /* _PAGE_RW access -> _PAGE_DIRTY */
  113. ori r0,r0,_PAGE_ACCESSED|_PAGE_HASHPTE
  114. /*
  115. * Update the linux PTE atomically. We do the lwarx up-front
  116. * because almost always, there won't be a permission violation
  117. * and there won't already be an HPTE, and thus we will have
  118. * to update the PTE to set _PAGE_HASHPTE. -- paulus.
  119. */
  120. retry:
  121. lwarx r6,0,r8 /* get linux-style pte */
  122. andc. r5,r3,r6 /* check access & ~permission */
  123. #ifdef CONFIG_SMP
  124. bne- hash_page_out /* return if access not permitted */
  125. #else
  126. bnelr-
  127. #endif
  128. or r5,r0,r6 /* set accessed/dirty bits */
  129. stwcx. r5,0,r8 /* attempt to update PTE */
  130. bne- retry /* retry if someone got there first */
  131. mfsrin r3,r4 /* get segment reg for segment */
  132. mfctr r0
  133. stw r0,_CTR(r11)
  134. bl create_hpte /* add the hash table entry */
  135. #ifdef CONFIG_SMP
  136. eieio
  137. addis r8,r7,mmu_hash_lock@ha
  138. li r0,0
  139. stw r0,mmu_hash_lock@l(r8)
  140. #endif
  141. /* Return from the exception */
  142. lwz r5,_CTR(r11)
  143. mtctr r5
  144. lwz r0,GPR0(r11)
  145. lwz r7,GPR7(r11)
  146. lwz r8,GPR8(r11)
  147. b fast_exception_return
  148. #ifdef CONFIG_SMP
  149. hash_page_out:
  150. eieio
  151. addis r8,r7,mmu_hash_lock@ha
  152. li r0,0
  153. stw r0,mmu_hash_lock@l(r8)
  154. blr
  155. #endif /* CONFIG_SMP */
  156. /*
  157. * Add an entry for a particular page to the hash table.
  158. *
  159. * add_hash_page(unsigned context, unsigned long va, unsigned long pmdval)
  160. *
  161. * We assume any necessary modifications to the pte (e.g. setting
  162. * the accessed bit) have already been done and that there is actually
  163. * a hash table in use (i.e. we're not on a 603).
  164. */
  165. _GLOBAL(add_hash_page)
  166. mflr r0
  167. stw r0,4(r1)
  168. /* Convert context and va to VSID */
  169. mulli r3,r3,897*16 /* multiply context by context skew */
  170. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  171. mulli r0,r0,0x111 /* multiply by ESID skew */
  172. add r3,r3,r0 /* note create_hpte trims to 24 bits */
  173. #ifdef CONFIG_SMP
  174. rlwinm r8,r1,0,0,18 /* use cpu number to make tag */
  175. lwz r8,TI_CPU(r8) /* to go in mmu_hash_lock */
  176. oris r8,r8,12
  177. #endif /* CONFIG_SMP */
  178. /*
  179. * We disable interrupts here, even on UP, because we don't
  180. * want to race with hash_page, and because we want the
  181. * _PAGE_HASHPTE bit to be a reliable indication of whether
  182. * the HPTE exists (or at least whether one did once).
  183. * We also turn off the MMU for data accesses so that we
  184. * we can't take a hash table miss (assuming the code is
  185. * covered by a BAT). -- paulus
  186. */
  187. mfmsr r10
  188. SYNC
  189. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  190. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  191. mtmsr r0
  192. SYNC_601
  193. isync
  194. tophys(r7,0)
  195. #ifdef CONFIG_SMP
  196. addis r9,r7,mmu_hash_lock@ha
  197. addi r9,r9,mmu_hash_lock@l
  198. 10: lwarx r0,0,r9 /* take the mmu_hash_lock */
  199. cmpi 0,r0,0
  200. bne- 11f
  201. stwcx. r8,0,r9
  202. beq+ 12f
  203. 11: lwz r0,0(r9)
  204. cmpi 0,r0,0
  205. beq 10b
  206. b 11b
  207. 12: isync
  208. #endif
  209. /*
  210. * Fetch the linux pte and test and set _PAGE_HASHPTE atomically.
  211. * If _PAGE_HASHPTE was already set, we don't replace the existing
  212. * HPTE, so we just unlock and return.
  213. */
  214. mr r8,r5
  215. rlwimi r8,r4,22,20,29
  216. 1: lwarx r6,0,r8
  217. andi. r0,r6,_PAGE_HASHPTE
  218. bne 9f /* if HASHPTE already set, done */
  219. ori r5,r6,_PAGE_HASHPTE
  220. stwcx. r5,0,r8
  221. bne- 1b
  222. bl create_hpte
  223. 9:
  224. #ifdef CONFIG_SMP
  225. eieio
  226. li r0,0
  227. stw r0,0(r9) /* clear mmu_hash_lock */
  228. #endif
  229. /* reenable interrupts and DR */
  230. mtmsr r10
  231. SYNC_601
  232. isync
  233. lwz r0,4(r1)
  234. mtlr r0
  235. blr
  236. /*
  237. * This routine adds a hardware PTE to the hash table.
  238. * It is designed to be called with the MMU either on or off.
  239. * r3 contains the VSID, r4 contains the virtual address,
  240. * r5 contains the linux PTE, r6 contains the old value of the
  241. * linux PTE (before setting _PAGE_HASHPTE) and r7 contains the
  242. * offset to be added to addresses (0 if the MMU is on,
  243. * -KERNELBASE if it is off).
  244. * On SMP, the caller should have the mmu_hash_lock held.
  245. * We assume that the caller has (or will) set the _PAGE_HASHPTE
  246. * bit in the linux PTE in memory. The value passed in r6 should
  247. * be the old linux PTE value; if it doesn't have _PAGE_HASHPTE set
  248. * this routine will skip the search for an existing HPTE.
  249. * This procedure modifies r0, r3 - r6, r8, cr0.
  250. * -- paulus.
  251. *
  252. * For speed, 4 of the instructions get patched once the size and
  253. * physical address of the hash table are known. These definitions
  254. * of Hash_base and Hash_bits below are just an example.
  255. */
  256. Hash_base = 0xc0180000
  257. Hash_bits = 12 /* e.g. 256kB hash table */
  258. Hash_msk = (((1 << Hash_bits) - 1) * 64)
  259. /* defines for the PTE format for 32-bit PPCs */
  260. #define PTE_SIZE 8
  261. #define PTEG_SIZE 64
  262. #define LG_PTEG_SIZE 6
  263. #define LDPTEu lwzu
  264. #define STPTE stw
  265. #define CMPPTE cmpw
  266. #define PTE_H 0x40
  267. #define PTE_V 0x80000000
  268. #define TST_V(r) rlwinm. r,r,0,0,0
  269. #define SET_V(r) oris r,r,PTE_V@h
  270. #define CLR_V(r,t) rlwinm r,r,0,1,31
  271. #define HASH_LEFT 31-(LG_PTEG_SIZE+Hash_bits-1)
  272. #define HASH_RIGHT 31-LG_PTEG_SIZE
  273. _GLOBAL(create_hpte)
  274. /* Convert linux-style PTE (r5) to low word of PPC-style PTE (r8) */
  275. rlwinm r8,r5,32-10,31,31 /* _PAGE_RW -> PP lsb */
  276. rlwinm r0,r5,32-7,31,31 /* _PAGE_DIRTY -> PP lsb */
  277. and r8,r8,r0 /* writable if _RW & _DIRTY */
  278. rlwimi r5,r5,32-1,30,30 /* _PAGE_USER -> PP msb */
  279. rlwimi r5,r5,32-2,31,31 /* _PAGE_USER -> PP lsb */
  280. ori r8,r8,0xe14 /* clear out reserved bits and M */
  281. andc r8,r5,r8 /* PP = user? (rw&dirty? 2: 3): 0 */
  282. BEGIN_FTR_SECTION
  283. ori r8,r8,_PAGE_COHERENT /* set M (coherence required) */
  284. END_FTR_SECTION_IFSET(CPU_FTR_NEED_COHERENT)
  285. /* Construct the high word of the PPC-style PTE (r5) */
  286. rlwinm r5,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  287. rlwimi r5,r4,10,26,31 /* put in API (abbrev page index) */
  288. SET_V(r5) /* set V (valid) bit */
  289. /* Get the address of the primary PTE group in the hash table (r3) */
  290. _GLOBAL(hash_page_patch_A)
  291. addis r0,r7,Hash_base@h /* base address of hash table */
  292. rlwimi r0,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  293. rlwinm r3,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  294. xor r3,r3,r0 /* make primary hash */
  295. li r0,8 /* PTEs/group */
  296. /*
  297. * Test the _PAGE_HASHPTE bit in the old linux PTE, and skip the search
  298. * if it is clear, meaning that the HPTE isn't there already...
  299. */
  300. andi. r6,r6,_PAGE_HASHPTE
  301. beq+ 10f /* no PTE: go look for an empty slot */
  302. tlbie r4
  303. addis r4,r7,htab_hash_searches@ha
  304. lwz r6,htab_hash_searches@l(r4)
  305. addi r6,r6,1 /* count how many searches we do */
  306. stw r6,htab_hash_searches@l(r4)
  307. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  308. mtctr r0
  309. addi r4,r3,-PTE_SIZE
  310. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  311. CMPPTE 0,r6,r5
  312. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  313. beq+ found_slot
  314. /* Search the secondary PTEG for a matching PTE */
  315. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  316. _GLOBAL(hash_page_patch_B)
  317. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  318. xori r4,r4,(-PTEG_SIZE & 0xffff)
  319. addi r4,r4,-PTE_SIZE
  320. mtctr r0
  321. 2: LDPTEu r6,PTE_SIZE(r4)
  322. CMPPTE 0,r6,r5
  323. bdnzf 2,2b
  324. beq+ found_slot
  325. xori r5,r5,PTE_H /* clear H bit again */
  326. /* Search the primary PTEG for an empty slot */
  327. 10: mtctr r0
  328. addi r4,r3,-PTE_SIZE /* search primary PTEG */
  329. 1: LDPTEu r6,PTE_SIZE(r4) /* get next PTE */
  330. TST_V(r6) /* test valid bit */
  331. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  332. beq+ found_empty
  333. /* update counter of times that the primary PTEG is full */
  334. addis r4,r7,primary_pteg_full@ha
  335. lwz r6,primary_pteg_full@l(r4)
  336. addi r6,r6,1
  337. stw r6,primary_pteg_full@l(r4)
  338. /* Search the secondary PTEG for an empty slot */
  339. ori r5,r5,PTE_H /* set H (secondary hash) bit */
  340. _GLOBAL(hash_page_patch_C)
  341. xoris r4,r3,Hash_msk>>16 /* compute secondary hash */
  342. xori r4,r4,(-PTEG_SIZE & 0xffff)
  343. addi r4,r4,-PTE_SIZE
  344. mtctr r0
  345. 2: LDPTEu r6,PTE_SIZE(r4)
  346. TST_V(r6)
  347. bdnzf 2,2b
  348. beq+ found_empty
  349. xori r5,r5,PTE_H /* clear H bit again */
  350. /*
  351. * Choose an arbitrary slot in the primary PTEG to overwrite.
  352. * Since both the primary and secondary PTEGs are full, and we
  353. * have no information that the PTEs in the primary PTEG are
  354. * more important or useful than those in the secondary PTEG,
  355. * and we know there is a definite (although small) speed
  356. * advantage to putting the PTE in the primary PTEG, we always
  357. * put the PTE in the primary PTEG.
  358. */
  359. addis r4,r7,next_slot@ha
  360. lwz r6,next_slot@l(r4)
  361. addi r6,r6,PTE_SIZE
  362. andi. r6,r6,7*PTE_SIZE
  363. stw r6,next_slot@l(r4)
  364. add r4,r3,r6
  365. #ifndef CONFIG_SMP
  366. /* Store PTE in PTEG */
  367. found_empty:
  368. STPTE r5,0(r4)
  369. found_slot:
  370. STPTE r8,PTE_SIZE/2(r4)
  371. #else /* CONFIG_SMP */
  372. /*
  373. * Between the tlbie above and updating the hash table entry below,
  374. * another CPU could read the hash table entry and put it in its TLB.
  375. * There are 3 cases:
  376. * 1. using an empty slot
  377. * 2. updating an earlier entry to change permissions (i.e. enable write)
  378. * 3. taking over the PTE for an unrelated address
  379. *
  380. * In each case it doesn't really matter if the other CPUs have the old
  381. * PTE in their TLB. So we don't need to bother with another tlbie here,
  382. * which is convenient as we've overwritten the register that had the
  383. * address. :-) The tlbie above is mainly to make sure that this CPU comes
  384. * and gets the new PTE from the hash table.
  385. *
  386. * We do however have to make sure that the PTE is never in an invalid
  387. * state with the V bit set.
  388. */
  389. found_empty:
  390. found_slot:
  391. CLR_V(r5,r0) /* clear V (valid) bit in PTE */
  392. STPTE r5,0(r4)
  393. sync
  394. TLBSYNC
  395. STPTE r8,PTE_SIZE/2(r4) /* put in correct RPN, WIMG, PP bits */
  396. sync
  397. SET_V(r5)
  398. STPTE r5,0(r4) /* finally set V bit in PTE */
  399. #endif /* CONFIG_SMP */
  400. sync /* make sure pte updates get to memory */
  401. blr
  402. .comm next_slot,4
  403. .comm primary_pteg_full,4
  404. .comm htab_hash_searches,4
  405. /*
  406. * Flush the entry for a particular page from the hash table.
  407. *
  408. * flush_hash_pages(unsigned context, unsigned long va, unsigned long pmdval,
  409. * int count)
  410. *
  411. * We assume that there is a hash table in use (Hash != 0).
  412. */
  413. _GLOBAL(flush_hash_pages)
  414. tophys(r7,0)
  415. /*
  416. * We disable interrupts here, even on UP, because we want
  417. * the _PAGE_HASHPTE bit to be a reliable indication of
  418. * whether the HPTE exists (or at least whether one did once).
  419. * We also turn off the MMU for data accesses so that we
  420. * we can't take a hash table miss (assuming the code is
  421. * covered by a BAT). -- paulus
  422. */
  423. mfmsr r10
  424. SYNC
  425. rlwinm r0,r10,0,17,15 /* clear bit 16 (MSR_EE) */
  426. rlwinm r0,r0,0,28,26 /* clear MSR_DR */
  427. mtmsr r0
  428. SYNC_601
  429. isync
  430. /* First find a PTE in the range that has _PAGE_HASHPTE set */
  431. rlwimi r5,r4,22,20,29
  432. 1: lwz r0,0(r5)
  433. cmpwi cr1,r6,1
  434. andi. r0,r0,_PAGE_HASHPTE
  435. bne 2f
  436. ble cr1,19f
  437. addi r4,r4,0x1000
  438. addi r5,r5,4
  439. addi r6,r6,-1
  440. b 1b
  441. /* Convert context and va to VSID */
  442. 2: mulli r3,r3,897*16 /* multiply context by context skew */
  443. rlwinm r0,r4,4,28,31 /* get ESID (top 4 bits of va) */
  444. mulli r0,r0,0x111 /* multiply by ESID skew */
  445. add r3,r3,r0 /* note code below trims to 24 bits */
  446. /* Construct the high word of the PPC-style PTE (r11) */
  447. rlwinm r11,r3,7,1,24 /* put VSID in 0x7fffff80 bits */
  448. rlwimi r11,r4,10,26,31 /* put in API (abbrev page index) */
  449. SET_V(r11) /* set V (valid) bit */
  450. #ifdef CONFIG_SMP
  451. addis r9,r7,mmu_hash_lock@ha
  452. addi r9,r9,mmu_hash_lock@l
  453. rlwinm r8,r1,0,0,18
  454. add r8,r8,r7
  455. lwz r8,TI_CPU(r8)
  456. oris r8,r8,9
  457. 10: lwarx r0,0,r9
  458. cmpi 0,r0,0
  459. bne- 11f
  460. stwcx. r8,0,r9
  461. beq+ 12f
  462. 11: lwz r0,0(r9)
  463. cmpi 0,r0,0
  464. beq 10b
  465. b 11b
  466. 12: isync
  467. #endif
  468. /*
  469. * Check the _PAGE_HASHPTE bit in the linux PTE. If it is
  470. * already clear, we're done (for this pte). If not,
  471. * clear it (atomically) and proceed. -- paulus.
  472. */
  473. 33: lwarx r8,0,r5 /* fetch the pte */
  474. andi. r0,r8,_PAGE_HASHPTE
  475. beq 8f /* done if HASHPTE is already clear */
  476. rlwinm r8,r8,0,31,29 /* clear HASHPTE bit */
  477. stwcx. r8,0,r5 /* update the pte */
  478. bne- 33b
  479. /* Get the address of the primary PTE group in the hash table (r3) */
  480. _GLOBAL(flush_hash_patch_A)
  481. addis r8,r7,Hash_base@h /* base address of hash table */
  482. rlwimi r8,r3,LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* VSID -> hash */
  483. rlwinm r0,r4,20+LG_PTEG_SIZE,HASH_LEFT,HASH_RIGHT /* PI -> hash */
  484. xor r8,r0,r8 /* make primary hash */
  485. /* Search the primary PTEG for a PTE whose 1st (d)word matches r5 */
  486. li r0,8 /* PTEs/group */
  487. mtctr r0
  488. addi r12,r8,-PTE_SIZE
  489. 1: LDPTEu r0,PTE_SIZE(r12) /* get next PTE */
  490. CMPPTE 0,r0,r11
  491. bdnzf 2,1b /* loop while ctr != 0 && !cr0.eq */
  492. beq+ 3f
  493. /* Search the secondary PTEG for a matching PTE */
  494. ori r11,r11,PTE_H /* set H (secondary hash) bit */
  495. li r0,8 /* PTEs/group */
  496. _GLOBAL(flush_hash_patch_B)
  497. xoris r12,r8,Hash_msk>>16 /* compute secondary hash */
  498. xori r12,r12,(-PTEG_SIZE & 0xffff)
  499. addi r12,r12,-PTE_SIZE
  500. mtctr r0
  501. 2: LDPTEu r0,PTE_SIZE(r12)
  502. CMPPTE 0,r0,r11
  503. bdnzf 2,2b
  504. xori r11,r11,PTE_H /* clear H again */
  505. bne- 4f /* should rarely fail to find it */
  506. 3: li r0,0
  507. STPTE r0,0(r12) /* invalidate entry */
  508. 4: sync
  509. tlbie r4 /* in hw tlb too */
  510. sync
  511. 8: ble cr1,9f /* if all ptes checked */
  512. 81: addi r6,r6,-1
  513. addi r5,r5,4 /* advance to next pte */
  514. addi r4,r4,0x1000
  515. lwz r0,0(r5) /* check next pte */
  516. cmpwi cr1,r6,1
  517. andi. r0,r0,_PAGE_HASHPTE
  518. bne 33b
  519. bgt cr1,81b
  520. 9:
  521. #ifdef CONFIG_SMP
  522. TLBSYNC
  523. li r0,0
  524. stw r0,0(r9) /* clear mmu_hash_lock */
  525. #endif
  526. 19: mtmsr r10
  527. SYNC_601
  528. isync
  529. blr