cache.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2003 by Ralf Baechle
  7. */
  8. #include <linux/init.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/sched.h>
  12. #include <linux/mm.h>
  13. #include <asm/cacheflush.h>
  14. #include <asm/processor.h>
  15. #include <asm/cpu.h>
  16. #include <asm/cpu-features.h>
  17. /* Cache operations. */
  18. void (*flush_cache_all)(void);
  19. void (*__flush_cache_all)(void);
  20. void (*flush_cache_mm)(struct mm_struct *mm);
  21. void (*flush_cache_range)(struct vm_area_struct *vma, unsigned long start,
  22. unsigned long end);
  23. void (*flush_cache_page)(struct vm_area_struct *vma, unsigned long page,
  24. unsigned long pfn);
  25. void (*flush_icache_range)(unsigned long start, unsigned long end);
  26. void (*flush_icache_page)(struct vm_area_struct *vma, struct page *page);
  27. /* MIPS specific cache operations */
  28. void (*flush_cache_sigtramp)(unsigned long addr);
  29. void (*local_flush_data_cache_page)(void * addr);
  30. void (*flush_data_cache_page)(unsigned long addr);
  31. void (*flush_icache_all)(void);
  32. EXPORT_SYMBOL(flush_data_cache_page);
  33. #ifdef CONFIG_DMA_NONCOHERENT
  34. /* DMA cache operations. */
  35. void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  36. void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  37. void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  38. EXPORT_SYMBOL(_dma_cache_wback_inv);
  39. EXPORT_SYMBOL(_dma_cache_wback);
  40. EXPORT_SYMBOL(_dma_cache_inv);
  41. #endif /* CONFIG_DMA_NONCOHERENT */
  42. /*
  43. * We could optimize the case where the cache argument is not BCACHE but
  44. * that seems very atypical use ...
  45. */
  46. asmlinkage int sys_cacheflush(unsigned long addr,
  47. unsigned long bytes, unsigned int cache)
  48. {
  49. if (bytes == 0)
  50. return 0;
  51. if (!access_ok(VERIFY_WRITE, (void __user *) addr, bytes))
  52. return -EFAULT;
  53. flush_icache_range(addr, addr + bytes);
  54. return 0;
  55. }
  56. void __flush_dcache_page(struct page *page)
  57. {
  58. struct address_space *mapping = page_mapping(page);
  59. unsigned long addr;
  60. if (mapping && !mapping_mapped(mapping)) {
  61. SetPageDcacheDirty(page);
  62. return;
  63. }
  64. /*
  65. * We could delay the flush for the !page_mapping case too. But that
  66. * case is for exec env/arg pages and those are %99 certainly going to
  67. * get faulted into the tlb (and thus flushed) anyways.
  68. */
  69. addr = (unsigned long) page_address(page);
  70. flush_data_cache_page(addr);
  71. }
  72. EXPORT_SYMBOL(__flush_dcache_page);
  73. void __update_cache(struct vm_area_struct *vma, unsigned long address,
  74. pte_t pte)
  75. {
  76. struct page *page;
  77. unsigned long pfn, addr;
  78. pfn = pte_pfn(pte);
  79. if (pfn_valid(pfn) && (page = pfn_to_page(pfn), page_mapping(page)) &&
  80. Page_dcache_dirty(page)) {
  81. if (pages_do_alias((unsigned long)page_address(page),
  82. address & PAGE_MASK)) {
  83. addr = (unsigned long) page_address(page);
  84. flush_data_cache_page(addr);
  85. }
  86. ClearPageDcacheDirty(page);
  87. }
  88. }
  89. #define __weak __attribute__((weak))
  90. static char cache_panic[] __initdata = "Yeee, unsupported cache architecture.";
  91. void __init cpu_cache_init(void)
  92. {
  93. if (cpu_has_3k_cache) {
  94. extern void __weak r3k_cache_init(void);
  95. r3k_cache_init();
  96. return;
  97. }
  98. if (cpu_has_6k_cache) {
  99. extern void __weak r6k_cache_init(void);
  100. r6k_cache_init();
  101. return;
  102. }
  103. if (cpu_has_4k_cache) {
  104. extern void __weak r4k_cache_init(void);
  105. r4k_cache_init();
  106. return;
  107. }
  108. if (cpu_has_8k_cache) {
  109. extern void __weak r8k_cache_init(void);
  110. r8k_cache_init();
  111. return;
  112. }
  113. if (cpu_has_tx39_cache) {
  114. extern void __weak tx39_cache_init(void);
  115. tx39_cache_init();
  116. return;
  117. }
  118. if (cpu_has_sb1_cache) {
  119. extern void __weak sb1_cache_init(void);
  120. sb1_cache_init();
  121. return;
  122. }
  123. panic(cache_panic);
  124. }