sim_int.c 2.0 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright (C) 1999, 2005 MIPS Technologies, Inc. All rights reserved.
  3. *
  4. * This program is free software; you can distribute it and/or modify it
  5. * under the terms of the GNU General Public License (Version 2) as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  11. * for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along
  14. * with this program; if not, write to the Free Software Foundation, Inc.,
  15. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  16. *
  17. */
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel_stat.h>
  23. #include <asm/mips-boards/simint.h>
  24. extern void mips_cpu_irq_init(int);
  25. static inline int clz(unsigned long x)
  26. {
  27. __asm__ (
  28. " .set push \n"
  29. " .set mips32 \n"
  30. " clz %0, %1 \n"
  31. " .set pop \n"
  32. : "=r" (x)
  33. : "r" (x));
  34. return x;
  35. }
  36. /*
  37. * Version of ffs that only looks at bits 12..15.
  38. */
  39. static inline unsigned int irq_ffs(unsigned int pending)
  40. {
  41. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  42. return -clz(pending) + 31 - CAUSEB_IP;
  43. #else
  44. unsigned int a0 = 7;
  45. unsigned int t0;
  46. t0 = s0 & 0xf000;
  47. t0 = t0 < 1;
  48. t0 = t0 << 2;
  49. a0 = a0 - t0;
  50. s0 = s0 << t0;
  51. t0 = s0 & 0xc000;
  52. t0 = t0 < 1;
  53. t0 = t0 << 1;
  54. a0 = a0 - t0;
  55. s0 = s0 << t0;
  56. t0 = s0 & 0x8000;
  57. t0 = t0 < 1;
  58. //t0 = t0 << 2;
  59. a0 = a0 - t0;
  60. //s0 = s0 << t0;
  61. return a0;
  62. #endif
  63. }
  64. static inline void sim_hw0_irqdispatch(struct pt_regs *regs)
  65. {
  66. do_IRQ(2, regs);
  67. }
  68. asmlinkage void plat_irq_dispatch(struct pt_regs *regs)
  69. {
  70. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  71. int irq;
  72. irq = irq_ffs(pending);
  73. if (irq > 0)
  74. do_IRQ(MIPSCPU_INT_BASE + irq, regs);
  75. else
  76. spurious_interrupt(regs);
  77. }
  78. void __init arch_init_irq(void)
  79. {
  80. mips_cpu_irq_init(MIPSCPU_INT_BASE);
  81. }