s3c2440-irq.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /* linux/arch/arm/mach-s3c2410/s3c2440-irq.c
  2. *
  3. * Copyright (c) 2003,2004 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/ioport.h>
  25. #include <linux/ptrace.h>
  26. #include <linux/sysdev.h>
  27. #include <asm/hardware.h>
  28. #include <asm/irq.h>
  29. #include <asm/io.h>
  30. #include <asm/mach/irq.h>
  31. #include <asm/arch/regs-irq.h>
  32. #include <asm/arch/regs-gpio.h>
  33. #include "cpu.h"
  34. #include "pm.h"
  35. #include "irq.h"
  36. /* WDT/AC97 */
  37. static void s3c_irq_demux_wdtac97(unsigned int irq,
  38. struct irqdesc *desc,
  39. struct pt_regs *regs)
  40. {
  41. unsigned int subsrc, submsk;
  42. struct irqdesc *mydesc;
  43. /* read the current pending interrupts, and the mask
  44. * for what it is available */
  45. subsrc = __raw_readl(S3C2410_SUBSRCPND);
  46. submsk = __raw_readl(S3C2410_INTSUBMSK);
  47. subsrc &= ~submsk;
  48. subsrc >>= 13;
  49. subsrc &= 3;
  50. if (subsrc != 0) {
  51. if (subsrc & 1) {
  52. mydesc = irq_desc + IRQ_S3C2440_WDT;
  53. desc_handle_irq(IRQ_S3C2440_WDT, mydesc, regs);
  54. }
  55. if (subsrc & 2) {
  56. mydesc = irq_desc + IRQ_S3C2440_AC97;
  57. desc_handle_irq(IRQ_S3C2440_AC97, mydesc, regs);
  58. }
  59. }
  60. }
  61. #define INTMSK_WDT (1UL << (IRQ_WDT - IRQ_EINT0))
  62. static void
  63. s3c_irq_wdtac97_mask(unsigned int irqno)
  64. {
  65. s3c_irqsub_mask(irqno, INTMSK_WDT, 3<<13);
  66. }
  67. static void
  68. s3c_irq_wdtac97_unmask(unsigned int irqno)
  69. {
  70. s3c_irqsub_unmask(irqno, INTMSK_WDT);
  71. }
  72. static void
  73. s3c_irq_wdtac97_ack(unsigned int irqno)
  74. {
  75. s3c_irqsub_maskack(irqno, INTMSK_WDT, 3<<13);
  76. }
  77. static struct irqchip s3c_irq_wdtac97 = {
  78. .mask = s3c_irq_wdtac97_mask,
  79. .unmask = s3c_irq_wdtac97_unmask,
  80. .ack = s3c_irq_wdtac97_ack,
  81. };
  82. static int s3c2440_irq_add(struct sys_device *sysdev)
  83. {
  84. unsigned int irqno;
  85. printk("S3C2440: IRQ Support\n");
  86. /* add new chained handler for wdt, ac7 */
  87. set_irq_chip(IRQ_WDT, &s3c_irq_level_chip);
  88. set_irq_handler(IRQ_WDT, do_level_IRQ);
  89. set_irq_chained_handler(IRQ_WDT, s3c_irq_demux_wdtac97);
  90. for (irqno = IRQ_S3C2440_WDT; irqno <= IRQ_S3C2440_AC97; irqno++) {
  91. set_irq_chip(irqno, &s3c_irq_wdtac97);
  92. set_irq_handler(irqno, do_level_IRQ);
  93. set_irq_flags(irqno, IRQF_VALID);
  94. }
  95. return 0;
  96. }
  97. static struct sysdev_driver s3c2440_irq_driver = {
  98. .add = s3c2440_irq_add,
  99. };
  100. static int s3c2440_irq_init(void)
  101. {
  102. return sysdev_driver_register(&s3c2440_sysclass, &s3c2440_irq_driver);
  103. }
  104. arch_initcall(s3c2440_irq_init);