dc21285.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * linux/arch/arm/kernel/dec21285.c: PCI functions for DC21285
  3. *
  4. * Copyright (C) 1998-2001 Russell King
  5. * Copyright (C) 1998-2000 Phil Blundell
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/pci.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/mm.h>
  16. #include <linux/slab.h>
  17. #include <linux/init.h>
  18. #include <linux/ioport.h>
  19. #include <asm/io.h>
  20. #include <asm/irq.h>
  21. #include <asm/system.h>
  22. #include <asm/mach/pci.h>
  23. #include <asm/hardware/dec21285.h>
  24. #define MAX_SLOTS 21
  25. #define PCICMD_ABORT ((PCI_STATUS_REC_MASTER_ABORT| \
  26. PCI_STATUS_REC_TARGET_ABORT)<<16)
  27. #define PCICMD_ERROR_BITS ((PCI_STATUS_DETECTED_PARITY | \
  28. PCI_STATUS_REC_MASTER_ABORT | \
  29. PCI_STATUS_REC_TARGET_ABORT | \
  30. PCI_STATUS_PARITY) << 16)
  31. extern int setup_arm_irq(int, struct irqaction *);
  32. extern void pcibios_report_status(u_int status_mask, int warn);
  33. static unsigned long
  34. dc21285_base_address(struct pci_bus *bus, unsigned int devfn)
  35. {
  36. unsigned long addr = 0;
  37. if (bus->number == 0) {
  38. if (PCI_SLOT(devfn) == 0)
  39. /*
  40. * For devfn 0, point at the 21285
  41. */
  42. addr = ARMCSR_BASE;
  43. else {
  44. devfn -= 1 << 3;
  45. if (devfn < PCI_DEVFN(MAX_SLOTS, 0))
  46. addr = PCICFG0_BASE | 0xc00000 | (devfn << 8);
  47. }
  48. } else
  49. addr = PCICFG1_BASE | (bus->number << 16) | (devfn << 8);
  50. return addr;
  51. }
  52. static int
  53. dc21285_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  54. int size, u32 *value)
  55. {
  56. unsigned long addr = dc21285_base_address(bus, devfn);
  57. u32 v = 0xffffffff;
  58. if (addr)
  59. switch (size) {
  60. case 1:
  61. asm("ldr%?b %0, [%1, %2]"
  62. : "=r" (v) : "r" (addr), "r" (where));
  63. break;
  64. case 2:
  65. asm("ldr%?h %0, [%1, %2]"
  66. : "=r" (v) : "r" (addr), "r" (where));
  67. break;
  68. case 4:
  69. asm("ldr%? %0, [%1, %2]"
  70. : "=r" (v) : "r" (addr), "r" (where));
  71. break;
  72. }
  73. *value = v;
  74. v = *CSR_PCICMD;
  75. if (v & PCICMD_ABORT) {
  76. *CSR_PCICMD = v & (0xffff|PCICMD_ABORT);
  77. return -1;
  78. }
  79. return PCIBIOS_SUCCESSFUL;
  80. }
  81. static int
  82. dc21285_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  83. int size, u32 value)
  84. {
  85. unsigned long addr = dc21285_base_address(bus, devfn);
  86. u32 v;
  87. if (addr)
  88. switch (size) {
  89. case 1:
  90. asm("str%?b %0, [%1, %2]"
  91. : : "r" (value), "r" (addr), "r" (where));
  92. break;
  93. case 2:
  94. asm("str%?h %0, [%1, %2]"
  95. : : "r" (value), "r" (addr), "r" (where));
  96. break;
  97. case 4:
  98. asm("str%? %0, [%1, %2]"
  99. : : "r" (value), "r" (addr), "r" (where));
  100. break;
  101. }
  102. v = *CSR_PCICMD;
  103. if (v & PCICMD_ABORT) {
  104. *CSR_PCICMD = v & (0xffff|PCICMD_ABORT);
  105. return -1;
  106. }
  107. return PCIBIOS_SUCCESSFUL;
  108. }
  109. static struct pci_ops dc21285_ops = {
  110. .read = dc21285_read_config,
  111. .write = dc21285_write_config,
  112. };
  113. static struct timer_list serr_timer;
  114. static struct timer_list perr_timer;
  115. static void dc21285_enable_error(unsigned long __data)
  116. {
  117. switch (__data) {
  118. case IRQ_PCI_SERR:
  119. del_timer(&serr_timer);
  120. break;
  121. case IRQ_PCI_PERR:
  122. del_timer(&perr_timer);
  123. break;
  124. }
  125. enable_irq(__data);
  126. }
  127. /*
  128. * Warn on PCI errors.
  129. */
  130. static irqreturn_t dc21285_abort_irq(int irq, void *dev_id, struct pt_regs *regs)
  131. {
  132. unsigned int cmd;
  133. unsigned int status;
  134. cmd = *CSR_PCICMD;
  135. status = cmd >> 16;
  136. cmd = cmd & 0xffff;
  137. if (status & PCI_STATUS_REC_MASTER_ABORT) {
  138. printk(KERN_DEBUG "PCI: master abort, pc=0x%08lx\n",
  139. instruction_pointer(regs));
  140. cmd |= PCI_STATUS_REC_MASTER_ABORT << 16;
  141. }
  142. if (status & PCI_STATUS_REC_TARGET_ABORT) {
  143. printk(KERN_DEBUG "PCI: target abort: ");
  144. pcibios_report_status(PCI_STATUS_REC_MASTER_ABORT |
  145. PCI_STATUS_SIG_TARGET_ABORT |
  146. PCI_STATUS_REC_TARGET_ABORT, 1);
  147. printk("\n");
  148. cmd |= PCI_STATUS_REC_TARGET_ABORT << 16;
  149. }
  150. *CSR_PCICMD = cmd;
  151. return IRQ_HANDLED;
  152. }
  153. static irqreturn_t dc21285_serr_irq(int irq, void *dev_id, struct pt_regs *regs)
  154. {
  155. struct timer_list *timer = dev_id;
  156. unsigned int cntl;
  157. printk(KERN_DEBUG "PCI: system error received: ");
  158. pcibios_report_status(PCI_STATUS_SIG_SYSTEM_ERROR, 1);
  159. printk("\n");
  160. cntl = *CSR_SA110_CNTL & 0xffffdf07;
  161. *CSR_SA110_CNTL = cntl | SA110_CNTL_RXSERR;
  162. /*
  163. * back off this interrupt
  164. */
  165. disable_irq(irq);
  166. timer->expires = jiffies + HZ;
  167. add_timer(timer);
  168. return IRQ_HANDLED;
  169. }
  170. static irqreturn_t dc21285_discard_irq(int irq, void *dev_id, struct pt_regs *regs)
  171. {
  172. printk(KERN_DEBUG "PCI: discard timer expired\n");
  173. *CSR_SA110_CNTL &= 0xffffde07;
  174. return IRQ_HANDLED;
  175. }
  176. static irqreturn_t dc21285_dparity_irq(int irq, void *dev_id, struct pt_regs *regs)
  177. {
  178. unsigned int cmd;
  179. printk(KERN_DEBUG "PCI: data parity error detected: ");
  180. pcibios_report_status(PCI_STATUS_PARITY | PCI_STATUS_DETECTED_PARITY, 1);
  181. printk("\n");
  182. cmd = *CSR_PCICMD & 0xffff;
  183. *CSR_PCICMD = cmd | 1 << 24;
  184. return IRQ_HANDLED;
  185. }
  186. static irqreturn_t dc21285_parity_irq(int irq, void *dev_id, struct pt_regs *regs)
  187. {
  188. struct timer_list *timer = dev_id;
  189. unsigned int cmd;
  190. printk(KERN_DEBUG "PCI: parity error detected: ");
  191. pcibios_report_status(PCI_STATUS_PARITY | PCI_STATUS_DETECTED_PARITY, 1);
  192. printk("\n");
  193. cmd = *CSR_PCICMD & 0xffff;
  194. *CSR_PCICMD = cmd | 1 << 31;
  195. /*
  196. * back off this interrupt
  197. */
  198. disable_irq(irq);
  199. timer->expires = jiffies + HZ;
  200. add_timer(timer);
  201. return IRQ_HANDLED;
  202. }
  203. int __init dc21285_setup(int nr, struct pci_sys_data *sys)
  204. {
  205. struct resource *res;
  206. if (nr || !footbridge_cfn_mode())
  207. return 0;
  208. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  209. if (!res) {
  210. printk("out of memory for root bus resources");
  211. return 0;
  212. }
  213. res[0].flags = IORESOURCE_MEM;
  214. res[0].name = "Footbridge non-prefetch";
  215. res[1].flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  216. res[1].name = "Footbridge prefetch";
  217. allocate_resource(&iomem_resource, &res[1], 0x20000000,
  218. 0xa0000000, 0xffffffff, 0x20000000, NULL, NULL);
  219. allocate_resource(&iomem_resource, &res[0], 0x40000000,
  220. 0x80000000, 0xffffffff, 0x40000000, NULL, NULL);
  221. sys->resource[0] = &ioport_resource;
  222. sys->resource[1] = &res[0];
  223. sys->resource[2] = &res[1];
  224. sys->mem_offset = DC21285_PCI_MEM;
  225. return 1;
  226. }
  227. struct pci_bus * __init dc21285_scan_bus(int nr, struct pci_sys_data *sys)
  228. {
  229. return pci_scan_bus(0, &dc21285_ops, sys);
  230. }
  231. void __init dc21285_preinit(void)
  232. {
  233. unsigned int mem_size, mem_mask;
  234. int cfn_mode;
  235. mem_size = (unsigned int)high_memory - PAGE_OFFSET;
  236. for (mem_mask = 0x00100000; mem_mask < 0x10000000; mem_mask <<= 1)
  237. if (mem_mask >= mem_size)
  238. break;
  239. /*
  240. * These registers need to be set up whether we're the
  241. * central function or not.
  242. */
  243. *CSR_SDRAMBASEMASK = (mem_mask - 1) & 0x0ffc0000;
  244. *CSR_SDRAMBASEOFFSET = 0;
  245. *CSR_ROMBASEMASK = 0x80000000;
  246. *CSR_CSRBASEMASK = 0;
  247. *CSR_CSRBASEOFFSET = 0;
  248. *CSR_PCIADDR_EXTN = 0;
  249. cfn_mode = __footbridge_cfn_mode();
  250. printk(KERN_INFO "PCI: DC21285 footbridge, revision %02lX, in "
  251. "%s mode\n", *CSR_CLASSREV & 0xff, cfn_mode ?
  252. "central function" : "addin");
  253. if (footbridge_cfn_mode()) {
  254. /*
  255. * Clear any existing errors - we aren't
  256. * interested in historical data...
  257. */
  258. *CSR_SA110_CNTL = (*CSR_SA110_CNTL & 0xffffde07) |
  259. SA110_CNTL_RXSERR;
  260. *CSR_PCICMD = (*CSR_PCICMD & 0xffff) | PCICMD_ERROR_BITS;
  261. }
  262. init_timer(&serr_timer);
  263. init_timer(&perr_timer);
  264. serr_timer.data = IRQ_PCI_SERR;
  265. serr_timer.function = dc21285_enable_error;
  266. perr_timer.data = IRQ_PCI_PERR;
  267. perr_timer.function = dc21285_enable_error;
  268. /*
  269. * We don't care if these fail.
  270. */
  271. request_irq(IRQ_PCI_SERR, dc21285_serr_irq, IRQF_DISABLED,
  272. "PCI system error", &serr_timer);
  273. request_irq(IRQ_PCI_PERR, dc21285_parity_irq, IRQF_DISABLED,
  274. "PCI parity error", &perr_timer);
  275. request_irq(IRQ_PCI_ABORT, dc21285_abort_irq, IRQF_DISABLED,
  276. "PCI abort", NULL);
  277. request_irq(IRQ_DISCARD_TIMER, dc21285_discard_irq, IRQF_DISABLED,
  278. "Discard timer", NULL);
  279. request_irq(IRQ_PCI_DPERR, dc21285_dparity_irq, IRQF_DISABLED,
  280. "PCI data parity", NULL);
  281. if (cfn_mode) {
  282. static struct resource csrio;
  283. csrio.flags = IORESOURCE_IO;
  284. csrio.name = "Footbridge";
  285. allocate_resource(&ioport_resource, &csrio, 128,
  286. 0xff00, 0xffff, 128, NULL, NULL);
  287. /*
  288. * Map our SDRAM at a known address in PCI space, just in case
  289. * the firmware had other ideas. Using a nonzero base is
  290. * necessary, since some VGA cards forcefully use PCI addresses
  291. * in the range 0x000a0000 to 0x000c0000. (eg, S3 cards).
  292. */
  293. *CSR_PCICSRBASE = 0xf4000000;
  294. *CSR_PCICSRIOBASE = csrio.start;
  295. *CSR_PCISDRAMBASE = __virt_to_bus(PAGE_OFFSET);
  296. *CSR_PCIROMBASE = 0;
  297. *CSR_PCICMD = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  298. PCI_COMMAND_INVALIDATE | PCICMD_ERROR_BITS;
  299. } else if (footbridge_cfn_mode() != 0) {
  300. /*
  301. * If we are not compiled to accept "add-in" mode, then
  302. * we are using a constant virt_to_bus translation which
  303. * can not hope to cater for the way the host BIOS has
  304. * set up the machine.
  305. */
  306. panic("PCI: this kernel is compiled for central "
  307. "function mode only");
  308. }
  309. }
  310. void __init dc21285_postinit(void)
  311. {
  312. register_isa_ports(DC21285_PCI_MEM, DC21285_PCI_IO, 0);
  313. }