pci-common.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <linux/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. /*
  168. * Platform support for /proc/bus/pci/X/Y mmap()s,
  169. * modelled on the sparc64 implementation by Dave Miller.
  170. * -- paulus.
  171. */
  172. /*
  173. * Adjust vm_pgoff of VMA such that it is the physical page offset
  174. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  175. *
  176. * Basically, the user finds the base address for his device which he wishes
  177. * to mmap. They read the 32-bit value from the config space base register,
  178. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  179. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  180. *
  181. * Returns negative error code on failure, zero on success.
  182. */
  183. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  184. resource_size_t *offset,
  185. enum pci_mmap_state mmap_state)
  186. {
  187. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  188. unsigned long io_offset = 0;
  189. int i, res_bit;
  190. if (!hose)
  191. return NULL; /* should never happen */
  192. /* If memory, add on the PCI bridge address offset */
  193. if (mmap_state == pci_mmap_mem) {
  194. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  195. *offset += hose->pci_mem_offset;
  196. #endif
  197. res_bit = IORESOURCE_MEM;
  198. } else {
  199. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  200. *offset += io_offset;
  201. res_bit = IORESOURCE_IO;
  202. }
  203. /*
  204. * Check that the offset requested corresponds to one of the
  205. * resources of the device.
  206. */
  207. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  208. struct resource *rp = &dev->resource[i];
  209. int flags = rp->flags;
  210. /* treat ROM as memory (should be already) */
  211. if (i == PCI_ROM_RESOURCE)
  212. flags |= IORESOURCE_MEM;
  213. /* Active and same type? */
  214. if ((flags & res_bit) == 0)
  215. continue;
  216. /* In the range of this resource? */
  217. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  218. continue;
  219. /* found it! construct the final physical address */
  220. if (mmap_state == pci_mmap_io)
  221. *offset += hose->io_base_phys - io_offset;
  222. return rp;
  223. }
  224. return NULL;
  225. }
  226. /*
  227. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  228. * device mapping.
  229. */
  230. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  231. pgprot_t protection,
  232. enum pci_mmap_state mmap_state,
  233. int write_combine)
  234. {
  235. pgprot_t prot = protection;
  236. /* Write combine is always 0 on non-memory space mappings. On
  237. * memory space, if the user didn't pass 1, we check for a
  238. * "prefetchable" resource. This is a bit hackish, but we use
  239. * this to workaround the inability of /sysfs to provide a write
  240. * combine bit
  241. */
  242. if (mmap_state != pci_mmap_mem)
  243. write_combine = 0;
  244. else if (write_combine == 0) {
  245. if (rp->flags & IORESOURCE_PREFETCH)
  246. write_combine = 1;
  247. }
  248. return pgprot_noncached(prot);
  249. }
  250. /*
  251. * This one is used by /dev/mem and fbdev who have no clue about the
  252. * PCI device, it tries to find the PCI device first and calls the
  253. * above routine
  254. */
  255. pgprot_t pci_phys_mem_access_prot(struct file *file,
  256. unsigned long pfn,
  257. unsigned long size,
  258. pgprot_t prot)
  259. {
  260. struct pci_dev *pdev = NULL;
  261. struct resource *found = NULL;
  262. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  263. int i;
  264. if (page_is_ram(pfn))
  265. return prot;
  266. prot = pgprot_noncached(prot);
  267. for_each_pci_dev(pdev) {
  268. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  269. struct resource *rp = &pdev->resource[i];
  270. int flags = rp->flags;
  271. /* Active and same type? */
  272. if ((flags & IORESOURCE_MEM) == 0)
  273. continue;
  274. /* In the range of this resource? */
  275. if (offset < (rp->start & PAGE_MASK) ||
  276. offset > rp->end)
  277. continue;
  278. found = rp;
  279. break;
  280. }
  281. if (found)
  282. break;
  283. }
  284. if (found) {
  285. if (found->flags & IORESOURCE_PREFETCH)
  286. prot = pgprot_noncached_wc(prot);
  287. pci_dev_put(pdev);
  288. }
  289. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  290. (unsigned long long)offset, pgprot_val(prot));
  291. return prot;
  292. }
  293. /*
  294. * Perform the actual remap of the pages for a PCI device mapping, as
  295. * appropriate for this architecture. The region in the process to map
  296. * is described by vm_start and vm_end members of VMA, the base physical
  297. * address is found in vm_pgoff.
  298. * The pci device structure is provided so that architectures may make mapping
  299. * decisions on a per-device or per-bus basis.
  300. *
  301. * Returns a negative error code on failure, zero on success.
  302. */
  303. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  304. enum pci_mmap_state mmap_state, int write_combine)
  305. {
  306. resource_size_t offset =
  307. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  308. struct resource *rp;
  309. int ret;
  310. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  311. if (rp == NULL)
  312. return -EINVAL;
  313. vma->vm_pgoff = offset >> PAGE_SHIFT;
  314. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  315. vma->vm_page_prot,
  316. mmap_state, write_combine);
  317. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  318. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  319. return ret;
  320. }
  321. /* This provides legacy IO read access on a bus */
  322. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  323. {
  324. unsigned long offset;
  325. struct pci_controller *hose = pci_bus_to_host(bus);
  326. struct resource *rp = &hose->io_resource;
  327. void __iomem *addr;
  328. /* Check if port can be supported by that bus. We only check
  329. * the ranges of the PHB though, not the bus itself as the rules
  330. * for forwarding legacy cycles down bridges are not our problem
  331. * here. So if the host bridge supports it, we do it.
  332. */
  333. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  334. offset += port;
  335. if (!(rp->flags & IORESOURCE_IO))
  336. return -ENXIO;
  337. if (offset < rp->start || (offset + size) > rp->end)
  338. return -ENXIO;
  339. addr = hose->io_base_virt + port;
  340. switch (size) {
  341. case 1:
  342. *((u8 *)val) = in_8(addr);
  343. return 1;
  344. case 2:
  345. if (port & 1)
  346. return -EINVAL;
  347. *((u16 *)val) = in_le16(addr);
  348. return 2;
  349. case 4:
  350. if (port & 3)
  351. return -EINVAL;
  352. *((u32 *)val) = in_le32(addr);
  353. return 4;
  354. }
  355. return -EINVAL;
  356. }
  357. /* This provides legacy IO write access on a bus */
  358. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  359. {
  360. unsigned long offset;
  361. struct pci_controller *hose = pci_bus_to_host(bus);
  362. struct resource *rp = &hose->io_resource;
  363. void __iomem *addr;
  364. /* Check if port can be supported by that bus. We only check
  365. * the ranges of the PHB though, not the bus itself as the rules
  366. * for forwarding legacy cycles down bridges are not our problem
  367. * here. So if the host bridge supports it, we do it.
  368. */
  369. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  370. offset += port;
  371. if (!(rp->flags & IORESOURCE_IO))
  372. return -ENXIO;
  373. if (offset < rp->start || (offset + size) > rp->end)
  374. return -ENXIO;
  375. addr = hose->io_base_virt + port;
  376. /* WARNING: The generic code is idiotic. It gets passed a pointer
  377. * to what can be a 1, 2 or 4 byte quantity and always reads that
  378. * as a u32, which means that we have to correct the location of
  379. * the data read within those 32 bits for size 1 and 2
  380. */
  381. switch (size) {
  382. case 1:
  383. out_8(addr, val >> 24);
  384. return 1;
  385. case 2:
  386. if (port & 1)
  387. return -EINVAL;
  388. out_le16(addr, val >> 16);
  389. return 2;
  390. case 4:
  391. if (port & 3)
  392. return -EINVAL;
  393. out_le32(addr, val);
  394. return 4;
  395. }
  396. return -EINVAL;
  397. }
  398. /* This provides legacy IO or memory mmap access on a bus */
  399. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  400. struct vm_area_struct *vma,
  401. enum pci_mmap_state mmap_state)
  402. {
  403. struct pci_controller *hose = pci_bus_to_host(bus);
  404. resource_size_t offset =
  405. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  406. resource_size_t size = vma->vm_end - vma->vm_start;
  407. struct resource *rp;
  408. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  409. pci_domain_nr(bus), bus->number,
  410. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  411. (unsigned long long)offset,
  412. (unsigned long long)(offset + size - 1));
  413. if (mmap_state == pci_mmap_mem) {
  414. /* Hack alert !
  415. *
  416. * Because X is lame and can fail starting if it gets an error
  417. * trying to mmap legacy_mem (instead of just moving on without
  418. * legacy memory access) we fake it here by giving it anonymous
  419. * memory, effectively behaving just like /dev/zero
  420. */
  421. if ((offset + size) > hose->isa_mem_size) {
  422. #ifdef CONFIG_MMU
  423. pr_debug("Process %s (pid:%d) mapped non-existing PCI",
  424. current->comm, current->pid);
  425. pr_debug("legacy memory for 0%04x:%02x\n",
  426. pci_domain_nr(bus), bus->number);
  427. #endif
  428. if (vma->vm_flags & VM_SHARED)
  429. return shmem_zero_setup(vma);
  430. return 0;
  431. }
  432. offset += hose->isa_mem_phys;
  433. } else {
  434. unsigned long io_offset = (unsigned long)hose->io_base_virt -
  435. _IO_BASE;
  436. unsigned long roffset = offset + io_offset;
  437. rp = &hose->io_resource;
  438. if (!(rp->flags & IORESOURCE_IO))
  439. return -ENXIO;
  440. if (roffset < rp->start || (roffset + size) > rp->end)
  441. return -ENXIO;
  442. offset += hose->io_base_phys;
  443. }
  444. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  445. vma->vm_pgoff = offset >> PAGE_SHIFT;
  446. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  447. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  448. vma->vm_end - vma->vm_start,
  449. vma->vm_page_prot);
  450. }
  451. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  452. const struct resource *rsrc,
  453. resource_size_t *start, resource_size_t *end)
  454. {
  455. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  456. resource_size_t offset = 0;
  457. if (hose == NULL)
  458. return;
  459. if (rsrc->flags & IORESOURCE_IO)
  460. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  461. /* We pass a fully fixed up address to userland for MMIO instead of
  462. * a BAR value because X is lame and expects to be able to use that
  463. * to pass to /dev/mem !
  464. *
  465. * That means that we'll have potentially 64 bits values where some
  466. * userland apps only expect 32 (like X itself since it thinks only
  467. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  468. * 32 bits CHRPs :-(
  469. *
  470. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  471. * has been fixed (and the fix spread enough), we can re-enable the
  472. * 2 lines below and pass down a BAR value to userland. In that case
  473. * we'll also have to re-enable the matching code in
  474. * __pci_mmap_make_offset().
  475. *
  476. * BenH.
  477. */
  478. #if 0
  479. else if (rsrc->flags & IORESOURCE_MEM)
  480. offset = hose->pci_mem_offset;
  481. #endif
  482. *start = rsrc->start - offset;
  483. *end = rsrc->end - offset;
  484. }
  485. /**
  486. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  487. * @hose: newly allocated pci_controller to be setup
  488. * @dev: device node of the host bridge
  489. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  490. *
  491. * This function will parse the "ranges" property of a PCI host bridge device
  492. * node and setup the resource mapping of a pci controller based on its
  493. * content.
  494. *
  495. * Life would be boring if it wasn't for a few issues that we have to deal
  496. * with here:
  497. *
  498. * - We can only cope with one IO space range and up to 3 Memory space
  499. * ranges. However, some machines (thanks Apple !) tend to split their
  500. * space into lots of small contiguous ranges. So we have to coalesce.
  501. *
  502. * - We can only cope with all memory ranges having the same offset
  503. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  504. * are setup for a large 1:1 mapping along with a small "window" which
  505. * maps PCI address 0 to some arbitrary high address of the CPU space in
  506. * order to give access to the ISA memory hole.
  507. * The way out of here that I've chosen for now is to always set the
  508. * offset based on the first resource found, then override it if we
  509. * have a different offset and the previous was set by an ISA hole.
  510. *
  511. * - Some busses have IO space not starting at 0, which causes trouble with
  512. * the way we do our IO resource renumbering. The code somewhat deals with
  513. * it for 64 bits but I would expect problems on 32 bits.
  514. *
  515. * - Some 32 bits platforms such as 4xx can have physical space larger than
  516. * 32 bits so we need to use 64 bits values for the parsing
  517. */
  518. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  519. struct device_node *dev, int primary)
  520. {
  521. int memno = 0, isa_hole = -1;
  522. unsigned long long isa_mb = 0;
  523. struct resource *res;
  524. struct of_pci_range range;
  525. struct of_pci_range_parser parser;
  526. pr_info("PCI host bridge %s %s ranges:\n",
  527. dev->full_name, primary ? "(primary)" : "");
  528. /* Check for ranges property */
  529. if (of_pci_range_parser_init(&parser, dev))
  530. return;
  531. pr_debug("Parsing ranges property...\n");
  532. for_each_of_pci_range(&parser, &range) {
  533. /* Read next ranges element */
  534. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx ",
  535. range.pci_space, range.pci_addr);
  536. pr_debug("cpu_addr:0x%016llx size:0x%016llx\n",
  537. range.cpu_addr, range.size);
  538. /* If we failed translation or got a zero-sized region
  539. * (some FW try to feed us with non sensical zero sized regions
  540. * such as power3 which look like some kind of attempt
  541. * at exposing the VGA memory hole)
  542. */
  543. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  544. continue;
  545. /* Act based on address space type */
  546. res = NULL;
  547. switch (range.flags & IORESOURCE_TYPE_BITS) {
  548. case IORESOURCE_IO:
  549. pr_info(" IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  550. range.cpu_addr, range.cpu_addr + range.size - 1,
  551. range.pci_addr);
  552. /* We support only one IO range */
  553. if (hose->pci_io_size) {
  554. pr_info(" \\--> Skipped (too many) !\n");
  555. continue;
  556. }
  557. /* On 32 bits, limit I/O space to 16MB */
  558. if (range.size > 0x01000000)
  559. range.size = 0x01000000;
  560. /* 32 bits needs to map IOs here */
  561. hose->io_base_virt = ioremap(range.cpu_addr,
  562. range.size);
  563. /* Expect trouble if pci_addr is not 0 */
  564. if (primary)
  565. isa_io_base =
  566. (unsigned long)hose->io_base_virt;
  567. /* pci_io_size and io_base_phys always represent IO
  568. * space starting at 0 so we factor in pci_addr
  569. */
  570. hose->pci_io_size = range.pci_addr + range.size;
  571. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  572. /* Build resource */
  573. res = &hose->io_resource;
  574. range.cpu_addr = range.pci_addr;
  575. break;
  576. case IORESOURCE_MEM:
  577. pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  578. range.cpu_addr, range.cpu_addr + range.size - 1,
  579. range.pci_addr,
  580. (range.pci_space & 0x40000000) ?
  581. "Prefetch" : "");
  582. /* We support only 3 memory ranges */
  583. if (memno >= 3) {
  584. pr_info(" \\--> Skipped (too many) !\n");
  585. continue;
  586. }
  587. /* Handles ISA memory hole space here */
  588. if (range.pci_addr == 0) {
  589. isa_mb = range.cpu_addr;
  590. isa_hole = memno;
  591. if (primary || isa_mem_base == 0)
  592. isa_mem_base = range.cpu_addr;
  593. hose->isa_mem_phys = range.cpu_addr;
  594. hose->isa_mem_size = range.size;
  595. }
  596. /* We get the PCI/Mem offset from the first range or
  597. * the, current one if the offset came from an ISA
  598. * hole. If they don't match, bugger.
  599. */
  600. if (memno == 0 ||
  601. (isa_hole >= 0 && range.pci_addr != 0 &&
  602. hose->pci_mem_offset == isa_mb))
  603. hose->pci_mem_offset = range.cpu_addr -
  604. range.pci_addr;
  605. else if (range.pci_addr != 0 &&
  606. hose->pci_mem_offset != range.cpu_addr -
  607. range.pci_addr) {
  608. pr_info(" \\--> Skipped (offset mismatch) !\n");
  609. continue;
  610. }
  611. /* Build resource */
  612. res = &hose->mem_resources[memno++];
  613. break;
  614. }
  615. if (res != NULL)
  616. of_pci_range_to_resource(&range, dev, res);
  617. }
  618. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  619. * the ISA hole offset, then we need to remove the ISA hole from
  620. * the resource list for that brige
  621. */
  622. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  623. unsigned int next = isa_hole + 1;
  624. pr_info(" Removing ISA hole at 0x%016llx\n", isa_mb);
  625. if (next < memno)
  626. memmove(&hose->mem_resources[isa_hole],
  627. &hose->mem_resources[next],
  628. sizeof(struct resource) * (memno - next));
  629. hose->mem_resources[--memno].flags = 0;
  630. }
  631. }
  632. /* Decide whether to display the domain number in /proc */
  633. int pci_proc_domain(struct pci_bus *bus)
  634. {
  635. return 0;
  636. }
  637. /* This header fixup will do the resource fixup for all devices as they are
  638. * probed, but not for bridge ranges
  639. */
  640. static void pcibios_fixup_resources(struct pci_dev *dev)
  641. {
  642. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  643. int i;
  644. if (!hose) {
  645. pr_err("No host bridge for PCI dev %s !\n",
  646. pci_name(dev));
  647. return;
  648. }
  649. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  650. struct resource *res = dev->resource + i;
  651. if (!res->flags)
  652. continue;
  653. if (res->start == 0) {
  654. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]",
  655. pci_name(dev), i,
  656. (unsigned long long)res->start,
  657. (unsigned long long)res->end,
  658. (unsigned int)res->flags);
  659. pr_debug("is unassigned\n");
  660. res->end -= res->start;
  661. res->start = 0;
  662. res->flags |= IORESOURCE_UNSET;
  663. continue;
  664. }
  665. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  666. pci_name(dev), i,
  667. (unsigned long long)res->start,
  668. (unsigned long long)res->end,
  669. (unsigned int)res->flags);
  670. }
  671. }
  672. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  673. /* This function tries to figure out if a bridge resource has been initialized
  674. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  675. * things go more smoothly when it gets it right. It should covers cases such
  676. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  677. */
  678. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  679. struct resource *res)
  680. {
  681. struct pci_controller *hose = pci_bus_to_host(bus);
  682. struct pci_dev *dev = bus->self;
  683. resource_size_t offset;
  684. u16 command;
  685. int i;
  686. /* Job is a bit different between memory and IO */
  687. if (res->flags & IORESOURCE_MEM) {
  688. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  689. * probably been initialized by somebody
  690. */
  691. if (res->start != hose->pci_mem_offset)
  692. return 0;
  693. /* The BAR is 0, let's check if memory decoding is enabled on
  694. * the bridge. If not, we consider it unassigned
  695. */
  696. pci_read_config_word(dev, PCI_COMMAND, &command);
  697. if ((command & PCI_COMMAND_MEMORY) == 0)
  698. return 1;
  699. /* Memory decoding is enabled and the BAR is 0. If any of
  700. * the bridge resources covers that starting address (0 then
  701. * it's good enough for us for memory
  702. */
  703. for (i = 0; i < 3; i++) {
  704. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  705. hose->mem_resources[i].start == hose->pci_mem_offset)
  706. return 0;
  707. }
  708. /* Well, it starts at 0 and we know it will collide so we may as
  709. * well consider it as unassigned. That covers the Apple case.
  710. */
  711. return 1;
  712. } else {
  713. /* If the BAR is non-0, then we consider it assigned */
  714. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  715. if (((res->start - offset) & 0xfffffffful) != 0)
  716. return 0;
  717. /* Here, we are a bit different than memory as typically IO
  718. * space starting at low addresses -is- valid. What we do
  719. * instead if that we consider as unassigned anything that
  720. * doesn't have IO enabled in the PCI command register,
  721. * and that's it.
  722. */
  723. pci_read_config_word(dev, PCI_COMMAND, &command);
  724. if (command & PCI_COMMAND_IO)
  725. return 0;
  726. /* It's starting at 0 and IO is disabled in the bridge, consider
  727. * it unassigned
  728. */
  729. return 1;
  730. }
  731. }
  732. /* Fixup resources of a PCI<->PCI bridge */
  733. static void pcibios_fixup_bridge(struct pci_bus *bus)
  734. {
  735. struct resource *res;
  736. int i;
  737. struct pci_dev *dev = bus->self;
  738. pci_bus_for_each_resource(bus, res, i) {
  739. if (!res)
  740. continue;
  741. if (!res->flags)
  742. continue;
  743. if (i >= 3 && bus->self->transparent)
  744. continue;
  745. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  746. pci_name(dev), i,
  747. (unsigned long long)res->start,
  748. (unsigned long long)res->end,
  749. (unsigned int)res->flags);
  750. /* Try to detect uninitialized P2P bridge resources,
  751. * and clear them out so they get re-assigned later
  752. */
  753. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  754. res->flags = 0;
  755. pr_debug("PCI:%s (unassigned)\n",
  756. pci_name(dev));
  757. } else {
  758. pr_debug("PCI:%s %016llx-%016llx\n",
  759. pci_name(dev),
  760. (unsigned long long)res->start,
  761. (unsigned long long)res->end);
  762. }
  763. }
  764. }
  765. void pcibios_setup_bus_self(struct pci_bus *bus)
  766. {
  767. /* Fix up the bus resources for P2P bridges */
  768. if (bus->self != NULL)
  769. pcibios_fixup_bridge(bus);
  770. }
  771. void pcibios_setup_bus_devices(struct pci_bus *bus)
  772. {
  773. struct pci_dev *dev;
  774. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  775. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  776. list_for_each_entry(dev, &bus->devices, bus_list) {
  777. /* Setup OF node pointer in archdata */
  778. dev->dev.of_node = pci_device_to_OF_node(dev);
  779. /* Fixup NUMA node as it may not be setup yet by the generic
  780. * code and is needed by the DMA init
  781. */
  782. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  783. /* Hook up default DMA ops */
  784. set_dma_ops(&dev->dev, pci_dma_ops);
  785. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  786. /* Read default IRQs and fixup if necessary */
  787. dev->irq = of_irq_parse_and_map_pci(dev, 0, 0);
  788. }
  789. }
  790. void pcibios_fixup_bus(struct pci_bus *bus)
  791. {
  792. /* When called from the generic PCI probe, read PCI<->PCI bridge
  793. * bases. This is -not- called when generating the PCI tree from
  794. * the OF device-tree.
  795. */
  796. if (bus->self != NULL)
  797. pci_read_bridge_bases(bus);
  798. /* Now fixup the bus bus */
  799. pcibios_setup_bus_self(bus);
  800. /* Now fixup devices on that bus */
  801. pcibios_setup_bus_devices(bus);
  802. }
  803. EXPORT_SYMBOL(pcibios_fixup_bus);
  804. static int skip_isa_ioresource_align(struct pci_dev *dev)
  805. {
  806. return 0;
  807. }
  808. /*
  809. * We need to avoid collisions with `mirrored' VGA ports
  810. * and other strange ISA hardware, so we always want the
  811. * addresses to be allocated in the 0x000-0x0ff region
  812. * modulo 0x400.
  813. *
  814. * Why? Because some silly external IO cards only decode
  815. * the low 10 bits of the IO address. The 0x00-0xff region
  816. * is reserved for motherboard devices that decode all 16
  817. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  818. * but we want to try to avoid allocating at 0x2900-0x2bff
  819. * which might have be mirrored at 0x0100-0x03ff..
  820. */
  821. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  822. resource_size_t size, resource_size_t align)
  823. {
  824. struct pci_dev *dev = data;
  825. resource_size_t start = res->start;
  826. if (res->flags & IORESOURCE_IO) {
  827. if (skip_isa_ioresource_align(dev))
  828. return start;
  829. if (start & 0x300)
  830. start = (start + 0x3ff) & ~0x3ff;
  831. }
  832. return start;
  833. }
  834. EXPORT_SYMBOL(pcibios_align_resource);
  835. /*
  836. * Reparent resource children of pr that conflict with res
  837. * under res, and make res replace those children.
  838. */
  839. static int __init reparent_resources(struct resource *parent,
  840. struct resource *res)
  841. {
  842. struct resource *p, **pp;
  843. struct resource **firstpp = NULL;
  844. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  845. if (p->end < res->start)
  846. continue;
  847. if (res->end < p->start)
  848. break;
  849. if (p->start < res->start || p->end > res->end)
  850. return -1; /* not completely contained */
  851. if (firstpp == NULL)
  852. firstpp = pp;
  853. }
  854. if (firstpp == NULL)
  855. return -1; /* didn't find any conflicting entries? */
  856. res->parent = parent;
  857. res->child = *firstpp;
  858. res->sibling = *pp;
  859. *firstpp = res;
  860. *pp = NULL;
  861. for (p = res->child; p != NULL; p = p->sibling) {
  862. p->parent = res;
  863. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  864. p->name,
  865. (unsigned long long)p->start,
  866. (unsigned long long)p->end, res->name);
  867. }
  868. return 0;
  869. }
  870. /*
  871. * Handle resources of PCI devices. If the world were perfect, we could
  872. * just allocate all the resource regions and do nothing more. It isn't.
  873. * On the other hand, we cannot just re-allocate all devices, as it would
  874. * require us to know lots of host bridge internals. So we attempt to
  875. * keep as much of the original configuration as possible, but tweak it
  876. * when it's found to be wrong.
  877. *
  878. * Known BIOS problems we have to work around:
  879. * - I/O or memory regions not configured
  880. * - regions configured, but not enabled in the command register
  881. * - bogus I/O addresses above 64K used
  882. * - expansion ROMs left enabled (this may sound harmless, but given
  883. * the fact the PCI specs explicitly allow address decoders to be
  884. * shared between expansion ROMs and other resource regions, it's
  885. * at least dangerous)
  886. *
  887. * Our solution:
  888. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  889. * This gives us fixed barriers on where we can allocate.
  890. * (2) Allocate resources for all enabled devices. If there is
  891. * a collision, just mark the resource as unallocated. Also
  892. * disable expansion ROMs during this step.
  893. * (3) Try to allocate resources for disabled devices. If the
  894. * resources were assigned correctly, everything goes well,
  895. * if they weren't, they won't disturb allocation of other
  896. * resources.
  897. * (4) Assign new addresses to resources which were either
  898. * not configured at all or misconfigured. If explicitly
  899. * requested by the user, configure expansion ROM address
  900. * as well.
  901. */
  902. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  903. {
  904. struct pci_bus *b;
  905. int i;
  906. struct resource *res, *pr;
  907. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  908. pci_domain_nr(bus), bus->number);
  909. pci_bus_for_each_resource(bus, res, i) {
  910. if (!res || !res->flags
  911. || res->start > res->end || res->parent)
  912. continue;
  913. if (bus->parent == NULL)
  914. pr = (res->flags & IORESOURCE_IO) ?
  915. &ioport_resource : &iomem_resource;
  916. else {
  917. /* Don't bother with non-root busses when
  918. * re-assigning all resources. We clear the
  919. * resource flags as if they were colliding
  920. * and as such ensure proper re-allocation
  921. * later.
  922. */
  923. pr = pci_find_parent_resource(bus->self, res);
  924. if (pr == res) {
  925. /* this happens when the generic PCI
  926. * code (wrongly) decides that this
  927. * bridge is transparent -- paulus
  928. */
  929. continue;
  930. }
  931. }
  932. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx ",
  933. bus->self ? pci_name(bus->self) : "PHB",
  934. bus->number, i,
  935. (unsigned long long)res->start,
  936. (unsigned long long)res->end);
  937. pr_debug("[0x%x], parent %p (%s)\n",
  938. (unsigned int)res->flags,
  939. pr, (pr && pr->name) ? pr->name : "nil");
  940. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  941. if (request_resource(pr, res) == 0)
  942. continue;
  943. /*
  944. * Must be a conflict with an existing entry.
  945. * Move that entry (or entries) under the
  946. * bridge resource and try again.
  947. */
  948. if (reparent_resources(pr, res) == 0)
  949. continue;
  950. }
  951. pr_warn("PCI: Cannot allocate resource region ");
  952. pr_cont("%d of PCI bridge %d, will remap\n", i, bus->number);
  953. res->start = res->end = 0;
  954. res->flags = 0;
  955. }
  956. list_for_each_entry(b, &bus->children, node)
  957. pcibios_allocate_bus_resources(b);
  958. }
  959. static inline void alloc_resource(struct pci_dev *dev, int idx)
  960. {
  961. struct resource *pr, *r = &dev->resource[idx];
  962. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  963. pci_name(dev), idx,
  964. (unsigned long long)r->start,
  965. (unsigned long long)r->end,
  966. (unsigned int)r->flags);
  967. pr = pci_find_parent_resource(dev, r);
  968. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  969. request_resource(pr, r) < 0) {
  970. pr_warn("PCI: Cannot allocate resource region %d ", idx);
  971. pr_cont("of device %s, will remap\n", pci_name(dev));
  972. if (pr)
  973. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  974. pr,
  975. (unsigned long long)pr->start,
  976. (unsigned long long)pr->end,
  977. (unsigned int)pr->flags);
  978. /* We'll assign a new address later */
  979. r->flags |= IORESOURCE_UNSET;
  980. r->end -= r->start;
  981. r->start = 0;
  982. }
  983. }
  984. static void __init pcibios_allocate_resources(int pass)
  985. {
  986. struct pci_dev *dev = NULL;
  987. int idx, disabled;
  988. u16 command;
  989. struct resource *r;
  990. for_each_pci_dev(dev) {
  991. pci_read_config_word(dev, PCI_COMMAND, &command);
  992. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  993. r = &dev->resource[idx];
  994. if (r->parent) /* Already allocated */
  995. continue;
  996. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  997. continue; /* Not assigned at all */
  998. /* We only allocate ROMs on pass 1 just in case they
  999. * have been screwed up by firmware
  1000. */
  1001. if (idx == PCI_ROM_RESOURCE)
  1002. disabled = 1;
  1003. if (r->flags & IORESOURCE_IO)
  1004. disabled = !(command & PCI_COMMAND_IO);
  1005. else
  1006. disabled = !(command & PCI_COMMAND_MEMORY);
  1007. if (pass == disabled)
  1008. alloc_resource(dev, idx);
  1009. }
  1010. if (pass)
  1011. continue;
  1012. r = &dev->resource[PCI_ROM_RESOURCE];
  1013. if (r->flags) {
  1014. /* Turn the ROM off, leave the resource region,
  1015. * but keep it unregistered.
  1016. */
  1017. u32 reg;
  1018. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1019. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1020. pr_debug("PCI: Switching off ROM of %s\n",
  1021. pci_name(dev));
  1022. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1023. pci_write_config_dword(dev, dev->rom_base_reg,
  1024. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1025. }
  1026. }
  1027. }
  1028. }
  1029. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1030. {
  1031. struct pci_controller *hose = pci_bus_to_host(bus);
  1032. resource_size_t offset;
  1033. struct resource *res, *pres;
  1034. int i;
  1035. pr_debug("Reserving legacy ranges for domain %04x\n",
  1036. pci_domain_nr(bus));
  1037. /* Check for IO */
  1038. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1039. goto no_io;
  1040. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1041. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1042. BUG_ON(res == NULL);
  1043. res->name = "Legacy IO";
  1044. res->flags = IORESOURCE_IO;
  1045. res->start = offset;
  1046. res->end = (offset + 0xfff) & 0xfffffffful;
  1047. pr_debug("Candidate legacy IO: %pR\n", res);
  1048. if (request_resource(&hose->io_resource, res)) {
  1049. pr_debug("PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1050. pci_domain_nr(bus), bus->number, res);
  1051. kfree(res);
  1052. }
  1053. no_io:
  1054. /* Check for memory */
  1055. offset = hose->pci_mem_offset;
  1056. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1057. for (i = 0; i < 3; i++) {
  1058. pres = &hose->mem_resources[i];
  1059. if (!(pres->flags & IORESOURCE_MEM))
  1060. continue;
  1061. pr_debug("hose mem res: %pR\n", pres);
  1062. if ((pres->start - offset) <= 0xa0000 &&
  1063. (pres->end - offset) >= 0xbffff)
  1064. break;
  1065. }
  1066. if (i >= 3)
  1067. return;
  1068. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1069. BUG_ON(res == NULL);
  1070. res->name = "Legacy VGA memory";
  1071. res->flags = IORESOURCE_MEM;
  1072. res->start = 0xa0000 + offset;
  1073. res->end = 0xbffff + offset;
  1074. pr_debug("Candidate VGA memory: %pR\n", res);
  1075. if (request_resource(pres, res)) {
  1076. pr_debug("PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1077. pci_domain_nr(bus), bus->number, res);
  1078. kfree(res);
  1079. }
  1080. }
  1081. void __init pcibios_resource_survey(void)
  1082. {
  1083. struct pci_bus *b;
  1084. /* Allocate and assign resources. If we re-assign everything, then
  1085. * we skip the allocate phase
  1086. */
  1087. list_for_each_entry(b, &pci_root_buses, node)
  1088. pcibios_allocate_bus_resources(b);
  1089. pcibios_allocate_resources(0);
  1090. pcibios_allocate_resources(1);
  1091. /* Before we start assigning unassigned resource, we try to reserve
  1092. * the low IO area and the VGA memory area if they intersect the
  1093. * bus available resources to avoid allocating things on top of them
  1094. */
  1095. list_for_each_entry(b, &pci_root_buses, node)
  1096. pcibios_reserve_legacy_regions(b);
  1097. /* Now proceed to assigning things that were left unassigned */
  1098. pr_debug("PCI: Assigning unassigned resources...\n");
  1099. pci_assign_unassigned_resources();
  1100. }
  1101. /* This is used by the PCI hotplug driver to allocate resource
  1102. * of newly plugged busses. We can try to consolidate with the
  1103. * rest of the code later, for now, keep it as-is as our main
  1104. * resource allocation function doesn't deal with sub-trees yet.
  1105. */
  1106. void pcibios_claim_one_bus(struct pci_bus *bus)
  1107. {
  1108. struct pci_dev *dev;
  1109. struct pci_bus *child_bus;
  1110. list_for_each_entry(dev, &bus->devices, bus_list) {
  1111. int i;
  1112. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1113. struct resource *r = &dev->resource[i];
  1114. if (r->parent || !r->start || !r->flags)
  1115. continue;
  1116. pr_debug("PCI: Claiming %s: ", pci_name(dev));
  1117. pr_debug("Resource %d: %016llx..%016llx [%x]\n",
  1118. i, (unsigned long long)r->start,
  1119. (unsigned long long)r->end,
  1120. (unsigned int)r->flags);
  1121. pci_claim_resource(dev, i);
  1122. }
  1123. }
  1124. list_for_each_entry(child_bus, &bus->children, node)
  1125. pcibios_claim_one_bus(child_bus);
  1126. }
  1127. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1128. /* pcibios_finish_adding_to_bus
  1129. *
  1130. * This is to be called by the hotplug code after devices have been
  1131. * added to a bus, this include calling it for a PHB that is just
  1132. * being added
  1133. */
  1134. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1135. {
  1136. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1137. pci_domain_nr(bus), bus->number);
  1138. /* Allocate bus and devices resources */
  1139. pcibios_allocate_bus_resources(bus);
  1140. pcibios_claim_one_bus(bus);
  1141. /* Add new devices to global lists. Register in proc, sysfs. */
  1142. pci_bus_add_devices(bus);
  1143. /* Fixup EEH */
  1144. /* eeh_add_device_tree_late(bus); */
  1145. }
  1146. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1147. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1148. {
  1149. return pci_enable_resources(dev, mask);
  1150. }
  1151. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1152. struct list_head *resources)
  1153. {
  1154. unsigned long io_offset;
  1155. struct resource *res;
  1156. int i;
  1157. /* Hookup PHB IO resource */
  1158. res = &hose->io_resource;
  1159. /* Fixup IO space offset */
  1160. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1161. res->start = (res->start + io_offset) & 0xffffffffu;
  1162. res->end = (res->end + io_offset) & 0xffffffffu;
  1163. if (!res->flags) {
  1164. pr_warn("PCI: I/O resource not set for host ");
  1165. pr_cont("bridge %s (domain %d)\n",
  1166. hose->dn->full_name, hose->global_number);
  1167. /* Workaround for lack of IO resource only on 32-bit */
  1168. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1169. res->end = res->start + IO_SPACE_LIMIT;
  1170. res->flags = IORESOURCE_IO;
  1171. }
  1172. pci_add_resource_offset(resources, res,
  1173. (__force resource_size_t)(hose->io_base_virt - _IO_BASE));
  1174. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1175. (unsigned long long)res->start,
  1176. (unsigned long long)res->end,
  1177. (unsigned long)res->flags);
  1178. /* Hookup PHB Memory resources */
  1179. for (i = 0; i < 3; ++i) {
  1180. res = &hose->mem_resources[i];
  1181. if (!res->flags) {
  1182. if (i > 0)
  1183. continue;
  1184. pr_err("PCI: Memory resource 0 not set for ");
  1185. pr_cont("host bridge %s (domain %d)\n",
  1186. hose->dn->full_name, hose->global_number);
  1187. /* Workaround for lack of MEM resource only on 32-bit */
  1188. res->start = hose->pci_mem_offset;
  1189. res->end = (resource_size_t)-1LL;
  1190. res->flags = IORESOURCE_MEM;
  1191. }
  1192. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1193. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1194. i, (unsigned long long)res->start,
  1195. (unsigned long long)res->end,
  1196. (unsigned long)res->flags);
  1197. }
  1198. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1199. (unsigned long long)hose->pci_mem_offset);
  1200. pr_debug("PCI: PHB IO offset = %08lx\n",
  1201. (unsigned long)hose->io_base_virt - _IO_BASE);
  1202. }
  1203. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1204. {
  1205. struct pci_controller *hose = bus->sysdata;
  1206. return of_node_get(hose->dn);
  1207. }
  1208. static void pcibios_scan_phb(struct pci_controller *hose)
  1209. {
  1210. LIST_HEAD(resources);
  1211. struct pci_bus *bus;
  1212. struct device_node *node = hose->dn;
  1213. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1214. pcibios_setup_phb_resources(hose, &resources);
  1215. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1216. hose->ops, hose, &resources);
  1217. if (bus == NULL) {
  1218. pr_err("Failed to create bus for PCI domain %04x\n",
  1219. hose->global_number);
  1220. pci_free_resource_list(&resources);
  1221. return;
  1222. }
  1223. bus->busn_res.start = hose->first_busno;
  1224. hose->bus = bus;
  1225. hose->last_busno = bus->busn_res.end;
  1226. }
  1227. static int __init pcibios_init(void)
  1228. {
  1229. struct pci_controller *hose, *tmp;
  1230. int next_busno = 0;
  1231. pr_info("PCI: Probing PCI hardware\n");
  1232. /* Scan all of the recorded PCI controllers. */
  1233. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1234. hose->last_busno = 0xff;
  1235. pcibios_scan_phb(hose);
  1236. if (next_busno <= hose->last_busno)
  1237. next_busno = hose->last_busno + 1;
  1238. }
  1239. pci_bus_count = next_busno;
  1240. /* Call common code to handle resource allocation */
  1241. pcibios_resource_survey();
  1242. return 0;
  1243. }
  1244. subsys_initcall(pcibios_init);
  1245. static struct pci_controller *pci_bus_to_hose(int bus)
  1246. {
  1247. struct pci_controller *hose, *tmp;
  1248. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1249. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1250. return hose;
  1251. return NULL;
  1252. }
  1253. /* Provide information on locations of various I/O regions in physical
  1254. * memory. Do this on a per-card basis so that we choose the right
  1255. * root bridge.
  1256. * Note that the returned IO or memory base is a physical address
  1257. */
  1258. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1259. {
  1260. struct pci_controller *hose;
  1261. long result = -EOPNOTSUPP;
  1262. hose = pci_bus_to_hose(bus);
  1263. if (!hose)
  1264. return -ENODEV;
  1265. switch (which) {
  1266. case IOBASE_BRIDGE_NUMBER:
  1267. return (long)hose->first_busno;
  1268. case IOBASE_MEMORY:
  1269. return (long)hose->pci_mem_offset;
  1270. case IOBASE_IO:
  1271. return (long)hose->io_base_phys;
  1272. case IOBASE_ISA_IO:
  1273. return (long)isa_io_base;
  1274. case IOBASE_ISA_MEM:
  1275. return (long)isa_mem_base;
  1276. }
  1277. return result;
  1278. }
  1279. /*
  1280. * Null PCI config access functions, for the case when we can't
  1281. * find a hose.
  1282. */
  1283. #define NULL_PCI_OP(rw, size, type) \
  1284. static int \
  1285. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1286. { \
  1287. return PCIBIOS_DEVICE_NOT_FOUND; \
  1288. }
  1289. static int
  1290. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1291. int len, u32 *val)
  1292. {
  1293. return PCIBIOS_DEVICE_NOT_FOUND;
  1294. }
  1295. static int
  1296. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1297. int len, u32 val)
  1298. {
  1299. return PCIBIOS_DEVICE_NOT_FOUND;
  1300. }
  1301. static struct pci_ops null_pci_ops = {
  1302. .read = null_read_config,
  1303. .write = null_write_config,
  1304. };
  1305. /*
  1306. * These functions are used early on before PCI scanning is done
  1307. * and all of the pci_dev and pci_bus structures have been created.
  1308. */
  1309. static struct pci_bus *
  1310. fake_pci_bus(struct pci_controller *hose, int busnr)
  1311. {
  1312. static struct pci_bus bus;
  1313. if (!hose)
  1314. pr_err("Can't find hose for PCI bus %d!\n", busnr);
  1315. bus.number = busnr;
  1316. bus.sysdata = hose;
  1317. bus.ops = hose ? hose->ops : &null_pci_ops;
  1318. return &bus;
  1319. }
  1320. #define EARLY_PCI_OP(rw, size, type) \
  1321. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1322. int devfn, int offset, type value) \
  1323. { \
  1324. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1325. devfn, offset, value); \
  1326. }
  1327. EARLY_PCI_OP(read, byte, u8 *)
  1328. EARLY_PCI_OP(read, word, u16 *)
  1329. EARLY_PCI_OP(read, dword, u32 *)
  1330. EARLY_PCI_OP(write, byte, u8)
  1331. EARLY_PCI_OP(write, word, u16)
  1332. EARLY_PCI_OP(write, dword, u32)
  1333. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1334. int cap)
  1335. {
  1336. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1337. }