pci-common.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/machdep.h>
  34. #include <asm/ppc-pci.h>
  35. #include <asm/firmware.h>
  36. #include <asm/eeh.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. /* XXX kill that some day ... */
  39. static int global_phb_number; /* Global phb counter */
  40. /* ISA Memory physical address */
  41. resource_size_t isa_mem_base;
  42. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  43. unsigned int ppc_pci_flags = 0;
  44. static struct dma_mapping_ops *pci_dma_ops;
  45. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  46. {
  47. pci_dma_ops = dma_ops;
  48. }
  49. struct dma_mapping_ops *get_pci_dma_ops(void)
  50. {
  51. return pci_dma_ops;
  52. }
  53. EXPORT_SYMBOL(get_pci_dma_ops);
  54. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  55. {
  56. return dma_set_mask(&dev->dev, mask);
  57. }
  58. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  59. {
  60. int rc;
  61. rc = dma_set_mask(&dev->dev, mask);
  62. dev->dev.coherent_dma_mask = dev->dma_mask;
  63. return rc;
  64. }
  65. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  66. {
  67. struct pci_controller *phb;
  68. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  69. if (phb == NULL)
  70. return NULL;
  71. spin_lock(&hose_spinlock);
  72. phb->global_number = global_phb_number++;
  73. list_add_tail(&phb->list_node, &hose_list);
  74. spin_unlock(&hose_spinlock);
  75. phb->dn = dev;
  76. phb->is_dynamic = mem_init_done;
  77. #ifdef CONFIG_PPC64
  78. if (dev) {
  79. int nid = of_node_to_nid(dev);
  80. if (nid < 0 || !node_online(nid))
  81. nid = -1;
  82. PHB_SET_NODE(phb, nid);
  83. }
  84. #endif
  85. return phb;
  86. }
  87. void pcibios_free_controller(struct pci_controller *phb)
  88. {
  89. spin_lock(&hose_spinlock);
  90. list_del(&phb->list_node);
  91. spin_unlock(&hose_spinlock);
  92. if (phb->is_dynamic)
  93. kfree(phb);
  94. }
  95. int pcibios_vaddr_is_ioport(void __iomem *address)
  96. {
  97. int ret = 0;
  98. struct pci_controller *hose;
  99. unsigned long size;
  100. spin_lock(&hose_spinlock);
  101. list_for_each_entry(hose, &hose_list, list_node) {
  102. #ifdef CONFIG_PPC64
  103. size = hose->pci_io_size;
  104. #else
  105. size = hose->io_resource.end - hose->io_resource.start + 1;
  106. #endif
  107. if (address >= hose->io_base_virt &&
  108. address < (hose->io_base_virt + size)) {
  109. ret = 1;
  110. break;
  111. }
  112. }
  113. spin_unlock(&hose_spinlock);
  114. return ret;
  115. }
  116. /*
  117. * Return the domain number for this bus.
  118. */
  119. int pci_domain_nr(struct pci_bus *bus)
  120. {
  121. struct pci_controller *hose = pci_bus_to_host(bus);
  122. return hose->global_number;
  123. }
  124. EXPORT_SYMBOL(pci_domain_nr);
  125. #ifdef CONFIG_PPC_OF
  126. /* This routine is meant to be used early during boot, when the
  127. * PCI bus numbers have not yet been assigned, and you need to
  128. * issue PCI config cycles to an OF device.
  129. * It could also be used to "fix" RTAS config cycles if you want
  130. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  131. * config cycles.
  132. */
  133. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  134. {
  135. while(node) {
  136. struct pci_controller *hose, *tmp;
  137. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  138. if (hose->dn == node)
  139. return hose;
  140. node = node->parent;
  141. }
  142. return NULL;
  143. }
  144. static ssize_t pci_show_devspec(struct device *dev,
  145. struct device_attribute *attr, char *buf)
  146. {
  147. struct pci_dev *pdev;
  148. struct device_node *np;
  149. pdev = to_pci_dev (dev);
  150. np = pci_device_to_OF_node(pdev);
  151. if (np == NULL || np->full_name == NULL)
  152. return 0;
  153. return sprintf(buf, "%s", np->full_name);
  154. }
  155. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  156. #endif /* CONFIG_PPC_OF */
  157. /* Add sysfs properties */
  158. int pcibios_add_platform_entries(struct pci_dev *pdev)
  159. {
  160. #ifdef CONFIG_PPC_OF
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. #else
  163. return 0;
  164. #endif /* CONFIG_PPC_OF */
  165. }
  166. char __devinit *pcibios_setup(char *str)
  167. {
  168. return str;
  169. }
  170. /*
  171. * Reads the interrupt pin to determine if interrupt is use by card.
  172. * If the interrupt is used, then gets the interrupt line from the
  173. * openfirmware and sets it in the pci_dev and pci_config line.
  174. */
  175. int pci_read_irq_line(struct pci_dev *pci_dev)
  176. {
  177. struct of_irq oirq;
  178. unsigned int virq;
  179. /* The current device-tree that iSeries generates from the HV
  180. * PCI informations doesn't contain proper interrupt routing,
  181. * and all the fallback would do is print out crap, so we
  182. * don't attempt to resolve the interrupts here at all, some
  183. * iSeries specific fixup does it.
  184. *
  185. * In the long run, we will hopefully fix the generated device-tree
  186. * instead.
  187. */
  188. #ifdef CONFIG_PPC_ISERIES
  189. if (firmware_has_feature(FW_FEATURE_ISERIES))
  190. return -1;
  191. #endif
  192. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  193. #ifdef DEBUG
  194. memset(&oirq, 0xff, sizeof(oirq));
  195. #endif
  196. /* Try to get a mapping from the device-tree */
  197. if (of_irq_map_pci(pci_dev, &oirq)) {
  198. u8 line, pin;
  199. /* If that fails, lets fallback to what is in the config
  200. * space and map that through the default controller. We
  201. * also set the type to level low since that's what PCI
  202. * interrupts are. If your platform does differently, then
  203. * either provide a proper interrupt tree or don't use this
  204. * function.
  205. */
  206. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  207. return -1;
  208. if (pin == 0)
  209. return -1;
  210. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  211. line == 0xff || line == 0) {
  212. return -1;
  213. }
  214. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  215. line, pin);
  216. virq = irq_create_mapping(NULL, line);
  217. if (virq != NO_IRQ)
  218. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  219. } else {
  220. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  221. oirq.size, oirq.specifier[0], oirq.specifier[1],
  222. oirq.controller ? oirq.controller->full_name :
  223. "<default>");
  224. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  225. oirq.size);
  226. }
  227. if(virq == NO_IRQ) {
  228. pr_debug(" Failed to map !\n");
  229. return -1;
  230. }
  231. pr_debug(" Mapped to linux irq %d\n", virq);
  232. pci_dev->irq = virq;
  233. return 0;
  234. }
  235. EXPORT_SYMBOL(pci_read_irq_line);
  236. /*
  237. * Platform support for /proc/bus/pci/X/Y mmap()s,
  238. * modelled on the sparc64 implementation by Dave Miller.
  239. * -- paulus.
  240. */
  241. /*
  242. * Adjust vm_pgoff of VMA such that it is the physical page offset
  243. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  244. *
  245. * Basically, the user finds the base address for his device which he wishes
  246. * to mmap. They read the 32-bit value from the config space base register,
  247. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  248. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  249. *
  250. * Returns negative error code on failure, zero on success.
  251. */
  252. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  253. resource_size_t *offset,
  254. enum pci_mmap_state mmap_state)
  255. {
  256. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  257. unsigned long io_offset = 0;
  258. int i, res_bit;
  259. if (hose == 0)
  260. return NULL; /* should never happen */
  261. /* If memory, add on the PCI bridge address offset */
  262. if (mmap_state == pci_mmap_mem) {
  263. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  264. *offset += hose->pci_mem_offset;
  265. #endif
  266. res_bit = IORESOURCE_MEM;
  267. } else {
  268. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  269. *offset += io_offset;
  270. res_bit = IORESOURCE_IO;
  271. }
  272. /*
  273. * Check that the offset requested corresponds to one of the
  274. * resources of the device.
  275. */
  276. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  277. struct resource *rp = &dev->resource[i];
  278. int flags = rp->flags;
  279. /* treat ROM as memory (should be already) */
  280. if (i == PCI_ROM_RESOURCE)
  281. flags |= IORESOURCE_MEM;
  282. /* Active and same type? */
  283. if ((flags & res_bit) == 0)
  284. continue;
  285. /* In the range of this resource? */
  286. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  287. continue;
  288. /* found it! construct the final physical address */
  289. if (mmap_state == pci_mmap_io)
  290. *offset += hose->io_base_phys - io_offset;
  291. return rp;
  292. }
  293. return NULL;
  294. }
  295. /*
  296. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  297. * device mapping.
  298. */
  299. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  300. pgprot_t protection,
  301. enum pci_mmap_state mmap_state,
  302. int write_combine)
  303. {
  304. unsigned long prot = pgprot_val(protection);
  305. /* Write combine is always 0 on non-memory space mappings. On
  306. * memory space, if the user didn't pass 1, we check for a
  307. * "prefetchable" resource. This is a bit hackish, but we use
  308. * this to workaround the inability of /sysfs to provide a write
  309. * combine bit
  310. */
  311. if (mmap_state != pci_mmap_mem)
  312. write_combine = 0;
  313. else if (write_combine == 0) {
  314. if (rp->flags & IORESOURCE_PREFETCH)
  315. write_combine = 1;
  316. }
  317. /* XXX would be nice to have a way to ask for write-through */
  318. if (write_combine)
  319. return pgprot_noncached_wc(prot);
  320. else
  321. return pgprot_noncached(prot);
  322. }
  323. /*
  324. * This one is used by /dev/mem and fbdev who have no clue about the
  325. * PCI device, it tries to find the PCI device first and calls the
  326. * above routine
  327. */
  328. pgprot_t pci_phys_mem_access_prot(struct file *file,
  329. unsigned long pfn,
  330. unsigned long size,
  331. pgprot_t prot)
  332. {
  333. struct pci_dev *pdev = NULL;
  334. struct resource *found = NULL;
  335. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  336. int i;
  337. if (page_is_ram(pfn))
  338. return prot;
  339. prot = pgprot_noncached(prot);
  340. for_each_pci_dev(pdev) {
  341. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  342. struct resource *rp = &pdev->resource[i];
  343. int flags = rp->flags;
  344. /* Active and same type? */
  345. if ((flags & IORESOURCE_MEM) == 0)
  346. continue;
  347. /* In the range of this resource? */
  348. if (offset < (rp->start & PAGE_MASK) ||
  349. offset > rp->end)
  350. continue;
  351. found = rp;
  352. break;
  353. }
  354. if (found)
  355. break;
  356. }
  357. if (found) {
  358. if (found->flags & IORESOURCE_PREFETCH)
  359. prot = pgprot_noncached_wc(prot);
  360. pci_dev_put(pdev);
  361. }
  362. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  363. (unsigned long long)offset, pgprot_val(prot));
  364. return prot;
  365. }
  366. /*
  367. * Perform the actual remap of the pages for a PCI device mapping, as
  368. * appropriate for this architecture. The region in the process to map
  369. * is described by vm_start and vm_end members of VMA, the base physical
  370. * address is found in vm_pgoff.
  371. * The pci device structure is provided so that architectures may make mapping
  372. * decisions on a per-device or per-bus basis.
  373. *
  374. * Returns a negative error code on failure, zero on success.
  375. */
  376. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  377. enum pci_mmap_state mmap_state, int write_combine)
  378. {
  379. resource_size_t offset =
  380. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  381. struct resource *rp;
  382. int ret;
  383. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  384. if (rp == NULL)
  385. return -EINVAL;
  386. vma->vm_pgoff = offset >> PAGE_SHIFT;
  387. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  388. vma->vm_page_prot,
  389. mmap_state, write_combine);
  390. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  391. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  392. return ret;
  393. }
  394. /* This provides legacy IO read access on a bus */
  395. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  396. {
  397. unsigned long offset;
  398. struct pci_controller *hose = pci_bus_to_host(bus);
  399. struct resource *rp = &hose->io_resource;
  400. void __iomem *addr;
  401. /* Check if port can be supported by that bus. We only check
  402. * the ranges of the PHB though, not the bus itself as the rules
  403. * for forwarding legacy cycles down bridges are not our problem
  404. * here. So if the host bridge supports it, we do it.
  405. */
  406. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  407. offset += port;
  408. if (!(rp->flags & IORESOURCE_IO))
  409. return -ENXIO;
  410. if (offset < rp->start || (offset + size) > rp->end)
  411. return -ENXIO;
  412. addr = hose->io_base_virt + port;
  413. switch(size) {
  414. case 1:
  415. *((u8 *)val) = in_8(addr);
  416. return 1;
  417. case 2:
  418. if (port & 1)
  419. return -EINVAL;
  420. *((u16 *)val) = in_le16(addr);
  421. return 2;
  422. case 4:
  423. if (port & 3)
  424. return -EINVAL;
  425. *((u32 *)val) = in_le32(addr);
  426. return 4;
  427. }
  428. return -EINVAL;
  429. }
  430. /* This provides legacy IO write access on a bus */
  431. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  432. {
  433. unsigned long offset;
  434. struct pci_controller *hose = pci_bus_to_host(bus);
  435. struct resource *rp = &hose->io_resource;
  436. void __iomem *addr;
  437. /* Check if port can be supported by that bus. We only check
  438. * the ranges of the PHB though, not the bus itself as the rules
  439. * for forwarding legacy cycles down bridges are not our problem
  440. * here. So if the host bridge supports it, we do it.
  441. */
  442. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  443. offset += port;
  444. if (!(rp->flags & IORESOURCE_IO))
  445. return -ENXIO;
  446. if (offset < rp->start || (offset + size) > rp->end)
  447. return -ENXIO;
  448. addr = hose->io_base_virt + port;
  449. /* WARNING: The generic code is idiotic. It gets passed a pointer
  450. * to what can be a 1, 2 or 4 byte quantity and always reads that
  451. * as a u32, which means that we have to correct the location of
  452. * the data read within those 32 bits for size 1 and 2
  453. */
  454. switch(size) {
  455. case 1:
  456. out_8(addr, val >> 24);
  457. return 1;
  458. case 2:
  459. if (port & 1)
  460. return -EINVAL;
  461. out_le16(addr, val >> 16);
  462. return 2;
  463. case 4:
  464. if (port & 3)
  465. return -EINVAL;
  466. out_le32(addr, val);
  467. return 4;
  468. }
  469. return -EINVAL;
  470. }
  471. /* This provides legacy IO or memory mmap access on a bus */
  472. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  473. struct vm_area_struct *vma,
  474. enum pci_mmap_state mmap_state)
  475. {
  476. struct pci_controller *hose = pci_bus_to_host(bus);
  477. resource_size_t offset =
  478. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  479. resource_size_t size = vma->vm_end - vma->vm_start;
  480. struct resource *rp;
  481. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  482. pci_domain_nr(bus), bus->number,
  483. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  484. (unsigned long long)offset,
  485. (unsigned long long)(offset + size - 1));
  486. if (mmap_state == pci_mmap_mem) {
  487. if ((offset + size) > hose->isa_mem_size)
  488. return -ENXIO;
  489. offset += hose->isa_mem_phys;
  490. } else {
  491. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  492. unsigned long roffset = offset + io_offset;
  493. rp = &hose->io_resource;
  494. if (!(rp->flags & IORESOURCE_IO))
  495. return -ENXIO;
  496. if (roffset < rp->start || (roffset + size) > rp->end)
  497. return -ENXIO;
  498. offset += hose->io_base_phys;
  499. }
  500. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  501. vma->vm_pgoff = offset >> PAGE_SHIFT;
  502. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  503. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  504. vma->vm_end - vma->vm_start,
  505. vma->vm_page_prot);
  506. }
  507. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  508. const struct resource *rsrc,
  509. resource_size_t *start, resource_size_t *end)
  510. {
  511. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  512. resource_size_t offset = 0;
  513. if (hose == NULL)
  514. return;
  515. if (rsrc->flags & IORESOURCE_IO)
  516. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  517. /* We pass a fully fixed up address to userland for MMIO instead of
  518. * a BAR value because X is lame and expects to be able to use that
  519. * to pass to /dev/mem !
  520. *
  521. * That means that we'll have potentially 64 bits values where some
  522. * userland apps only expect 32 (like X itself since it thinks only
  523. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  524. * 32 bits CHRPs :-(
  525. *
  526. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  527. * has been fixed (and the fix spread enough), we can re-enable the
  528. * 2 lines below and pass down a BAR value to userland. In that case
  529. * we'll also have to re-enable the matching code in
  530. * __pci_mmap_make_offset().
  531. *
  532. * BenH.
  533. */
  534. #if 0
  535. else if (rsrc->flags & IORESOURCE_MEM)
  536. offset = hose->pci_mem_offset;
  537. #endif
  538. *start = rsrc->start - offset;
  539. *end = rsrc->end - offset;
  540. }
  541. /**
  542. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  543. * @hose: newly allocated pci_controller to be setup
  544. * @dev: device node of the host bridge
  545. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  546. *
  547. * This function will parse the "ranges" property of a PCI host bridge device
  548. * node and setup the resource mapping of a pci controller based on its
  549. * content.
  550. *
  551. * Life would be boring if it wasn't for a few issues that we have to deal
  552. * with here:
  553. *
  554. * - We can only cope with one IO space range and up to 3 Memory space
  555. * ranges. However, some machines (thanks Apple !) tend to split their
  556. * space into lots of small contiguous ranges. So we have to coalesce.
  557. *
  558. * - We can only cope with all memory ranges having the same offset
  559. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  560. * are setup for a large 1:1 mapping along with a small "window" which
  561. * maps PCI address 0 to some arbitrary high address of the CPU space in
  562. * order to give access to the ISA memory hole.
  563. * The way out of here that I've chosen for now is to always set the
  564. * offset based on the first resource found, then override it if we
  565. * have a different offset and the previous was set by an ISA hole.
  566. *
  567. * - Some busses have IO space not starting at 0, which causes trouble with
  568. * the way we do our IO resource renumbering. The code somewhat deals with
  569. * it for 64 bits but I would expect problems on 32 bits.
  570. *
  571. * - Some 32 bits platforms such as 4xx can have physical space larger than
  572. * 32 bits so we need to use 64 bits values for the parsing
  573. */
  574. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  575. struct device_node *dev,
  576. int primary)
  577. {
  578. const u32 *ranges;
  579. int rlen;
  580. int pna = of_n_addr_cells(dev);
  581. int np = pna + 5;
  582. int memno = 0, isa_hole = -1;
  583. u32 pci_space;
  584. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  585. unsigned long long isa_mb = 0;
  586. struct resource *res;
  587. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  588. dev->full_name, primary ? "(primary)" : "");
  589. /* Get ranges property */
  590. ranges = of_get_property(dev, "ranges", &rlen);
  591. if (ranges == NULL)
  592. return;
  593. /* Parse it */
  594. while ((rlen -= np * 4) >= 0) {
  595. /* Read next ranges element */
  596. pci_space = ranges[0];
  597. pci_addr = of_read_number(ranges + 1, 2);
  598. cpu_addr = of_translate_address(dev, ranges + 3);
  599. size = of_read_number(ranges + pna + 3, 2);
  600. ranges += np;
  601. /* If we failed translation or got a zero-sized region
  602. * (some FW try to feed us with non sensical zero sized regions
  603. * such as power3 which look like some kind of attempt at exposing
  604. * the VGA memory hole)
  605. */
  606. if (cpu_addr == OF_BAD_ADDR || size == 0)
  607. continue;
  608. /* Now consume following elements while they are contiguous */
  609. for (; rlen >= np * sizeof(u32);
  610. ranges += np, rlen -= np * 4) {
  611. if (ranges[0] != pci_space)
  612. break;
  613. pci_next = of_read_number(ranges + 1, 2);
  614. cpu_next = of_translate_address(dev, ranges + 3);
  615. if (pci_next != pci_addr + size ||
  616. cpu_next != cpu_addr + size)
  617. break;
  618. size += of_read_number(ranges + pna + 3, 2);
  619. }
  620. /* Act based on address space type */
  621. res = NULL;
  622. switch ((pci_space >> 24) & 0x3) {
  623. case 1: /* PCI IO space */
  624. printk(KERN_INFO
  625. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  626. cpu_addr, cpu_addr + size - 1, pci_addr);
  627. /* We support only one IO range */
  628. if (hose->pci_io_size) {
  629. printk(KERN_INFO
  630. " \\--> Skipped (too many) !\n");
  631. continue;
  632. }
  633. #ifdef CONFIG_PPC32
  634. /* On 32 bits, limit I/O space to 16MB */
  635. if (size > 0x01000000)
  636. size = 0x01000000;
  637. /* 32 bits needs to map IOs here */
  638. hose->io_base_virt = ioremap(cpu_addr, size);
  639. /* Expect trouble if pci_addr is not 0 */
  640. if (primary)
  641. isa_io_base =
  642. (unsigned long)hose->io_base_virt;
  643. #endif /* CONFIG_PPC32 */
  644. /* pci_io_size and io_base_phys always represent IO
  645. * space starting at 0 so we factor in pci_addr
  646. */
  647. hose->pci_io_size = pci_addr + size;
  648. hose->io_base_phys = cpu_addr - pci_addr;
  649. /* Build resource */
  650. res = &hose->io_resource;
  651. res->flags = IORESOURCE_IO;
  652. res->start = pci_addr;
  653. break;
  654. case 2: /* PCI Memory space */
  655. case 3: /* PCI 64 bits Memory space */
  656. printk(KERN_INFO
  657. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  658. cpu_addr, cpu_addr + size - 1, pci_addr,
  659. (pci_space & 0x40000000) ? "Prefetch" : "");
  660. /* We support only 3 memory ranges */
  661. if (memno >= 3) {
  662. printk(KERN_INFO
  663. " \\--> Skipped (too many) !\n");
  664. continue;
  665. }
  666. /* Handles ISA memory hole space here */
  667. if (pci_addr == 0) {
  668. isa_mb = cpu_addr;
  669. isa_hole = memno;
  670. if (primary || isa_mem_base == 0)
  671. isa_mem_base = cpu_addr;
  672. hose->isa_mem_phys = cpu_addr;
  673. hose->isa_mem_size = size;
  674. }
  675. /* We get the PCI/Mem offset from the first range or
  676. * the, current one if the offset came from an ISA
  677. * hole. If they don't match, bugger.
  678. */
  679. if (memno == 0 ||
  680. (isa_hole >= 0 && pci_addr != 0 &&
  681. hose->pci_mem_offset == isa_mb))
  682. hose->pci_mem_offset = cpu_addr - pci_addr;
  683. else if (pci_addr != 0 &&
  684. hose->pci_mem_offset != cpu_addr - pci_addr) {
  685. printk(KERN_INFO
  686. " \\--> Skipped (offset mismatch) !\n");
  687. continue;
  688. }
  689. /* Build resource */
  690. res = &hose->mem_resources[memno++];
  691. res->flags = IORESOURCE_MEM;
  692. if (pci_space & 0x40000000)
  693. res->flags |= IORESOURCE_PREFETCH;
  694. res->start = cpu_addr;
  695. break;
  696. }
  697. if (res != NULL) {
  698. res->name = dev->full_name;
  699. res->end = res->start + size - 1;
  700. res->parent = NULL;
  701. res->sibling = NULL;
  702. res->child = NULL;
  703. }
  704. }
  705. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  706. * the ISA hole offset, then we need to remove the ISA hole from
  707. * the resource list for that brige
  708. */
  709. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  710. unsigned int next = isa_hole + 1;
  711. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  712. if (next < memno)
  713. memmove(&hose->mem_resources[isa_hole],
  714. &hose->mem_resources[next],
  715. sizeof(struct resource) * (memno - next));
  716. hose->mem_resources[--memno].flags = 0;
  717. }
  718. }
  719. /* Decide whether to display the domain number in /proc */
  720. int pci_proc_domain(struct pci_bus *bus)
  721. {
  722. struct pci_controller *hose = pci_bus_to_host(bus);
  723. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  724. return 0;
  725. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  726. return hose->global_number != 0;
  727. return 1;
  728. }
  729. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  730. struct resource *res)
  731. {
  732. resource_size_t offset = 0, mask = (resource_size_t)-1;
  733. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  734. if (!hose)
  735. return;
  736. if (res->flags & IORESOURCE_IO) {
  737. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  738. mask = 0xffffffffu;
  739. } else if (res->flags & IORESOURCE_MEM)
  740. offset = hose->pci_mem_offset;
  741. region->start = (res->start - offset) & mask;
  742. region->end = (res->end - offset) & mask;
  743. }
  744. EXPORT_SYMBOL(pcibios_resource_to_bus);
  745. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  746. struct pci_bus_region *region)
  747. {
  748. resource_size_t offset = 0, mask = (resource_size_t)-1;
  749. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  750. if (!hose)
  751. return;
  752. if (res->flags & IORESOURCE_IO) {
  753. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  754. mask = 0xffffffffu;
  755. } else if (res->flags & IORESOURCE_MEM)
  756. offset = hose->pci_mem_offset;
  757. res->start = (region->start + offset) & mask;
  758. res->end = (region->end + offset) & mask;
  759. }
  760. EXPORT_SYMBOL(pcibios_bus_to_resource);
  761. /* Fixup a bus resource into a linux resource */
  762. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  763. {
  764. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  765. resource_size_t offset = 0, mask = (resource_size_t)-1;
  766. if (res->flags & IORESOURCE_IO) {
  767. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  768. mask = 0xffffffffu;
  769. } else if (res->flags & IORESOURCE_MEM)
  770. offset = hose->pci_mem_offset;
  771. res->start = (res->start + offset) & mask;
  772. res->end = (res->end + offset) & mask;
  773. }
  774. /* This header fixup will do the resource fixup for all devices as they are
  775. * probed, but not for bridge ranges
  776. */
  777. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  778. {
  779. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  780. int i;
  781. if (!hose) {
  782. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  783. pci_name(dev));
  784. return;
  785. }
  786. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  787. struct resource *res = dev->resource + i;
  788. if (!res->flags)
  789. continue;
  790. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  791. * consider 0 as an unassigned BAR value. It's technically
  792. * a valid value, but linux doesn't like it... so when we can
  793. * re-assign things, we do so, but if we can't, we keep it
  794. * around and hope for the best...
  795. */
  796. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  797. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  798. pci_name(dev), i,
  799. (unsigned long long)res->start,
  800. (unsigned long long)res->end,
  801. (unsigned int)res->flags);
  802. res->end -= res->start;
  803. res->start = 0;
  804. res->flags |= IORESOURCE_UNSET;
  805. continue;
  806. }
  807. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  808. pci_name(dev), i,
  809. (unsigned long long)res->start,\
  810. (unsigned long long)res->end,
  811. (unsigned int)res->flags);
  812. fixup_resource(res, dev);
  813. pr_debug("PCI:%s %016llx-%016llx\n",
  814. pci_name(dev),
  815. (unsigned long long)res->start,
  816. (unsigned long long)res->end);
  817. }
  818. /* Call machine specific resource fixup */
  819. if (ppc_md.pcibios_fixup_resources)
  820. ppc_md.pcibios_fixup_resources(dev);
  821. }
  822. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  823. /* This function tries to figure out if a bridge resource has been initialized
  824. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  825. * things go more smoothly when it gets it right. It should covers cases such
  826. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  827. */
  828. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  829. struct resource *res)
  830. {
  831. struct pci_controller *hose = pci_bus_to_host(bus);
  832. struct pci_dev *dev = bus->self;
  833. resource_size_t offset;
  834. u16 command;
  835. int i;
  836. /* We don't do anything if PCI_PROBE_ONLY is set */
  837. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  838. return 0;
  839. /* Job is a bit different between memory and IO */
  840. if (res->flags & IORESOURCE_MEM) {
  841. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  842. * initialized by somebody
  843. */
  844. if (res->start != hose->pci_mem_offset)
  845. return 0;
  846. /* The BAR is 0, let's check if memory decoding is enabled on
  847. * the bridge. If not, we consider it unassigned
  848. */
  849. pci_read_config_word(dev, PCI_COMMAND, &command);
  850. if ((command & PCI_COMMAND_MEMORY) == 0)
  851. return 1;
  852. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  853. * resources covers that starting address (0 then it's good enough for
  854. * us for memory
  855. */
  856. for (i = 0; i < 3; i++) {
  857. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  858. hose->mem_resources[i].start == hose->pci_mem_offset)
  859. return 0;
  860. }
  861. /* Well, it starts at 0 and we know it will collide so we may as
  862. * well consider it as unassigned. That covers the Apple case.
  863. */
  864. return 1;
  865. } else {
  866. /* If the BAR is non-0, then we consider it assigned */
  867. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  868. if (((res->start - offset) & 0xfffffffful) != 0)
  869. return 0;
  870. /* Here, we are a bit different than memory as typically IO space
  871. * starting at low addresses -is- valid. What we do instead if that
  872. * we consider as unassigned anything that doesn't have IO enabled
  873. * in the PCI command register, and that's it.
  874. */
  875. pci_read_config_word(dev, PCI_COMMAND, &command);
  876. if (command & PCI_COMMAND_IO)
  877. return 0;
  878. /* It's starting at 0 and IO is disabled in the bridge, consider
  879. * it unassigned
  880. */
  881. return 1;
  882. }
  883. }
  884. /* Fixup resources of a PCI<->PCI bridge */
  885. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  886. {
  887. struct resource *res;
  888. int i;
  889. struct pci_dev *dev = bus->self;
  890. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  891. if ((res = bus->resource[i]) == NULL)
  892. continue;
  893. if (!res->flags)
  894. continue;
  895. if (i >= 3 && bus->self->transparent)
  896. continue;
  897. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  898. pci_name(dev), i,
  899. (unsigned long long)res->start,\
  900. (unsigned long long)res->end,
  901. (unsigned int)res->flags);
  902. /* Perform fixup */
  903. fixup_resource(res, dev);
  904. /* Try to detect uninitialized P2P bridge resources,
  905. * and clear them out so they get re-assigned later
  906. */
  907. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  908. res->flags = 0;
  909. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  910. } else {
  911. pr_debug("PCI:%s %016llx-%016llx\n",
  912. pci_name(dev),
  913. (unsigned long long)res->start,
  914. (unsigned long long)res->end);
  915. }
  916. }
  917. }
  918. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  919. {
  920. /* Fix up the bus resources for P2P bridges */
  921. if (bus->self != NULL)
  922. pcibios_fixup_bridge(bus);
  923. /* Platform specific bus fixups. This is currently only used
  924. * by fsl_pci and I'm hoping to get rid of it at some point
  925. */
  926. if (ppc_md.pcibios_fixup_bus)
  927. ppc_md.pcibios_fixup_bus(bus);
  928. /* Setup bus DMA mappings */
  929. if (ppc_md.pci_dma_bus_setup)
  930. ppc_md.pci_dma_bus_setup(bus);
  931. }
  932. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  933. {
  934. struct pci_dev *dev;
  935. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  936. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  937. list_for_each_entry(dev, &bus->devices, bus_list) {
  938. struct dev_archdata *sd = &dev->dev.archdata;
  939. /* Setup OF node pointer in archdata */
  940. sd->of_node = pci_device_to_OF_node(dev);
  941. /* Fixup NUMA node as it may not be setup yet by the generic
  942. * code and is needed by the DMA init
  943. */
  944. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  945. /* Hook up default DMA ops */
  946. sd->dma_ops = pci_dma_ops;
  947. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  948. /* Additional platform DMA/iommu setup */
  949. if (ppc_md.pci_dma_dev_setup)
  950. ppc_md.pci_dma_dev_setup(dev);
  951. /* Read default IRQs and fixup if necessary */
  952. pci_read_irq_line(dev);
  953. if (ppc_md.pci_irq_fixup)
  954. ppc_md.pci_irq_fixup(dev);
  955. }
  956. }
  957. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  958. {
  959. /* When called from the generic PCI probe, read PCI<->PCI bridge
  960. * bases. This is -not- called when generating the PCI tree from
  961. * the OF device-tree.
  962. */
  963. if (bus->self != NULL)
  964. pci_read_bridge_bases(bus);
  965. /* Now fixup the bus bus */
  966. pcibios_setup_bus_self(bus);
  967. /* Now fixup devices on that bus */
  968. pcibios_setup_bus_devices(bus);
  969. }
  970. EXPORT_SYMBOL(pcibios_fixup_bus);
  971. static int skip_isa_ioresource_align(struct pci_dev *dev)
  972. {
  973. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  974. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  975. return 1;
  976. return 0;
  977. }
  978. /*
  979. * We need to avoid collisions with `mirrored' VGA ports
  980. * and other strange ISA hardware, so we always want the
  981. * addresses to be allocated in the 0x000-0x0ff region
  982. * modulo 0x400.
  983. *
  984. * Why? Because some silly external IO cards only decode
  985. * the low 10 bits of the IO address. The 0x00-0xff region
  986. * is reserved for motherboard devices that decode all 16
  987. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  988. * but we want to try to avoid allocating at 0x2900-0x2bff
  989. * which might have be mirrored at 0x0100-0x03ff..
  990. */
  991. void pcibios_align_resource(void *data, struct resource *res,
  992. resource_size_t size, resource_size_t align)
  993. {
  994. struct pci_dev *dev = data;
  995. if (res->flags & IORESOURCE_IO) {
  996. resource_size_t start = res->start;
  997. if (skip_isa_ioresource_align(dev))
  998. return;
  999. if (start & 0x300) {
  1000. start = (start + 0x3ff) & ~0x3ff;
  1001. res->start = start;
  1002. }
  1003. }
  1004. }
  1005. EXPORT_SYMBOL(pcibios_align_resource);
  1006. /*
  1007. * Reparent resource children of pr that conflict with res
  1008. * under res, and make res replace those children.
  1009. */
  1010. static int __init reparent_resources(struct resource *parent,
  1011. struct resource *res)
  1012. {
  1013. struct resource *p, **pp;
  1014. struct resource **firstpp = NULL;
  1015. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1016. if (p->end < res->start)
  1017. continue;
  1018. if (res->end < p->start)
  1019. break;
  1020. if (p->start < res->start || p->end > res->end)
  1021. return -1; /* not completely contained */
  1022. if (firstpp == NULL)
  1023. firstpp = pp;
  1024. }
  1025. if (firstpp == NULL)
  1026. return -1; /* didn't find any conflicting entries? */
  1027. res->parent = parent;
  1028. res->child = *firstpp;
  1029. res->sibling = *pp;
  1030. *firstpp = res;
  1031. *pp = NULL;
  1032. for (p = res->child; p != NULL; p = p->sibling) {
  1033. p->parent = res;
  1034. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1035. p->name,
  1036. (unsigned long long)p->start,
  1037. (unsigned long long)p->end, res->name);
  1038. }
  1039. return 0;
  1040. }
  1041. /*
  1042. * Handle resources of PCI devices. If the world were perfect, we could
  1043. * just allocate all the resource regions and do nothing more. It isn't.
  1044. * On the other hand, we cannot just re-allocate all devices, as it would
  1045. * require us to know lots of host bridge internals. So we attempt to
  1046. * keep as much of the original configuration as possible, but tweak it
  1047. * when it's found to be wrong.
  1048. *
  1049. * Known BIOS problems we have to work around:
  1050. * - I/O or memory regions not configured
  1051. * - regions configured, but not enabled in the command register
  1052. * - bogus I/O addresses above 64K used
  1053. * - expansion ROMs left enabled (this may sound harmless, but given
  1054. * the fact the PCI specs explicitly allow address decoders to be
  1055. * shared between expansion ROMs and other resource regions, it's
  1056. * at least dangerous)
  1057. *
  1058. * Our solution:
  1059. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1060. * This gives us fixed barriers on where we can allocate.
  1061. * (2) Allocate resources for all enabled devices. If there is
  1062. * a collision, just mark the resource as unallocated. Also
  1063. * disable expansion ROMs during this step.
  1064. * (3) Try to allocate resources for disabled devices. If the
  1065. * resources were assigned correctly, everything goes well,
  1066. * if they weren't, they won't disturb allocation of other
  1067. * resources.
  1068. * (4) Assign new addresses to resources which were either
  1069. * not configured at all or misconfigured. If explicitly
  1070. * requested by the user, configure expansion ROM address
  1071. * as well.
  1072. */
  1073. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1074. {
  1075. struct pci_bus *b;
  1076. int i;
  1077. struct resource *res, *pr;
  1078. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1079. pci_domain_nr(bus), bus->number);
  1080. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1081. if ((res = bus->resource[i]) == NULL || !res->flags
  1082. || res->start > res->end || res->parent)
  1083. continue;
  1084. if (bus->parent == NULL)
  1085. pr = (res->flags & IORESOURCE_IO) ?
  1086. &ioport_resource : &iomem_resource;
  1087. else {
  1088. /* Don't bother with non-root busses when
  1089. * re-assigning all resources. We clear the
  1090. * resource flags as if they were colliding
  1091. * and as such ensure proper re-allocation
  1092. * later.
  1093. */
  1094. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1095. goto clear_resource;
  1096. pr = pci_find_parent_resource(bus->self, res);
  1097. if (pr == res) {
  1098. /* this happens when the generic PCI
  1099. * code (wrongly) decides that this
  1100. * bridge is transparent -- paulus
  1101. */
  1102. continue;
  1103. }
  1104. }
  1105. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1106. "[0x%x], parent %p (%s)\n",
  1107. bus->self ? pci_name(bus->self) : "PHB",
  1108. bus->number, i,
  1109. (unsigned long long)res->start,
  1110. (unsigned long long)res->end,
  1111. (unsigned int)res->flags,
  1112. pr, (pr && pr->name) ? pr->name : "nil");
  1113. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1114. if (request_resource(pr, res) == 0)
  1115. continue;
  1116. /*
  1117. * Must be a conflict with an existing entry.
  1118. * Move that entry (or entries) under the
  1119. * bridge resource and try again.
  1120. */
  1121. if (reparent_resources(pr, res) == 0)
  1122. continue;
  1123. }
  1124. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1125. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1126. clear_resource:
  1127. res->flags = 0;
  1128. }
  1129. list_for_each_entry(b, &bus->children, node)
  1130. pcibios_allocate_bus_resources(b);
  1131. }
  1132. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1133. {
  1134. struct resource *pr, *r = &dev->resource[idx];
  1135. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1136. pci_name(dev), idx,
  1137. (unsigned long long)r->start,
  1138. (unsigned long long)r->end,
  1139. (unsigned int)r->flags);
  1140. pr = pci_find_parent_resource(dev, r);
  1141. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1142. request_resource(pr, r) < 0) {
  1143. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1144. " of device %s, will remap\n", idx, pci_name(dev));
  1145. if (pr)
  1146. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1147. pr,
  1148. (unsigned long long)pr->start,
  1149. (unsigned long long)pr->end,
  1150. (unsigned int)pr->flags);
  1151. /* We'll assign a new address later */
  1152. r->flags |= IORESOURCE_UNSET;
  1153. r->end -= r->start;
  1154. r->start = 0;
  1155. }
  1156. }
  1157. static void __init pcibios_allocate_resources(int pass)
  1158. {
  1159. struct pci_dev *dev = NULL;
  1160. int idx, disabled;
  1161. u16 command;
  1162. struct resource *r;
  1163. for_each_pci_dev(dev) {
  1164. pci_read_config_word(dev, PCI_COMMAND, &command);
  1165. for (idx = 0; idx < 6; idx++) {
  1166. r = &dev->resource[idx];
  1167. if (r->parent) /* Already allocated */
  1168. continue;
  1169. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1170. continue; /* Not assigned at all */
  1171. if (r->flags & IORESOURCE_IO)
  1172. disabled = !(command & PCI_COMMAND_IO);
  1173. else
  1174. disabled = !(command & PCI_COMMAND_MEMORY);
  1175. if (pass == disabled)
  1176. alloc_resource(dev, idx);
  1177. }
  1178. if (pass)
  1179. continue;
  1180. r = &dev->resource[PCI_ROM_RESOURCE];
  1181. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1182. /* Turn the ROM off, leave the resource region,
  1183. * but keep it unregistered.
  1184. */
  1185. u32 reg;
  1186. pr_debug("PCI: Switching off ROM of %s\n",
  1187. pci_name(dev));
  1188. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1189. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1190. pci_write_config_dword(dev, dev->rom_base_reg,
  1191. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1192. }
  1193. }
  1194. }
  1195. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1196. {
  1197. struct pci_controller *hose = pci_bus_to_host(bus);
  1198. resource_size_t offset;
  1199. struct resource *res, *pres;
  1200. int i;
  1201. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1202. /* Check for IO */
  1203. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1204. goto no_io;
  1205. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1206. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1207. BUG_ON(res == NULL);
  1208. res->name = "Legacy IO";
  1209. res->flags = IORESOURCE_IO;
  1210. res->start = offset;
  1211. res->end = (offset + 0xfff) & 0xfffffffful;
  1212. pr_debug("Candidate legacy IO: %pR\n", res);
  1213. if (request_resource(&hose->io_resource, res)) {
  1214. printk(KERN_DEBUG
  1215. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1216. pci_domain_nr(bus), bus->number, res);
  1217. kfree(res);
  1218. }
  1219. no_io:
  1220. /* Check for memory */
  1221. offset = hose->pci_mem_offset;
  1222. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1223. for (i = 0; i < 3; i++) {
  1224. pres = &hose->mem_resources[i];
  1225. if (!(pres->flags & IORESOURCE_MEM))
  1226. continue;
  1227. pr_debug("hose mem res: %pR\n", pres);
  1228. if ((pres->start - offset) <= 0xa0000 &&
  1229. (pres->end - offset) >= 0xbffff)
  1230. break;
  1231. }
  1232. if (i >= 3)
  1233. return;
  1234. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1235. BUG_ON(res == NULL);
  1236. res->name = "Legacy VGA memory";
  1237. res->flags = IORESOURCE_MEM;
  1238. res->start = 0xa0000 + offset;
  1239. res->end = 0xbffff + offset;
  1240. pr_debug("Candidate VGA memory: %pR\n", res);
  1241. if (request_resource(pres, res)) {
  1242. printk(KERN_DEBUG
  1243. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1244. pci_domain_nr(bus), bus->number, res);
  1245. kfree(res);
  1246. }
  1247. }
  1248. void __init pcibios_resource_survey(void)
  1249. {
  1250. struct pci_bus *b;
  1251. /* Allocate and assign resources. If we re-assign everything, then
  1252. * we skip the allocate phase
  1253. */
  1254. list_for_each_entry(b, &pci_root_buses, node)
  1255. pcibios_allocate_bus_resources(b);
  1256. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1257. pcibios_allocate_resources(0);
  1258. pcibios_allocate_resources(1);
  1259. }
  1260. /* Before we start assigning unassigned resource, we try to reserve
  1261. * the low IO area and the VGA memory area if they intersect the
  1262. * bus available resources to avoid allocating things on top of them
  1263. */
  1264. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1265. list_for_each_entry(b, &pci_root_buses, node)
  1266. pcibios_reserve_legacy_regions(b);
  1267. }
  1268. /* Now, if the platform didn't decide to blindly trust the firmware,
  1269. * we proceed to assigning things that were left unassigned
  1270. */
  1271. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1272. pr_debug("PCI: Assigning unassigned resouces...\n");
  1273. pci_assign_unassigned_resources();
  1274. }
  1275. /* Call machine dependent fixup */
  1276. if (ppc_md.pcibios_fixup)
  1277. ppc_md.pcibios_fixup();
  1278. }
  1279. #ifdef CONFIG_HOTPLUG
  1280. /* This is used by the PCI hotplug driver to allocate resource
  1281. * of newly plugged busses. We can try to consolidate with the
  1282. * rest of the code later, for now, keep it as-is as our main
  1283. * resource allocation function doesn't deal with sub-trees yet.
  1284. */
  1285. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1286. {
  1287. struct pci_dev *dev;
  1288. struct pci_bus *child_bus;
  1289. list_for_each_entry(dev, &bus->devices, bus_list) {
  1290. int i;
  1291. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1292. struct resource *r = &dev->resource[i];
  1293. if (r->parent || !r->start || !r->flags)
  1294. continue;
  1295. pr_debug("PCI: Claiming %s: "
  1296. "Resource %d: %016llx..%016llx [%x]\n",
  1297. pci_name(dev), i,
  1298. (unsigned long long)r->start,
  1299. (unsigned long long)r->end,
  1300. (unsigned int)r->flags);
  1301. pci_claim_resource(dev, i);
  1302. }
  1303. }
  1304. list_for_each_entry(child_bus, &bus->children, node)
  1305. pcibios_claim_one_bus(child_bus);
  1306. }
  1307. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1308. /* pcibios_finish_adding_to_bus
  1309. *
  1310. * This is to be called by the hotplug code after devices have been
  1311. * added to a bus, this include calling it for a PHB that is just
  1312. * being added
  1313. */
  1314. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1315. {
  1316. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1317. pci_domain_nr(bus), bus->number);
  1318. /* Allocate bus and devices resources */
  1319. pcibios_allocate_bus_resources(bus);
  1320. pcibios_claim_one_bus(bus);
  1321. /* Add new devices to global lists. Register in proc, sysfs. */
  1322. pci_bus_add_devices(bus);
  1323. /* Fixup EEH */
  1324. eeh_add_device_tree_late(bus);
  1325. }
  1326. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1327. #endif /* CONFIG_HOTPLUG */
  1328. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1329. {
  1330. if (ppc_md.pcibios_enable_device_hook)
  1331. if (ppc_md.pcibios_enable_device_hook(dev))
  1332. return -EINVAL;
  1333. return pci_enable_resources(dev, mask);
  1334. }
  1335. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1336. {
  1337. struct pci_bus *bus = hose->bus;
  1338. struct resource *res;
  1339. int i;
  1340. /* Hookup PHB IO resource */
  1341. bus->resource[0] = res = &hose->io_resource;
  1342. if (!res->flags) {
  1343. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1344. " bridge %s (domain %d)\n",
  1345. hose->dn->full_name, hose->global_number);
  1346. #ifdef CONFIG_PPC32
  1347. /* Workaround for lack of IO resource only on 32-bit */
  1348. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1349. res->end = res->start + IO_SPACE_LIMIT;
  1350. res->flags = IORESOURCE_IO;
  1351. #endif /* CONFIG_PPC32 */
  1352. }
  1353. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1354. (unsigned long long)res->start,
  1355. (unsigned long long)res->end,
  1356. (unsigned long)res->flags);
  1357. /* Hookup PHB Memory resources */
  1358. for (i = 0; i < 3; ++i) {
  1359. res = &hose->mem_resources[i];
  1360. if (!res->flags) {
  1361. if (i > 0)
  1362. continue;
  1363. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1364. "host bridge %s (domain %d)\n",
  1365. hose->dn->full_name, hose->global_number);
  1366. #ifdef CONFIG_PPC32
  1367. /* Workaround for lack of MEM resource only on 32-bit */
  1368. res->start = hose->pci_mem_offset;
  1369. res->end = (resource_size_t)-1LL;
  1370. res->flags = IORESOURCE_MEM;
  1371. #endif /* CONFIG_PPC32 */
  1372. }
  1373. bus->resource[i+1] = res;
  1374. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n", i,
  1375. (unsigned long long)res->start,
  1376. (unsigned long long)res->end,
  1377. (unsigned long)res->flags);
  1378. }
  1379. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1380. (unsigned long long)hose->pci_mem_offset);
  1381. pr_debug("PCI: PHB IO offset = %08lx\n",
  1382. (unsigned long)hose->io_base_virt - _IO_BASE);
  1383. }