be_cmds.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0,
  50. MCC_STATUS_FAILED = 1,
  51. MCC_STATUS_ILLEGAL_REQUEST = 2,
  52. MCC_STATUS_ILLEGAL_FIELD = 3,
  53. MCC_STATUS_INSUFFICIENT_BUFFER = 4,
  54. MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
  55. MCC_STATUS_NOT_SUPPORTED = 66
  56. };
  57. #define CQE_STATUS_COMPL_MASK 0xFFFF
  58. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  59. #define CQE_STATUS_EXTD_MASK 0xFFFF
  60. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  61. struct be_mcc_compl {
  62. u32 status; /* dword 0 */
  63. u32 tag0; /* dword 1 */
  64. u32 tag1; /* dword 2 */
  65. u32 flags; /* dword 3 */
  66. };
  67. /* When the async bit of mcc_compl is set, the last 4 bytes of
  68. * mcc_compl is interpreted as follows:
  69. */
  70. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  71. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  72. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  73. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  74. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  75. #define ASYNC_EVENT_CODE_GRP_5 0x5
  76. #define ASYNC_EVENT_QOS_SPEED 0x1
  77. #define ASYNC_EVENT_COS_PRIORITY 0x2
  78. #define ASYNC_EVENT_PVID_STATE 0x3
  79. struct be_async_event_trailer {
  80. u32 code;
  81. };
  82. enum {
  83. LINK_DOWN = 0x0,
  84. LINK_UP = 0x1
  85. };
  86. #define LINK_STATUS_MASK 0x1
  87. #define LOGICAL_LINK_STATUS_MASK 0x2
  88. /* When the event code of an async trailer is link-state, the mcc_compl
  89. * must be interpreted as follows
  90. */
  91. struct be_async_event_link_state {
  92. u8 physical_port;
  93. u8 port_link_status;
  94. u8 port_duplex;
  95. u8 port_speed;
  96. u8 port_fault;
  97. u8 rsvd0[7];
  98. struct be_async_event_trailer trailer;
  99. } __packed;
  100. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  101. * the mcc_compl must be interpreted as follows
  102. */
  103. struct be_async_event_grp5_qos_link_speed {
  104. u8 physical_port;
  105. u8 rsvd[5];
  106. u16 qos_link_speed;
  107. u32 event_tag;
  108. struct be_async_event_trailer trailer;
  109. } __packed;
  110. /* When the event code of an async trailer is GRP5 and event type is
  111. * CoS-Priority, the mcc_compl must be interpreted as follows
  112. */
  113. struct be_async_event_grp5_cos_priority {
  114. u8 physical_port;
  115. u8 available_priority_bmap;
  116. u8 reco_default_priority;
  117. u8 valid;
  118. u8 rsvd0;
  119. u8 event_tag;
  120. struct be_async_event_trailer trailer;
  121. } __packed;
  122. /* When the event code of an async trailer is GRP5 and event type is
  123. * PVID state, the mcc_compl must be interpreted as follows
  124. */
  125. struct be_async_event_grp5_pvid_state {
  126. u8 enabled;
  127. u8 rsvd0;
  128. u16 tag;
  129. u32 event_tag;
  130. u32 rsvd1;
  131. struct be_async_event_trailer trailer;
  132. } __packed;
  133. struct be_mcc_mailbox {
  134. struct be_mcc_wrb wrb;
  135. struct be_mcc_compl compl;
  136. };
  137. #define CMD_SUBSYSTEM_COMMON 0x1
  138. #define CMD_SUBSYSTEM_ETH 0x3
  139. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  140. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  141. #define OPCODE_COMMON_NTWK_MAC_SET 2
  142. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  143. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  144. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  145. #define OPCODE_COMMON_READ_FLASHROM 6
  146. #define OPCODE_COMMON_WRITE_FLASHROM 7
  147. #define OPCODE_COMMON_CQ_CREATE 12
  148. #define OPCODE_COMMON_EQ_CREATE 13
  149. #define OPCODE_COMMON_MCC_CREATE 21
  150. #define OPCODE_COMMON_SET_QOS 28
  151. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  152. #define OPCODE_COMMON_SEEPROM_READ 30
  153. #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
  154. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  155. #define OPCODE_COMMON_GET_FW_VERSION 35
  156. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  157. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  158. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  159. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  160. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  161. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  162. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  163. #define OPCODE_COMMON_MCC_DESTROY 53
  164. #define OPCODE_COMMON_CQ_DESTROY 54
  165. #define OPCODE_COMMON_EQ_DESTROY 55
  166. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  167. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  168. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  169. #define OPCODE_COMMON_FUNCTION_RESET 61
  170. #define OPCODE_COMMON_MANAGE_FAT 68
  171. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  172. #define OPCODE_COMMON_GET_BEACON_STATE 70
  173. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  174. #define OPCODE_COMMON_GET_PORT_NAME 77
  175. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  176. #define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
  177. #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
  178. #define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
  179. #define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
  180. #define OPCODE_COMMON_GET_MAC_LIST 147
  181. #define OPCODE_COMMON_SET_MAC_LIST 148
  182. #define OPCODE_COMMON_GET_HSW_CONFIG 152
  183. #define OPCODE_COMMON_GET_FUNC_CONFIG 160
  184. #define OPCODE_COMMON_GET_PROFILE_CONFIG 164
  185. #define OPCODE_COMMON_SET_PROFILE_CONFIG 165
  186. #define OPCODE_COMMON_SET_HSW_CONFIG 153
  187. #define OPCODE_COMMON_GET_FN_PRIVILEGES 170
  188. #define OPCODE_COMMON_READ_OBJECT 171
  189. #define OPCODE_COMMON_WRITE_OBJECT 172
  190. #define OPCODE_ETH_RSS_CONFIG 1
  191. #define OPCODE_ETH_ACPI_CONFIG 2
  192. #define OPCODE_ETH_PROMISCUOUS 3
  193. #define OPCODE_ETH_GET_STATISTICS 4
  194. #define OPCODE_ETH_TX_CREATE 7
  195. #define OPCODE_ETH_RX_CREATE 8
  196. #define OPCODE_ETH_TX_DESTROY 9
  197. #define OPCODE_ETH_RX_DESTROY 10
  198. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  199. #define OPCODE_ETH_GET_PPORT_STATS 18
  200. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  201. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  202. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  203. struct be_cmd_req_hdr {
  204. u8 opcode; /* dword 0 */
  205. u8 subsystem; /* dword 0 */
  206. u8 port_number; /* dword 0 */
  207. u8 domain; /* dword 0 */
  208. u32 timeout; /* dword 1 */
  209. u32 request_length; /* dword 2 */
  210. u8 version; /* dword 3 */
  211. u8 rsvd[3]; /* dword 3 */
  212. };
  213. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  214. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  215. struct be_cmd_resp_hdr {
  216. u8 opcode; /* dword 0 */
  217. u8 subsystem; /* dword 0 */
  218. u8 rsvd[2]; /* dword 0 */
  219. u8 status; /* dword 1 */
  220. u8 add_status; /* dword 1 */
  221. u8 rsvd1[2]; /* dword 1 */
  222. u32 response_length; /* dword 2 */
  223. u32 actual_resp_len; /* dword 3 */
  224. };
  225. struct phys_addr {
  226. u32 lo;
  227. u32 hi;
  228. };
  229. /**************************
  230. * BE Command definitions *
  231. **************************/
  232. /* Pseudo amap definition in which each bit of the actual structure is defined
  233. * as a byte: used to calculate offset/shift/mask of each field */
  234. struct amap_eq_context {
  235. u8 cidx[13]; /* dword 0*/
  236. u8 rsvd0[3]; /* dword 0*/
  237. u8 epidx[13]; /* dword 0*/
  238. u8 valid; /* dword 0*/
  239. u8 rsvd1; /* dword 0*/
  240. u8 size; /* dword 0*/
  241. u8 pidx[13]; /* dword 1*/
  242. u8 rsvd2[3]; /* dword 1*/
  243. u8 pd[10]; /* dword 1*/
  244. u8 count[3]; /* dword 1*/
  245. u8 solevent; /* dword 1*/
  246. u8 stalled; /* dword 1*/
  247. u8 armed; /* dword 1*/
  248. u8 rsvd3[4]; /* dword 2*/
  249. u8 func[8]; /* dword 2*/
  250. u8 rsvd4; /* dword 2*/
  251. u8 delaymult[10]; /* dword 2*/
  252. u8 rsvd5[2]; /* dword 2*/
  253. u8 phase[2]; /* dword 2*/
  254. u8 nodelay; /* dword 2*/
  255. u8 rsvd6[4]; /* dword 2*/
  256. u8 rsvd7[32]; /* dword 3*/
  257. } __packed;
  258. struct be_cmd_req_eq_create {
  259. struct be_cmd_req_hdr hdr;
  260. u16 num_pages; /* sword */
  261. u16 rsvd0; /* sword */
  262. u8 context[sizeof(struct amap_eq_context) / 8];
  263. struct phys_addr pages[8];
  264. } __packed;
  265. struct be_cmd_resp_eq_create {
  266. struct be_cmd_resp_hdr resp_hdr;
  267. u16 eq_id; /* sword */
  268. u16 rsvd0; /* sword */
  269. } __packed;
  270. /******************** Mac query ***************************/
  271. enum {
  272. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  273. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  274. MAC_ADDRESS_TYPE_PD = 0x2,
  275. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  276. };
  277. struct mac_addr {
  278. u16 size_of_struct;
  279. u8 addr[ETH_ALEN];
  280. } __packed;
  281. struct be_cmd_req_mac_query {
  282. struct be_cmd_req_hdr hdr;
  283. u8 type;
  284. u8 permanent;
  285. u16 if_id;
  286. u32 pmac_id;
  287. } __packed;
  288. struct be_cmd_resp_mac_query {
  289. struct be_cmd_resp_hdr hdr;
  290. struct mac_addr mac;
  291. };
  292. /******************** PMac Add ***************************/
  293. struct be_cmd_req_pmac_add {
  294. struct be_cmd_req_hdr hdr;
  295. u32 if_id;
  296. u8 mac_address[ETH_ALEN];
  297. u8 rsvd0[2];
  298. } __packed;
  299. struct be_cmd_resp_pmac_add {
  300. struct be_cmd_resp_hdr hdr;
  301. u32 pmac_id;
  302. };
  303. /******************** PMac Del ***************************/
  304. struct be_cmd_req_pmac_del {
  305. struct be_cmd_req_hdr hdr;
  306. u32 if_id;
  307. u32 pmac_id;
  308. };
  309. /******************** Create CQ ***************************/
  310. /* Pseudo amap definition in which each bit of the actual structure is defined
  311. * as a byte: used to calculate offset/shift/mask of each field */
  312. struct amap_cq_context_be {
  313. u8 cidx[11]; /* dword 0*/
  314. u8 rsvd0; /* dword 0*/
  315. u8 coalescwm[2]; /* dword 0*/
  316. u8 nodelay; /* dword 0*/
  317. u8 epidx[11]; /* dword 0*/
  318. u8 rsvd1; /* dword 0*/
  319. u8 count[2]; /* dword 0*/
  320. u8 valid; /* dword 0*/
  321. u8 solevent; /* dword 0*/
  322. u8 eventable; /* dword 0*/
  323. u8 pidx[11]; /* dword 1*/
  324. u8 rsvd2; /* dword 1*/
  325. u8 pd[10]; /* dword 1*/
  326. u8 eqid[8]; /* dword 1*/
  327. u8 stalled; /* dword 1*/
  328. u8 armed; /* dword 1*/
  329. u8 rsvd3[4]; /* dword 2*/
  330. u8 func[8]; /* dword 2*/
  331. u8 rsvd4[20]; /* dword 2*/
  332. u8 rsvd5[32]; /* dword 3*/
  333. } __packed;
  334. struct amap_cq_context_lancer {
  335. u8 rsvd0[12]; /* dword 0*/
  336. u8 coalescwm[2]; /* dword 0*/
  337. u8 nodelay; /* dword 0*/
  338. u8 rsvd1[12]; /* dword 0*/
  339. u8 count[2]; /* dword 0*/
  340. u8 valid; /* dword 0*/
  341. u8 rsvd2; /* dword 0*/
  342. u8 eventable; /* dword 0*/
  343. u8 eqid[16]; /* dword 1*/
  344. u8 rsvd3[15]; /* dword 1*/
  345. u8 armed; /* dword 1*/
  346. u8 rsvd4[32]; /* dword 2*/
  347. u8 rsvd5[32]; /* dword 3*/
  348. } __packed;
  349. struct be_cmd_req_cq_create {
  350. struct be_cmd_req_hdr hdr;
  351. u16 num_pages;
  352. u8 page_size;
  353. u8 rsvd0;
  354. u8 context[sizeof(struct amap_cq_context_be) / 8];
  355. struct phys_addr pages[8];
  356. } __packed;
  357. struct be_cmd_resp_cq_create {
  358. struct be_cmd_resp_hdr hdr;
  359. u16 cq_id;
  360. u16 rsvd0;
  361. } __packed;
  362. struct be_cmd_req_get_fat {
  363. struct be_cmd_req_hdr hdr;
  364. u32 fat_operation;
  365. u32 read_log_offset;
  366. u32 read_log_length;
  367. u32 data_buffer_size;
  368. u32 data_buffer[1];
  369. } __packed;
  370. struct be_cmd_resp_get_fat {
  371. struct be_cmd_resp_hdr hdr;
  372. u32 log_size;
  373. u32 read_log_length;
  374. u32 rsvd[2];
  375. u32 data_buffer[1];
  376. } __packed;
  377. /******************** Create MCCQ ***************************/
  378. /* Pseudo amap definition in which each bit of the actual structure is defined
  379. * as a byte: used to calculate offset/shift/mask of each field */
  380. struct amap_mcc_context_be {
  381. u8 con_index[14];
  382. u8 rsvd0[2];
  383. u8 ring_size[4];
  384. u8 fetch_wrb;
  385. u8 fetch_r2t;
  386. u8 cq_id[10];
  387. u8 prod_index[14];
  388. u8 fid[8];
  389. u8 pdid[9];
  390. u8 valid;
  391. u8 rsvd1[32];
  392. u8 rsvd2[32];
  393. } __packed;
  394. struct amap_mcc_context_lancer {
  395. u8 async_cq_id[16];
  396. u8 ring_size[4];
  397. u8 rsvd0[12];
  398. u8 rsvd1[31];
  399. u8 valid;
  400. u8 async_cq_valid[1];
  401. u8 rsvd2[31];
  402. u8 rsvd3[32];
  403. } __packed;
  404. struct be_cmd_req_mcc_create {
  405. struct be_cmd_req_hdr hdr;
  406. u16 num_pages;
  407. u16 cq_id;
  408. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  409. struct phys_addr pages[8];
  410. } __packed;
  411. struct be_cmd_req_mcc_ext_create {
  412. struct be_cmd_req_hdr hdr;
  413. u16 num_pages;
  414. u16 cq_id;
  415. u32 async_event_bitmap[1];
  416. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  417. struct phys_addr pages[8];
  418. } __packed;
  419. struct be_cmd_resp_mcc_create {
  420. struct be_cmd_resp_hdr hdr;
  421. u16 id;
  422. u16 rsvd0;
  423. } __packed;
  424. /******************** Create TxQ ***************************/
  425. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  426. #define BE_ULP1_NUM 1
  427. /* Pseudo amap definition in which each bit of the actual structure is defined
  428. * as a byte: used to calculate offset/shift/mask of each field */
  429. struct amap_tx_context {
  430. u8 if_id[16]; /* dword 0 */
  431. u8 tx_ring_size[4]; /* dword 0 */
  432. u8 rsvd1[26]; /* dword 0 */
  433. u8 pci_func_id[8]; /* dword 1 */
  434. u8 rsvd2[9]; /* dword 1 */
  435. u8 ctx_valid; /* dword 1 */
  436. u8 cq_id_send[16]; /* dword 2 */
  437. u8 rsvd3[16]; /* dword 2 */
  438. u8 rsvd4[32]; /* dword 3 */
  439. u8 rsvd5[32]; /* dword 4 */
  440. u8 rsvd6[32]; /* dword 5 */
  441. u8 rsvd7[32]; /* dword 6 */
  442. u8 rsvd8[32]; /* dword 7 */
  443. u8 rsvd9[32]; /* dword 8 */
  444. u8 rsvd10[32]; /* dword 9 */
  445. u8 rsvd11[32]; /* dword 10 */
  446. u8 rsvd12[32]; /* dword 11 */
  447. u8 rsvd13[32]; /* dword 12 */
  448. u8 rsvd14[32]; /* dword 13 */
  449. u8 rsvd15[32]; /* dword 14 */
  450. u8 rsvd16[32]; /* dword 15 */
  451. } __packed;
  452. struct be_cmd_req_eth_tx_create {
  453. struct be_cmd_req_hdr hdr;
  454. u8 num_pages;
  455. u8 ulp_num;
  456. u8 type;
  457. u8 bound_port;
  458. u8 context[sizeof(struct amap_tx_context) / 8];
  459. struct phys_addr pages[8];
  460. } __packed;
  461. struct be_cmd_resp_eth_tx_create {
  462. struct be_cmd_resp_hdr hdr;
  463. u16 cid;
  464. u16 rsvd0;
  465. } __packed;
  466. /******************** Create RxQ ***************************/
  467. struct be_cmd_req_eth_rx_create {
  468. struct be_cmd_req_hdr hdr;
  469. u16 cq_id;
  470. u8 frag_size;
  471. u8 num_pages;
  472. struct phys_addr pages[2];
  473. u32 interface_id;
  474. u16 max_frame_size;
  475. u16 rsvd0;
  476. u32 rss_queue;
  477. } __packed;
  478. struct be_cmd_resp_eth_rx_create {
  479. struct be_cmd_resp_hdr hdr;
  480. u16 id;
  481. u8 rss_id;
  482. u8 rsvd0;
  483. } __packed;
  484. /******************** Q Destroy ***************************/
  485. /* Type of Queue to be destroyed */
  486. enum {
  487. QTYPE_EQ = 1,
  488. QTYPE_CQ,
  489. QTYPE_TXQ,
  490. QTYPE_RXQ,
  491. QTYPE_MCCQ
  492. };
  493. struct be_cmd_req_q_destroy {
  494. struct be_cmd_req_hdr hdr;
  495. u16 id;
  496. u16 bypass_flush; /* valid only for rx q destroy */
  497. } __packed;
  498. /************ I/f Create (it's actually I/f Config Create)**********/
  499. /* Capability flags for the i/f */
  500. enum be_if_flags {
  501. BE_IF_FLAGS_RSS = 0x4,
  502. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  503. BE_IF_FLAGS_BROADCAST = 0x10,
  504. BE_IF_FLAGS_UNTAGGED = 0x20,
  505. BE_IF_FLAGS_ULP = 0x40,
  506. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  507. BE_IF_FLAGS_VLAN = 0x100,
  508. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  509. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  510. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
  511. BE_IF_FLAGS_MULTICAST = 0x1000
  512. };
  513. /* An RX interface is an object with one or more MAC addresses and
  514. * filtering capabilities. */
  515. struct be_cmd_req_if_create {
  516. struct be_cmd_req_hdr hdr;
  517. u32 version; /* ignore currently */
  518. u32 capability_flags;
  519. u32 enable_flags;
  520. u8 mac_addr[ETH_ALEN];
  521. u8 rsvd0;
  522. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  523. u32 vlan_tag; /* not used currently */
  524. } __packed;
  525. struct be_cmd_resp_if_create {
  526. struct be_cmd_resp_hdr hdr;
  527. u32 interface_id;
  528. u32 pmac_id;
  529. };
  530. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  531. struct be_cmd_req_if_destroy {
  532. struct be_cmd_req_hdr hdr;
  533. u32 interface_id;
  534. };
  535. /*************** HW Stats Get **********************************/
  536. struct be_port_rxf_stats_v0 {
  537. u32 rx_bytes_lsd; /* dword 0*/
  538. u32 rx_bytes_msd; /* dword 1*/
  539. u32 rx_total_frames; /* dword 2*/
  540. u32 rx_unicast_frames; /* dword 3*/
  541. u32 rx_multicast_frames; /* dword 4*/
  542. u32 rx_broadcast_frames; /* dword 5*/
  543. u32 rx_crc_errors; /* dword 6*/
  544. u32 rx_alignment_symbol_errors; /* dword 7*/
  545. u32 rx_pause_frames; /* dword 8*/
  546. u32 rx_control_frames; /* dword 9*/
  547. u32 rx_in_range_errors; /* dword 10*/
  548. u32 rx_out_range_errors; /* dword 11*/
  549. u32 rx_frame_too_long; /* dword 12*/
  550. u32 rx_address_mismatch_drops; /* dword 13*/
  551. u32 rx_vlan_mismatch_drops; /* dword 14*/
  552. u32 rx_dropped_too_small; /* dword 15*/
  553. u32 rx_dropped_too_short; /* dword 16*/
  554. u32 rx_dropped_header_too_small; /* dword 17*/
  555. u32 rx_dropped_tcp_length; /* dword 18*/
  556. u32 rx_dropped_runt; /* dword 19*/
  557. u32 rx_64_byte_packets; /* dword 20*/
  558. u32 rx_65_127_byte_packets; /* dword 21*/
  559. u32 rx_128_256_byte_packets; /* dword 22*/
  560. u32 rx_256_511_byte_packets; /* dword 23*/
  561. u32 rx_512_1023_byte_packets; /* dword 24*/
  562. u32 rx_1024_1518_byte_packets; /* dword 25*/
  563. u32 rx_1519_2047_byte_packets; /* dword 26*/
  564. u32 rx_2048_4095_byte_packets; /* dword 27*/
  565. u32 rx_4096_8191_byte_packets; /* dword 28*/
  566. u32 rx_8192_9216_byte_packets; /* dword 29*/
  567. u32 rx_ip_checksum_errs; /* dword 30*/
  568. u32 rx_tcp_checksum_errs; /* dword 31*/
  569. u32 rx_udp_checksum_errs; /* dword 32*/
  570. u32 rx_non_rss_packets; /* dword 33*/
  571. u32 rx_ipv4_packets; /* dword 34*/
  572. u32 rx_ipv6_packets; /* dword 35*/
  573. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  574. u32 rx_ipv4_bytes_msd; /* dword 37*/
  575. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  576. u32 rx_ipv6_bytes_msd; /* dword 39*/
  577. u32 rx_chute1_packets; /* dword 40*/
  578. u32 rx_chute2_packets; /* dword 41*/
  579. u32 rx_chute3_packets; /* dword 42*/
  580. u32 rx_management_packets; /* dword 43*/
  581. u32 rx_switched_unicast_packets; /* dword 44*/
  582. u32 rx_switched_multicast_packets; /* dword 45*/
  583. u32 rx_switched_broadcast_packets; /* dword 46*/
  584. u32 tx_bytes_lsd; /* dword 47*/
  585. u32 tx_bytes_msd; /* dword 48*/
  586. u32 tx_unicastframes; /* dword 49*/
  587. u32 tx_multicastframes; /* dword 50*/
  588. u32 tx_broadcastframes; /* dword 51*/
  589. u32 tx_pauseframes; /* dword 52*/
  590. u32 tx_controlframes; /* dword 53*/
  591. u32 tx_64_byte_packets; /* dword 54*/
  592. u32 tx_65_127_byte_packets; /* dword 55*/
  593. u32 tx_128_256_byte_packets; /* dword 56*/
  594. u32 tx_256_511_byte_packets; /* dword 57*/
  595. u32 tx_512_1023_byte_packets; /* dword 58*/
  596. u32 tx_1024_1518_byte_packets; /* dword 59*/
  597. u32 tx_1519_2047_byte_packets; /* dword 60*/
  598. u32 tx_2048_4095_byte_packets; /* dword 61*/
  599. u32 tx_4096_8191_byte_packets; /* dword 62*/
  600. u32 tx_8192_9216_byte_packets; /* dword 63*/
  601. u32 rx_fifo_overflow; /* dword 64*/
  602. u32 rx_input_fifo_overflow; /* dword 65*/
  603. };
  604. struct be_rxf_stats_v0 {
  605. struct be_port_rxf_stats_v0 port[2];
  606. u32 rx_drops_no_pbuf; /* dword 132*/
  607. u32 rx_drops_no_txpb; /* dword 133*/
  608. u32 rx_drops_no_erx_descr; /* dword 134*/
  609. u32 rx_drops_no_tpre_descr; /* dword 135*/
  610. u32 management_rx_port_packets; /* dword 136*/
  611. u32 management_rx_port_bytes; /* dword 137*/
  612. u32 management_rx_port_pause_frames; /* dword 138*/
  613. u32 management_rx_port_errors; /* dword 139*/
  614. u32 management_tx_port_packets; /* dword 140*/
  615. u32 management_tx_port_bytes; /* dword 141*/
  616. u32 management_tx_port_pause; /* dword 142*/
  617. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  618. u32 rx_drops_too_many_frags; /* dword 144*/
  619. u32 rx_drops_invalid_ring; /* dword 145*/
  620. u32 forwarded_packets; /* dword 146*/
  621. u32 rx_drops_mtu; /* dword 147*/
  622. u32 rsvd0[7];
  623. u32 port0_jabber_events;
  624. u32 port1_jabber_events;
  625. u32 rsvd1[6];
  626. };
  627. struct be_erx_stats_v0 {
  628. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  629. u32 rsvd[4];
  630. };
  631. struct be_pmem_stats {
  632. u32 eth_red_drops;
  633. u32 rsvd[5];
  634. };
  635. struct be_hw_stats_v0 {
  636. struct be_rxf_stats_v0 rxf;
  637. u32 rsvd[48];
  638. struct be_erx_stats_v0 erx;
  639. struct be_pmem_stats pmem;
  640. };
  641. struct be_cmd_req_get_stats_v0 {
  642. struct be_cmd_req_hdr hdr;
  643. u8 rsvd[sizeof(struct be_hw_stats_v0)];
  644. };
  645. struct be_cmd_resp_get_stats_v0 {
  646. struct be_cmd_resp_hdr hdr;
  647. struct be_hw_stats_v0 hw_stats;
  648. };
  649. struct lancer_pport_stats {
  650. u32 tx_packets_lo;
  651. u32 tx_packets_hi;
  652. u32 tx_unicast_packets_lo;
  653. u32 tx_unicast_packets_hi;
  654. u32 tx_multicast_packets_lo;
  655. u32 tx_multicast_packets_hi;
  656. u32 tx_broadcast_packets_lo;
  657. u32 tx_broadcast_packets_hi;
  658. u32 tx_bytes_lo;
  659. u32 tx_bytes_hi;
  660. u32 tx_unicast_bytes_lo;
  661. u32 tx_unicast_bytes_hi;
  662. u32 tx_multicast_bytes_lo;
  663. u32 tx_multicast_bytes_hi;
  664. u32 tx_broadcast_bytes_lo;
  665. u32 tx_broadcast_bytes_hi;
  666. u32 tx_discards_lo;
  667. u32 tx_discards_hi;
  668. u32 tx_errors_lo;
  669. u32 tx_errors_hi;
  670. u32 tx_pause_frames_lo;
  671. u32 tx_pause_frames_hi;
  672. u32 tx_pause_on_frames_lo;
  673. u32 tx_pause_on_frames_hi;
  674. u32 tx_pause_off_frames_lo;
  675. u32 tx_pause_off_frames_hi;
  676. u32 tx_internal_mac_errors_lo;
  677. u32 tx_internal_mac_errors_hi;
  678. u32 tx_control_frames_lo;
  679. u32 tx_control_frames_hi;
  680. u32 tx_packets_64_bytes_lo;
  681. u32 tx_packets_64_bytes_hi;
  682. u32 tx_packets_65_to_127_bytes_lo;
  683. u32 tx_packets_65_to_127_bytes_hi;
  684. u32 tx_packets_128_to_255_bytes_lo;
  685. u32 tx_packets_128_to_255_bytes_hi;
  686. u32 tx_packets_256_to_511_bytes_lo;
  687. u32 tx_packets_256_to_511_bytes_hi;
  688. u32 tx_packets_512_to_1023_bytes_lo;
  689. u32 tx_packets_512_to_1023_bytes_hi;
  690. u32 tx_packets_1024_to_1518_bytes_lo;
  691. u32 tx_packets_1024_to_1518_bytes_hi;
  692. u32 tx_packets_1519_to_2047_bytes_lo;
  693. u32 tx_packets_1519_to_2047_bytes_hi;
  694. u32 tx_packets_2048_to_4095_bytes_lo;
  695. u32 tx_packets_2048_to_4095_bytes_hi;
  696. u32 tx_packets_4096_to_8191_bytes_lo;
  697. u32 tx_packets_4096_to_8191_bytes_hi;
  698. u32 tx_packets_8192_to_9216_bytes_lo;
  699. u32 tx_packets_8192_to_9216_bytes_hi;
  700. u32 tx_lso_packets_lo;
  701. u32 tx_lso_packets_hi;
  702. u32 rx_packets_lo;
  703. u32 rx_packets_hi;
  704. u32 rx_unicast_packets_lo;
  705. u32 rx_unicast_packets_hi;
  706. u32 rx_multicast_packets_lo;
  707. u32 rx_multicast_packets_hi;
  708. u32 rx_broadcast_packets_lo;
  709. u32 rx_broadcast_packets_hi;
  710. u32 rx_bytes_lo;
  711. u32 rx_bytes_hi;
  712. u32 rx_unicast_bytes_lo;
  713. u32 rx_unicast_bytes_hi;
  714. u32 rx_multicast_bytes_lo;
  715. u32 rx_multicast_bytes_hi;
  716. u32 rx_broadcast_bytes_lo;
  717. u32 rx_broadcast_bytes_hi;
  718. u32 rx_unknown_protos;
  719. u32 rsvd_69; /* Word 69 is reserved */
  720. u32 rx_discards_lo;
  721. u32 rx_discards_hi;
  722. u32 rx_errors_lo;
  723. u32 rx_errors_hi;
  724. u32 rx_crc_errors_lo;
  725. u32 rx_crc_errors_hi;
  726. u32 rx_alignment_errors_lo;
  727. u32 rx_alignment_errors_hi;
  728. u32 rx_symbol_errors_lo;
  729. u32 rx_symbol_errors_hi;
  730. u32 rx_pause_frames_lo;
  731. u32 rx_pause_frames_hi;
  732. u32 rx_pause_on_frames_lo;
  733. u32 rx_pause_on_frames_hi;
  734. u32 rx_pause_off_frames_lo;
  735. u32 rx_pause_off_frames_hi;
  736. u32 rx_frames_too_long_lo;
  737. u32 rx_frames_too_long_hi;
  738. u32 rx_internal_mac_errors_lo;
  739. u32 rx_internal_mac_errors_hi;
  740. u32 rx_undersize_packets;
  741. u32 rx_oversize_packets;
  742. u32 rx_fragment_packets;
  743. u32 rx_jabbers;
  744. u32 rx_control_frames_lo;
  745. u32 rx_control_frames_hi;
  746. u32 rx_control_frames_unknown_opcode_lo;
  747. u32 rx_control_frames_unknown_opcode_hi;
  748. u32 rx_in_range_errors;
  749. u32 rx_out_of_range_errors;
  750. u32 rx_address_mismatch_drops;
  751. u32 rx_vlan_mismatch_drops;
  752. u32 rx_dropped_too_small;
  753. u32 rx_dropped_too_short;
  754. u32 rx_dropped_header_too_small;
  755. u32 rx_dropped_invalid_tcp_length;
  756. u32 rx_dropped_runt;
  757. u32 rx_ip_checksum_errors;
  758. u32 rx_tcp_checksum_errors;
  759. u32 rx_udp_checksum_errors;
  760. u32 rx_non_rss_packets;
  761. u32 rsvd_111;
  762. u32 rx_ipv4_packets_lo;
  763. u32 rx_ipv4_packets_hi;
  764. u32 rx_ipv6_packets_lo;
  765. u32 rx_ipv6_packets_hi;
  766. u32 rx_ipv4_bytes_lo;
  767. u32 rx_ipv4_bytes_hi;
  768. u32 rx_ipv6_bytes_lo;
  769. u32 rx_ipv6_bytes_hi;
  770. u32 rx_nic_packets_lo;
  771. u32 rx_nic_packets_hi;
  772. u32 rx_tcp_packets_lo;
  773. u32 rx_tcp_packets_hi;
  774. u32 rx_iscsi_packets_lo;
  775. u32 rx_iscsi_packets_hi;
  776. u32 rx_management_packets_lo;
  777. u32 rx_management_packets_hi;
  778. u32 rx_switched_unicast_packets_lo;
  779. u32 rx_switched_unicast_packets_hi;
  780. u32 rx_switched_multicast_packets_lo;
  781. u32 rx_switched_multicast_packets_hi;
  782. u32 rx_switched_broadcast_packets_lo;
  783. u32 rx_switched_broadcast_packets_hi;
  784. u32 num_forwards_lo;
  785. u32 num_forwards_hi;
  786. u32 rx_fifo_overflow;
  787. u32 rx_input_fifo_overflow;
  788. u32 rx_drops_too_many_frags_lo;
  789. u32 rx_drops_too_many_frags_hi;
  790. u32 rx_drops_invalid_queue;
  791. u32 rsvd_141;
  792. u32 rx_drops_mtu_lo;
  793. u32 rx_drops_mtu_hi;
  794. u32 rx_packets_64_bytes_lo;
  795. u32 rx_packets_64_bytes_hi;
  796. u32 rx_packets_65_to_127_bytes_lo;
  797. u32 rx_packets_65_to_127_bytes_hi;
  798. u32 rx_packets_128_to_255_bytes_lo;
  799. u32 rx_packets_128_to_255_bytes_hi;
  800. u32 rx_packets_256_to_511_bytes_lo;
  801. u32 rx_packets_256_to_511_bytes_hi;
  802. u32 rx_packets_512_to_1023_bytes_lo;
  803. u32 rx_packets_512_to_1023_bytes_hi;
  804. u32 rx_packets_1024_to_1518_bytes_lo;
  805. u32 rx_packets_1024_to_1518_bytes_hi;
  806. u32 rx_packets_1519_to_2047_bytes_lo;
  807. u32 rx_packets_1519_to_2047_bytes_hi;
  808. u32 rx_packets_2048_to_4095_bytes_lo;
  809. u32 rx_packets_2048_to_4095_bytes_hi;
  810. u32 rx_packets_4096_to_8191_bytes_lo;
  811. u32 rx_packets_4096_to_8191_bytes_hi;
  812. u32 rx_packets_8192_to_9216_bytes_lo;
  813. u32 rx_packets_8192_to_9216_bytes_hi;
  814. };
  815. struct pport_stats_params {
  816. u16 pport_num;
  817. u8 rsvd;
  818. u8 reset_stats;
  819. };
  820. struct lancer_cmd_req_pport_stats {
  821. struct be_cmd_req_hdr hdr;
  822. union {
  823. struct pport_stats_params params;
  824. u8 rsvd[sizeof(struct lancer_pport_stats)];
  825. } cmd_params;
  826. };
  827. struct lancer_cmd_resp_pport_stats {
  828. struct be_cmd_resp_hdr hdr;
  829. struct lancer_pport_stats pport_stats;
  830. };
  831. static inline struct lancer_pport_stats*
  832. pport_stats_from_cmd(struct be_adapter *adapter)
  833. {
  834. struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
  835. return &cmd->pport_stats;
  836. }
  837. struct be_cmd_req_get_cntl_addnl_attribs {
  838. struct be_cmd_req_hdr hdr;
  839. u8 rsvd[8];
  840. };
  841. struct be_cmd_resp_get_cntl_addnl_attribs {
  842. struct be_cmd_resp_hdr hdr;
  843. u16 ipl_file_number;
  844. u8 ipl_file_version;
  845. u8 rsvd0;
  846. u8 on_die_temperature; /* in degrees centigrade*/
  847. u8 rsvd1[3];
  848. };
  849. struct be_cmd_req_vlan_config {
  850. struct be_cmd_req_hdr hdr;
  851. u8 interface_id;
  852. u8 promiscuous;
  853. u8 untagged;
  854. u8 num_vlan;
  855. u16 normal_vlan[64];
  856. } __packed;
  857. /******************* RX FILTER ******************************/
  858. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  859. struct macaddr {
  860. u8 byte[ETH_ALEN];
  861. };
  862. struct be_cmd_req_rx_filter {
  863. struct be_cmd_req_hdr hdr;
  864. u32 global_flags_mask;
  865. u32 global_flags;
  866. u32 if_flags_mask;
  867. u32 if_flags;
  868. u32 if_id;
  869. u32 mcast_num;
  870. struct macaddr mcast_mac[BE_MAX_MC];
  871. };
  872. /******************** Link Status Query *******************/
  873. struct be_cmd_req_link_status {
  874. struct be_cmd_req_hdr hdr;
  875. u32 rsvd;
  876. };
  877. enum {
  878. PHY_LINK_DUPLEX_NONE = 0x0,
  879. PHY_LINK_DUPLEX_HALF = 0x1,
  880. PHY_LINK_DUPLEX_FULL = 0x2
  881. };
  882. enum {
  883. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  884. PHY_LINK_SPEED_10MBPS = 0x1,
  885. PHY_LINK_SPEED_100MBPS = 0x2,
  886. PHY_LINK_SPEED_1GBPS = 0x3,
  887. PHY_LINK_SPEED_10GBPS = 0x4
  888. };
  889. struct be_cmd_resp_link_status {
  890. struct be_cmd_resp_hdr hdr;
  891. u8 physical_port;
  892. u8 mac_duplex;
  893. u8 mac_speed;
  894. u8 mac_fault;
  895. u8 mgmt_mac_duplex;
  896. u8 mgmt_mac_speed;
  897. u16 link_speed;
  898. u8 logical_link_status;
  899. u8 rsvd1[3];
  900. } __packed;
  901. /******************** Port Identification ***************************/
  902. /* Identifies the type of port attached to NIC */
  903. struct be_cmd_req_port_type {
  904. struct be_cmd_req_hdr hdr;
  905. u32 page_num;
  906. u32 port;
  907. };
  908. enum {
  909. TR_PAGE_A0 = 0xa0,
  910. TR_PAGE_A2 = 0xa2
  911. };
  912. struct be_cmd_resp_port_type {
  913. struct be_cmd_resp_hdr hdr;
  914. u32 page_num;
  915. u32 port;
  916. struct data {
  917. u8 identifier;
  918. u8 identifier_ext;
  919. u8 connector;
  920. u8 transceiver[8];
  921. u8 rsvd0[3];
  922. u8 length_km;
  923. u8 length_hm;
  924. u8 length_om1;
  925. u8 length_om2;
  926. u8 length_cu;
  927. u8 length_cu_m;
  928. u8 vendor_name[16];
  929. u8 rsvd;
  930. u8 vendor_oui[3];
  931. u8 vendor_pn[16];
  932. u8 vendor_rev[4];
  933. } data;
  934. };
  935. /******************** Get FW Version *******************/
  936. struct be_cmd_req_get_fw_version {
  937. struct be_cmd_req_hdr hdr;
  938. u8 rsvd0[FW_VER_LEN];
  939. u8 rsvd1[FW_VER_LEN];
  940. } __packed;
  941. struct be_cmd_resp_get_fw_version {
  942. struct be_cmd_resp_hdr hdr;
  943. u8 firmware_version_string[FW_VER_LEN];
  944. u8 fw_on_flash_version_string[FW_VER_LEN];
  945. } __packed;
  946. /******************** Set Flow Contrl *******************/
  947. struct be_cmd_req_set_flow_control {
  948. struct be_cmd_req_hdr hdr;
  949. u16 tx_flow_control;
  950. u16 rx_flow_control;
  951. } __packed;
  952. /******************** Get Flow Contrl *******************/
  953. struct be_cmd_req_get_flow_control {
  954. struct be_cmd_req_hdr hdr;
  955. u32 rsvd;
  956. };
  957. struct be_cmd_resp_get_flow_control {
  958. struct be_cmd_resp_hdr hdr;
  959. u16 tx_flow_control;
  960. u16 rx_flow_control;
  961. } __packed;
  962. /******************** Modify EQ Delay *******************/
  963. struct be_cmd_req_modify_eq_delay {
  964. struct be_cmd_req_hdr hdr;
  965. u32 num_eq;
  966. struct {
  967. u32 eq_id;
  968. u32 phase;
  969. u32 delay_multiplier;
  970. } delay[8];
  971. } __packed;
  972. struct be_cmd_resp_modify_eq_delay {
  973. struct be_cmd_resp_hdr hdr;
  974. u32 rsvd0;
  975. } __packed;
  976. /******************** Get FW Config *******************/
  977. #define BE_FUNCTION_CAPS_RSS 0x2
  978. /* The HW can come up in either of the following multi-channel modes
  979. * based on the skew/IPL.
  980. */
  981. #define RDMA_ENABLED 0x4
  982. #define FLEX10_MODE 0x400
  983. #define VNIC_MODE 0x20000
  984. #define UMC_ENABLED 0x1000000
  985. struct be_cmd_req_query_fw_cfg {
  986. struct be_cmd_req_hdr hdr;
  987. u32 rsvd[31];
  988. };
  989. struct be_cmd_resp_query_fw_cfg {
  990. struct be_cmd_resp_hdr hdr;
  991. u32 be_config_number;
  992. u32 asic_revision;
  993. u32 phys_port;
  994. u32 function_mode;
  995. u32 rsvd[26];
  996. u32 function_caps;
  997. };
  998. /******************** RSS Config ****************************************/
  999. /* RSS type Input parameters used to compute RX hash
  1000. * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
  1001. * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
  1002. * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
  1003. * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
  1004. * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
  1005. * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
  1006. *
  1007. * When multiple RSS types are enabled, HW picks the best hash policy
  1008. * based on the type of the received packet.
  1009. */
  1010. #define RSS_ENABLE_NONE 0x0
  1011. #define RSS_ENABLE_IPV4 0x1
  1012. #define RSS_ENABLE_TCP_IPV4 0x2
  1013. #define RSS_ENABLE_IPV6 0x4
  1014. #define RSS_ENABLE_TCP_IPV6 0x8
  1015. #define RSS_ENABLE_UDP_IPV4 0x10
  1016. #define RSS_ENABLE_UDP_IPV6 0x20
  1017. struct be_cmd_req_rss_config {
  1018. struct be_cmd_req_hdr hdr;
  1019. u32 if_id;
  1020. u16 enable_rss;
  1021. u16 cpu_table_size_log2;
  1022. u32 hash[10];
  1023. u8 cpu_table[128];
  1024. u8 flush;
  1025. u8 rsvd0[3];
  1026. };
  1027. /******************** Port Beacon ***************************/
  1028. #define BEACON_STATE_ENABLED 0x1
  1029. #define BEACON_STATE_DISABLED 0x0
  1030. struct be_cmd_req_enable_disable_beacon {
  1031. struct be_cmd_req_hdr hdr;
  1032. u8 port_num;
  1033. u8 beacon_state;
  1034. u8 beacon_duration;
  1035. u8 status_duration;
  1036. } __packed;
  1037. struct be_cmd_resp_enable_disable_beacon {
  1038. struct be_cmd_resp_hdr resp_hdr;
  1039. u32 rsvd0;
  1040. } __packed;
  1041. struct be_cmd_req_get_beacon_state {
  1042. struct be_cmd_req_hdr hdr;
  1043. u8 port_num;
  1044. u8 rsvd0;
  1045. u16 rsvd1;
  1046. } __packed;
  1047. struct be_cmd_resp_get_beacon_state {
  1048. struct be_cmd_resp_hdr resp_hdr;
  1049. u8 beacon_state;
  1050. u8 rsvd0[3];
  1051. } __packed;
  1052. /****************** Firmware Flash ******************/
  1053. struct flashrom_params {
  1054. u32 op_code;
  1055. u32 op_type;
  1056. u32 data_buf_size;
  1057. u32 offset;
  1058. u8 data_buf[4];
  1059. };
  1060. struct be_cmd_write_flashrom {
  1061. struct be_cmd_req_hdr hdr;
  1062. struct flashrom_params params;
  1063. };
  1064. /**************** Lancer Firmware Flash ************/
  1065. struct amap_lancer_write_obj_context {
  1066. u8 write_length[24];
  1067. u8 reserved1[7];
  1068. u8 eof;
  1069. } __packed;
  1070. struct lancer_cmd_req_write_object {
  1071. struct be_cmd_req_hdr hdr;
  1072. u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
  1073. u32 write_offset;
  1074. u8 object_name[104];
  1075. u32 descriptor_count;
  1076. u32 buf_len;
  1077. u32 addr_low;
  1078. u32 addr_high;
  1079. };
  1080. #define LANCER_NO_RESET_NEEDED 0x00
  1081. #define LANCER_FW_RESET_NEEDED 0x02
  1082. struct lancer_cmd_resp_write_object {
  1083. u8 opcode;
  1084. u8 subsystem;
  1085. u8 rsvd1[2];
  1086. u8 status;
  1087. u8 additional_status;
  1088. u8 rsvd2[2];
  1089. u32 resp_len;
  1090. u32 actual_resp_len;
  1091. u32 actual_write_len;
  1092. u8 change_status;
  1093. u8 rsvd3[3];
  1094. };
  1095. /************************ Lancer Read FW info **************/
  1096. #define LANCER_READ_FILE_CHUNK (32*1024)
  1097. #define LANCER_READ_FILE_EOF_MASK 0x80000000
  1098. #define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
  1099. #define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
  1100. #define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
  1101. struct lancer_cmd_req_read_object {
  1102. struct be_cmd_req_hdr hdr;
  1103. u32 desired_read_len;
  1104. u32 read_offset;
  1105. u8 object_name[104];
  1106. u32 descriptor_count;
  1107. u32 buf_len;
  1108. u32 addr_low;
  1109. u32 addr_high;
  1110. };
  1111. struct lancer_cmd_resp_read_object {
  1112. u8 opcode;
  1113. u8 subsystem;
  1114. u8 rsvd1[2];
  1115. u8 status;
  1116. u8 additional_status;
  1117. u8 rsvd2[2];
  1118. u32 resp_len;
  1119. u32 actual_resp_len;
  1120. u32 actual_read_len;
  1121. u32 eof;
  1122. };
  1123. /************************ WOL *******************************/
  1124. struct be_cmd_req_acpi_wol_magic_config{
  1125. struct be_cmd_req_hdr hdr;
  1126. u32 rsvd0[145];
  1127. u8 magic_mac[6];
  1128. u8 rsvd2[2];
  1129. } __packed;
  1130. struct be_cmd_req_acpi_wol_magic_config_v1 {
  1131. struct be_cmd_req_hdr hdr;
  1132. u8 rsvd0[2];
  1133. u8 query_options;
  1134. u8 rsvd1[5];
  1135. u32 rsvd2[288];
  1136. u8 magic_mac[6];
  1137. u8 rsvd3[22];
  1138. } __packed;
  1139. struct be_cmd_resp_acpi_wol_magic_config_v1 {
  1140. struct be_cmd_resp_hdr hdr;
  1141. u8 rsvd0[2];
  1142. u8 wol_settings;
  1143. u8 rsvd1[5];
  1144. u32 rsvd2[295];
  1145. } __packed;
  1146. #define BE_GET_WOL_CAP 2
  1147. #define BE_WOL_CAP 0x1
  1148. #define BE_PME_D0_CAP 0x8
  1149. #define BE_PME_D1_CAP 0x10
  1150. #define BE_PME_D2_CAP 0x20
  1151. #define BE_PME_D3HOT_CAP 0x40
  1152. #define BE_PME_D3COLD_CAP 0x80
  1153. /********************** LoopBack test *********************/
  1154. struct be_cmd_req_loopback_test {
  1155. struct be_cmd_req_hdr hdr;
  1156. u32 loopback_type;
  1157. u32 num_pkts;
  1158. u64 pattern;
  1159. u32 src_port;
  1160. u32 dest_port;
  1161. u32 pkt_size;
  1162. };
  1163. struct be_cmd_resp_loopback_test {
  1164. struct be_cmd_resp_hdr resp_hdr;
  1165. u32 status;
  1166. u32 num_txfer;
  1167. u32 num_rx;
  1168. u32 miscomp_off;
  1169. u32 ticks_compl;
  1170. };
  1171. struct be_cmd_req_set_lmode {
  1172. struct be_cmd_req_hdr hdr;
  1173. u8 src_port;
  1174. u8 dest_port;
  1175. u8 loopback_type;
  1176. u8 loopback_state;
  1177. };
  1178. struct be_cmd_resp_set_lmode {
  1179. struct be_cmd_resp_hdr resp_hdr;
  1180. u8 rsvd0[4];
  1181. };
  1182. /********************** DDR DMA test *********************/
  1183. struct be_cmd_req_ddrdma_test {
  1184. struct be_cmd_req_hdr hdr;
  1185. u64 pattern;
  1186. u32 byte_count;
  1187. u32 rsvd0;
  1188. u8 snd_buff[4096];
  1189. u8 rsvd1[4096];
  1190. };
  1191. struct be_cmd_resp_ddrdma_test {
  1192. struct be_cmd_resp_hdr hdr;
  1193. u64 pattern;
  1194. u32 byte_cnt;
  1195. u32 snd_err;
  1196. u8 rsvd0[4096];
  1197. u8 rcv_buff[4096];
  1198. };
  1199. /*********************** SEEPROM Read ***********************/
  1200. #define BE_READ_SEEPROM_LEN 1024
  1201. struct be_cmd_req_seeprom_read {
  1202. struct be_cmd_req_hdr hdr;
  1203. u8 rsvd0[BE_READ_SEEPROM_LEN];
  1204. };
  1205. struct be_cmd_resp_seeprom_read {
  1206. struct be_cmd_req_hdr hdr;
  1207. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  1208. };
  1209. enum {
  1210. PHY_TYPE_CX4_10GB = 0,
  1211. PHY_TYPE_XFP_10GB,
  1212. PHY_TYPE_SFP_1GB,
  1213. PHY_TYPE_SFP_PLUS_10GB,
  1214. PHY_TYPE_KR_10GB,
  1215. PHY_TYPE_KX4_10GB,
  1216. PHY_TYPE_BASET_10GB,
  1217. PHY_TYPE_BASET_1GB,
  1218. PHY_TYPE_BASEX_1GB,
  1219. PHY_TYPE_SGMII,
  1220. PHY_TYPE_DISABLED = 255
  1221. };
  1222. #define BE_SUPPORTED_SPEED_NONE 0
  1223. #define BE_SUPPORTED_SPEED_10MBPS 1
  1224. #define BE_SUPPORTED_SPEED_100MBPS 2
  1225. #define BE_SUPPORTED_SPEED_1GBPS 4
  1226. #define BE_SUPPORTED_SPEED_10GBPS 8
  1227. #define BE_AN_EN 0x2
  1228. #define BE_PAUSE_SYM_EN 0x80
  1229. /* MAC speed valid values */
  1230. #define SPEED_DEFAULT 0x0
  1231. #define SPEED_FORCED_10GB 0x1
  1232. #define SPEED_FORCED_1GB 0x2
  1233. #define SPEED_AUTONEG_10GB 0x3
  1234. #define SPEED_AUTONEG_1GB 0x4
  1235. #define SPEED_AUTONEG_100MB 0x5
  1236. #define SPEED_AUTONEG_10GB_1GB 0x6
  1237. #define SPEED_AUTONEG_10GB_1GB_100MB 0x7
  1238. #define SPEED_AUTONEG_1GB_100MB 0x8
  1239. #define SPEED_AUTONEG_10MB 0x9
  1240. #define SPEED_AUTONEG_1GB_100MB_10MB 0xa
  1241. #define SPEED_AUTONEG_100MB_10MB 0xb
  1242. #define SPEED_FORCED_100MB 0xc
  1243. #define SPEED_FORCED_10MB 0xd
  1244. struct be_cmd_req_get_phy_info {
  1245. struct be_cmd_req_hdr hdr;
  1246. u8 rsvd0[24];
  1247. };
  1248. struct be_phy_info {
  1249. u16 phy_type;
  1250. u16 interface_type;
  1251. u32 misc_params;
  1252. u16 ext_phy_details;
  1253. u16 rsvd;
  1254. u16 auto_speeds_supported;
  1255. u16 fixed_speeds_supported;
  1256. u32 future_use[2];
  1257. };
  1258. struct be_cmd_resp_get_phy_info {
  1259. struct be_cmd_req_hdr hdr;
  1260. struct be_phy_info phy_info;
  1261. };
  1262. /*********************** Set QOS ***********************/
  1263. #define BE_QOS_BITS_NIC 1
  1264. struct be_cmd_req_set_qos {
  1265. struct be_cmd_req_hdr hdr;
  1266. u32 valid_bits;
  1267. u32 max_bps_nic;
  1268. u32 rsvd[7];
  1269. };
  1270. struct be_cmd_resp_set_qos {
  1271. struct be_cmd_resp_hdr hdr;
  1272. u32 rsvd;
  1273. };
  1274. /*********************** Controller Attributes ***********************/
  1275. struct be_cmd_req_cntl_attribs {
  1276. struct be_cmd_req_hdr hdr;
  1277. };
  1278. struct be_cmd_resp_cntl_attribs {
  1279. struct be_cmd_resp_hdr hdr;
  1280. struct mgmt_controller_attrib attribs;
  1281. };
  1282. /*********************** Set driver function ***********************/
  1283. #define CAPABILITY_SW_TIMESTAMPS 2
  1284. #define CAPABILITY_BE3_NATIVE_ERX_API 4
  1285. struct be_cmd_req_set_func_cap {
  1286. struct be_cmd_req_hdr hdr;
  1287. u32 valid_cap_flags;
  1288. u32 cap_flags;
  1289. u8 rsvd[212];
  1290. };
  1291. struct be_cmd_resp_set_func_cap {
  1292. struct be_cmd_resp_hdr hdr;
  1293. u32 valid_cap_flags;
  1294. u32 cap_flags;
  1295. u8 rsvd[212];
  1296. };
  1297. /*********************** Function Privileges ***********************/
  1298. enum {
  1299. BE_PRIV_DEFAULT = 0x1,
  1300. BE_PRIV_LNKQUERY = 0x2,
  1301. BE_PRIV_LNKSTATS = 0x4,
  1302. BE_PRIV_LNKMGMT = 0x8,
  1303. BE_PRIV_LNKDIAG = 0x10,
  1304. BE_PRIV_UTILQUERY = 0x20,
  1305. BE_PRIV_FILTMGMT = 0x40,
  1306. BE_PRIV_IFACEMGMT = 0x80,
  1307. BE_PRIV_VHADM = 0x100,
  1308. BE_PRIV_DEVCFG = 0x200,
  1309. BE_PRIV_DEVSEC = 0x400
  1310. };
  1311. #define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
  1312. BE_PRIV_DEVSEC)
  1313. #define MIN_PRIVILEGES BE_PRIV_DEFAULT
  1314. struct be_cmd_priv_map {
  1315. u8 opcode;
  1316. u8 subsystem;
  1317. u32 priv_mask;
  1318. };
  1319. struct be_cmd_req_get_fn_privileges {
  1320. struct be_cmd_req_hdr hdr;
  1321. u32 rsvd;
  1322. };
  1323. struct be_cmd_resp_get_fn_privileges {
  1324. struct be_cmd_resp_hdr hdr;
  1325. u32 privilege_mask;
  1326. };
  1327. /******************** GET/SET_MACLIST **************************/
  1328. #define BE_MAX_MAC 64
  1329. struct be_cmd_req_get_mac_list {
  1330. struct be_cmd_req_hdr hdr;
  1331. u8 mac_type;
  1332. u8 perm_override;
  1333. u16 iface_id;
  1334. u32 mac_id;
  1335. u32 rsvd[3];
  1336. } __packed;
  1337. struct get_list_macaddr {
  1338. u16 mac_addr_size;
  1339. union {
  1340. u8 macaddr[6];
  1341. struct {
  1342. u8 rsvd[2];
  1343. u32 mac_id;
  1344. } __packed s_mac_id;
  1345. } __packed mac_addr_id;
  1346. } __packed;
  1347. struct be_cmd_resp_get_mac_list {
  1348. struct be_cmd_resp_hdr hdr;
  1349. struct get_list_macaddr fd_macaddr; /* Factory default mac */
  1350. struct get_list_macaddr macid_macaddr; /* soft mac */
  1351. u8 true_mac_count;
  1352. u8 pseudo_mac_count;
  1353. u8 mac_list_size;
  1354. u8 rsvd;
  1355. /* perm override mac */
  1356. struct get_list_macaddr macaddr_list[BE_MAX_MAC];
  1357. } __packed;
  1358. struct be_cmd_req_set_mac_list {
  1359. struct be_cmd_req_hdr hdr;
  1360. u8 mac_count;
  1361. u8 rsvd1;
  1362. u16 rsvd2;
  1363. struct macaddr mac[BE_MAX_MAC];
  1364. } __packed;
  1365. /*********************** HSW Config ***********************/
  1366. struct amap_set_hsw_context {
  1367. u8 interface_id[16];
  1368. u8 rsvd0[14];
  1369. u8 pvid_valid;
  1370. u8 rsvd1;
  1371. u8 rsvd2[16];
  1372. u8 pvid[16];
  1373. u8 rsvd3[32];
  1374. u8 rsvd4[32];
  1375. u8 rsvd5[32];
  1376. } __packed;
  1377. struct be_cmd_req_set_hsw_config {
  1378. struct be_cmd_req_hdr hdr;
  1379. u8 context[sizeof(struct amap_set_hsw_context) / 8];
  1380. } __packed;
  1381. struct be_cmd_resp_set_hsw_config {
  1382. struct be_cmd_resp_hdr hdr;
  1383. u32 rsvd;
  1384. };
  1385. struct amap_get_hsw_req_context {
  1386. u8 interface_id[16];
  1387. u8 rsvd0[14];
  1388. u8 pvid_valid;
  1389. u8 pport;
  1390. } __packed;
  1391. struct amap_get_hsw_resp_context {
  1392. u8 rsvd1[16];
  1393. u8 pvid[16];
  1394. u8 rsvd2[32];
  1395. u8 rsvd3[32];
  1396. u8 rsvd4[32];
  1397. } __packed;
  1398. struct be_cmd_req_get_hsw_config {
  1399. struct be_cmd_req_hdr hdr;
  1400. u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
  1401. } __packed;
  1402. struct be_cmd_resp_get_hsw_config {
  1403. struct be_cmd_resp_hdr hdr;
  1404. u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
  1405. u32 rsvd;
  1406. };
  1407. /******************* get port names ***************/
  1408. struct be_cmd_req_get_port_name {
  1409. struct be_cmd_req_hdr hdr;
  1410. u32 rsvd0;
  1411. };
  1412. struct be_cmd_resp_get_port_name {
  1413. struct be_cmd_req_hdr hdr;
  1414. u8 port_name[4];
  1415. };
  1416. /*************** HW Stats Get v1 **********************************/
  1417. #define BE_TXP_SW_SZ 48
  1418. struct be_port_rxf_stats_v1 {
  1419. u32 rsvd0[12];
  1420. u32 rx_crc_errors;
  1421. u32 rx_alignment_symbol_errors;
  1422. u32 rx_pause_frames;
  1423. u32 rx_priority_pause_frames;
  1424. u32 rx_control_frames;
  1425. u32 rx_in_range_errors;
  1426. u32 rx_out_range_errors;
  1427. u32 rx_frame_too_long;
  1428. u32 rx_address_mismatch_drops;
  1429. u32 rx_dropped_too_small;
  1430. u32 rx_dropped_too_short;
  1431. u32 rx_dropped_header_too_small;
  1432. u32 rx_dropped_tcp_length;
  1433. u32 rx_dropped_runt;
  1434. u32 rsvd1[10];
  1435. u32 rx_ip_checksum_errs;
  1436. u32 rx_tcp_checksum_errs;
  1437. u32 rx_udp_checksum_errs;
  1438. u32 rsvd2[7];
  1439. u32 rx_switched_unicast_packets;
  1440. u32 rx_switched_multicast_packets;
  1441. u32 rx_switched_broadcast_packets;
  1442. u32 rsvd3[3];
  1443. u32 tx_pauseframes;
  1444. u32 tx_priority_pauseframes;
  1445. u32 tx_controlframes;
  1446. u32 rsvd4[10];
  1447. u32 rxpp_fifo_overflow_drop;
  1448. u32 rx_input_fifo_overflow_drop;
  1449. u32 pmem_fifo_overflow_drop;
  1450. u32 jabber_events;
  1451. u32 rsvd5[3];
  1452. };
  1453. struct be_rxf_stats_v1 {
  1454. struct be_port_rxf_stats_v1 port[4];
  1455. u32 rsvd0[2];
  1456. u32 rx_drops_no_pbuf;
  1457. u32 rx_drops_no_txpb;
  1458. u32 rx_drops_no_erx_descr;
  1459. u32 rx_drops_no_tpre_descr;
  1460. u32 rsvd1[6];
  1461. u32 rx_drops_too_many_frags;
  1462. u32 rx_drops_invalid_ring;
  1463. u32 forwarded_packets;
  1464. u32 rx_drops_mtu;
  1465. u32 rsvd2[14];
  1466. };
  1467. struct be_erx_stats_v1 {
  1468. u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
  1469. u32 rsvd[4];
  1470. };
  1471. struct be_hw_stats_v1 {
  1472. struct be_rxf_stats_v1 rxf;
  1473. u32 rsvd0[BE_TXP_SW_SZ];
  1474. struct be_erx_stats_v1 erx;
  1475. struct be_pmem_stats pmem;
  1476. u32 rsvd1[18];
  1477. };
  1478. struct be_cmd_req_get_stats_v1 {
  1479. struct be_cmd_req_hdr hdr;
  1480. u8 rsvd[sizeof(struct be_hw_stats_v1)];
  1481. };
  1482. struct be_cmd_resp_get_stats_v1 {
  1483. struct be_cmd_resp_hdr hdr;
  1484. struct be_hw_stats_v1 hw_stats;
  1485. };
  1486. static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
  1487. {
  1488. if (adapter->generation == BE_GEN3) {
  1489. struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
  1490. return &cmd->hw_stats;
  1491. } else {
  1492. struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
  1493. return &cmd->hw_stats;
  1494. }
  1495. }
  1496. static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
  1497. {
  1498. if (adapter->generation == BE_GEN3) {
  1499. struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
  1500. return &hw_stats->erx;
  1501. } else {
  1502. struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
  1503. return &hw_stats->erx;
  1504. }
  1505. }
  1506. /************** get fat capabilites *******************/
  1507. #define MAX_MODULES 27
  1508. #define MAX_MODES 4
  1509. #define MODE_UART 0
  1510. #define FW_LOG_LEVEL_DEFAULT 48
  1511. #define FW_LOG_LEVEL_FATAL 64
  1512. struct ext_fat_mode {
  1513. u8 mode;
  1514. u8 rsvd0;
  1515. u16 port_mask;
  1516. u32 dbg_lvl;
  1517. u64 fun_mask;
  1518. } __packed;
  1519. struct ext_fat_modules {
  1520. u8 modules_str[32];
  1521. u32 modules_id;
  1522. u32 num_modes;
  1523. struct ext_fat_mode trace_lvl[MAX_MODES];
  1524. } __packed;
  1525. struct be_fat_conf_params {
  1526. u32 max_log_entries;
  1527. u32 log_entry_size;
  1528. u8 log_type;
  1529. u8 max_log_funs;
  1530. u8 max_log_ports;
  1531. u8 rsvd0;
  1532. u32 supp_modes;
  1533. u32 num_modules;
  1534. struct ext_fat_modules module[MAX_MODULES];
  1535. } __packed;
  1536. struct be_cmd_req_get_ext_fat_caps {
  1537. struct be_cmd_req_hdr hdr;
  1538. u32 parameter_type;
  1539. };
  1540. struct be_cmd_resp_get_ext_fat_caps {
  1541. struct be_cmd_resp_hdr hdr;
  1542. struct be_fat_conf_params get_params;
  1543. };
  1544. struct be_cmd_req_set_ext_fat_caps {
  1545. struct be_cmd_req_hdr hdr;
  1546. struct be_fat_conf_params set_params;
  1547. };
  1548. #define RESOURCE_DESC_SIZE 72
  1549. #define NIC_RESOURCE_DESC_TYPE_ID 0x41
  1550. #define MAX_RESOURCE_DESC 4
  1551. /* QOS unit number */
  1552. #define QUN 4
  1553. /* Immediate */
  1554. #define IMM 6
  1555. /* No save */
  1556. #define NOSV 7
  1557. struct be_nic_resource_desc {
  1558. u8 desc_type;
  1559. u8 desc_len;
  1560. u8 rsvd1;
  1561. u8 flags;
  1562. u8 vf_num;
  1563. u8 rsvd2;
  1564. u8 pf_num;
  1565. u8 rsvd3;
  1566. u16 unicast_mac_count;
  1567. u8 rsvd4[6];
  1568. u16 mcc_count;
  1569. u16 vlan_count;
  1570. u16 mcast_mac_count;
  1571. u16 txq_count;
  1572. u16 rq_count;
  1573. u16 rssq_count;
  1574. u16 lro_count;
  1575. u16 cq_count;
  1576. u16 toe_conn_count;
  1577. u16 eq_count;
  1578. u32 rsvd5;
  1579. u32 cap_flags;
  1580. u8 link_param;
  1581. u8 rsvd6[3];
  1582. u32 bw_min;
  1583. u32 bw_max;
  1584. u8 acpi_params;
  1585. u8 wol_param;
  1586. u16 rsvd7;
  1587. u32 rsvd8[3];
  1588. };
  1589. struct be_cmd_req_get_func_config {
  1590. struct be_cmd_req_hdr hdr;
  1591. };
  1592. struct be_cmd_resp_get_func_config {
  1593. struct be_cmd_req_hdr hdr;
  1594. u32 desc_count;
  1595. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1596. };
  1597. #define ACTIVE_PROFILE_TYPE 0x2
  1598. struct be_cmd_req_get_profile_config {
  1599. struct be_cmd_req_hdr hdr;
  1600. u8 rsvd;
  1601. u8 type;
  1602. u16 rsvd1;
  1603. };
  1604. struct be_cmd_resp_get_profile_config {
  1605. struct be_cmd_req_hdr hdr;
  1606. u32 desc_count;
  1607. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1608. };
  1609. struct be_cmd_req_set_profile_config {
  1610. struct be_cmd_req_hdr hdr;
  1611. u32 rsvd;
  1612. u32 desc_count;
  1613. struct be_nic_resource_desc nic_desc;
  1614. };
  1615. struct be_cmd_resp_set_profile_config {
  1616. struct be_cmd_req_hdr hdr;
  1617. };
  1618. static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
  1619. {
  1620. return flags & adapter->cmd_privileges ? true : false;
  1621. }
  1622. extern int be_pci_fnum_get(struct be_adapter *adapter);
  1623. extern int be_fw_wait_ready(struct be_adapter *adapter);
  1624. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  1625. bool permanent, u32 if_handle, u32 pmac_id);
  1626. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  1627. u32 if_id, u32 *pmac_id, u32 domain);
  1628. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
  1629. int pmac_id, u32 domain);
  1630. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  1631. u32 en_flags, u32 *if_handle, u32 domain);
  1632. extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
  1633. u32 domain);
  1634. extern int be_cmd_eq_create(struct be_adapter *adapter,
  1635. struct be_queue_info *eq, int eq_delay);
  1636. extern int be_cmd_cq_create(struct be_adapter *adapter,
  1637. struct be_queue_info *cq, struct be_queue_info *eq,
  1638. bool no_delay, int num_cqe_dma_coalesce);
  1639. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  1640. struct be_queue_info *mccq,
  1641. struct be_queue_info *cq);
  1642. extern int be_cmd_txq_create(struct be_adapter *adapter,
  1643. struct be_queue_info *txq,
  1644. struct be_queue_info *cq);
  1645. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  1646. struct be_queue_info *rxq, u16 cq_id,
  1647. u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
  1648. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1649. int type);
  1650. extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
  1651. struct be_queue_info *q);
  1652. extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1653. u8 *link_status, u32 dom);
  1654. extern int be_cmd_reset(struct be_adapter *adapter);
  1655. extern int be_cmd_get_stats(struct be_adapter *adapter,
  1656. struct be_dma_mem *nonemb_cmd);
  1657. extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1658. struct be_dma_mem *nonemb_cmd);
  1659. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1660. char *fw_on_flash);
  1661. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  1662. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  1663. u16 *vtag_array, u32 num, bool untagged,
  1664. bool promiscuous);
  1665. extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
  1666. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  1667. u32 tx_fc, u32 rx_fc);
  1668. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  1669. u32 *tx_fc, u32 *rx_fc);
  1670. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  1671. u32 *port_num, u32 *function_mode, u32 *function_caps);
  1672. extern int be_cmd_reset_function(struct be_adapter *adapter);
  1673. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1674. u16 table_size);
  1675. extern int be_process_mcc(struct be_adapter *adapter);
  1676. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  1677. u8 port_num, u8 beacon, u8 status, u8 state);
  1678. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  1679. u8 port_num, u32 *state);
  1680. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  1681. struct be_dma_mem *cmd, u32 flash_oper,
  1682. u32 flash_opcode, u32 buf_size);
  1683. extern int lancer_cmd_write_object(struct be_adapter *adapter,
  1684. struct be_dma_mem *cmd,
  1685. u32 data_size, u32 data_offset,
  1686. const char *obj_name,
  1687. u32 *data_written, u8 *change_status,
  1688. u8 *addn_status);
  1689. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1690. u32 data_size, u32 data_offset, const char *obj_name,
  1691. u32 *data_read, u32 *eof, u8 *addn_status);
  1692. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1693. int offset);
  1694. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1695. struct be_dma_mem *nonemb_cmd);
  1696. extern int be_cmd_fw_init(struct be_adapter *adapter);
  1697. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  1698. extern void be_async_mcc_enable(struct be_adapter *adapter);
  1699. extern void be_async_mcc_disable(struct be_adapter *adapter);
  1700. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1701. u32 loopback_type, u32 pkt_size,
  1702. u32 num_pkts, u64 pattern);
  1703. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1704. u32 byte_cnt, struct be_dma_mem *cmd);
  1705. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1706. struct be_dma_mem *nonemb_cmd);
  1707. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1708. u8 loopback_type, u8 enable);
  1709. extern int be_cmd_get_phy_info(struct be_adapter *adapter);
  1710. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  1711. extern void be_detect_error(struct be_adapter *adapter);
  1712. extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
  1713. extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
  1714. extern int be_cmd_req_native_mode(struct be_adapter *adapter);
  1715. extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
  1716. extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
  1717. extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
  1718. u32 *privilege, u32 domain);
  1719. extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1720. bool *pmac_id_active, u32 *pmac_id,
  1721. u8 domain);
  1722. extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1723. u8 mac_count, u32 domain);
  1724. extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1725. u32 domain, u16 intf_id);
  1726. extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  1727. u32 domain, u16 intf_id);
  1728. extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
  1729. extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  1730. struct be_dma_mem *cmd);
  1731. extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  1732. struct be_dma_mem *cmd,
  1733. struct be_fat_conf_params *cfgs);
  1734. extern int lancer_wait_ready(struct be_adapter *adapter);
  1735. extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
  1736. extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
  1737. extern int be_cmd_get_func_config(struct be_adapter *adapter);
  1738. extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  1739. u8 domain);
  1740. extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  1741. u8 domain);