evergreen.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  42. {
  43. /* enable the pflip int */
  44. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  45. }
  46. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  47. {
  48. /* disable the pflip int */
  49. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  50. }
  51. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  52. {
  53. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  54. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  55. /* Lock the graphics update lock */
  56. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  57. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  58. /* update the scanout addresses */
  59. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  60. upper_32_bits(crtc_base));
  61. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  64. upper_32_bits(crtc_base));
  65. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  66. (u32)crtc_base);
  67. /* Wait for update_pending to go high. */
  68. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  72. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int evergreen_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. u32 actual_temp = 0;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. int sumo_get_temp(struct radeon_device *rdev)
  94. {
  95. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  96. int actual_temp = temp - 49;
  97. return actual_temp * 1000;
  98. }
  99. void evergreen_pm_misc(struct radeon_device *rdev)
  100. {
  101. int req_ps_idx = rdev->pm.requested_power_state_index;
  102. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  103. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  104. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  105. if (voltage->type == VOLTAGE_SW) {
  106. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  107. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  108. rdev->pm.current_vddc = voltage->voltage;
  109. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  110. }
  111. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  112. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  113. rdev->pm.current_vddci = voltage->vddci;
  114. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  115. }
  116. }
  117. }
  118. void evergreen_pm_prepare(struct radeon_device *rdev)
  119. {
  120. struct drm_device *ddev = rdev->ddev;
  121. struct drm_crtc *crtc;
  122. struct radeon_crtc *radeon_crtc;
  123. u32 tmp;
  124. /* disable any active CRTCs */
  125. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  126. radeon_crtc = to_radeon_crtc(crtc);
  127. if (radeon_crtc->enabled) {
  128. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  129. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  130. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  131. }
  132. }
  133. }
  134. void evergreen_pm_finish(struct radeon_device *rdev)
  135. {
  136. struct drm_device *ddev = rdev->ddev;
  137. struct drm_crtc *crtc;
  138. struct radeon_crtc *radeon_crtc;
  139. u32 tmp;
  140. /* enable any active CRTCs */
  141. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  142. radeon_crtc = to_radeon_crtc(crtc);
  143. if (radeon_crtc->enabled) {
  144. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  145. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  146. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  147. }
  148. }
  149. }
  150. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  151. {
  152. bool connected = false;
  153. switch (hpd) {
  154. case RADEON_HPD_1:
  155. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  156. connected = true;
  157. break;
  158. case RADEON_HPD_2:
  159. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  160. connected = true;
  161. break;
  162. case RADEON_HPD_3:
  163. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  164. connected = true;
  165. break;
  166. case RADEON_HPD_4:
  167. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  168. connected = true;
  169. break;
  170. case RADEON_HPD_5:
  171. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  172. connected = true;
  173. break;
  174. case RADEON_HPD_6:
  175. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  176. connected = true;
  177. break;
  178. default:
  179. break;
  180. }
  181. return connected;
  182. }
  183. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  184. enum radeon_hpd_id hpd)
  185. {
  186. u32 tmp;
  187. bool connected = evergreen_hpd_sense(rdev, hpd);
  188. switch (hpd) {
  189. case RADEON_HPD_1:
  190. tmp = RREG32(DC_HPD1_INT_CONTROL);
  191. if (connected)
  192. tmp &= ~DC_HPDx_INT_POLARITY;
  193. else
  194. tmp |= DC_HPDx_INT_POLARITY;
  195. WREG32(DC_HPD1_INT_CONTROL, tmp);
  196. break;
  197. case RADEON_HPD_2:
  198. tmp = RREG32(DC_HPD2_INT_CONTROL);
  199. if (connected)
  200. tmp &= ~DC_HPDx_INT_POLARITY;
  201. else
  202. tmp |= DC_HPDx_INT_POLARITY;
  203. WREG32(DC_HPD2_INT_CONTROL, tmp);
  204. break;
  205. case RADEON_HPD_3:
  206. tmp = RREG32(DC_HPD3_INT_CONTROL);
  207. if (connected)
  208. tmp &= ~DC_HPDx_INT_POLARITY;
  209. else
  210. tmp |= DC_HPDx_INT_POLARITY;
  211. WREG32(DC_HPD3_INT_CONTROL, tmp);
  212. break;
  213. case RADEON_HPD_4:
  214. tmp = RREG32(DC_HPD4_INT_CONTROL);
  215. if (connected)
  216. tmp &= ~DC_HPDx_INT_POLARITY;
  217. else
  218. tmp |= DC_HPDx_INT_POLARITY;
  219. WREG32(DC_HPD4_INT_CONTROL, tmp);
  220. break;
  221. case RADEON_HPD_5:
  222. tmp = RREG32(DC_HPD5_INT_CONTROL);
  223. if (connected)
  224. tmp &= ~DC_HPDx_INT_POLARITY;
  225. else
  226. tmp |= DC_HPDx_INT_POLARITY;
  227. WREG32(DC_HPD5_INT_CONTROL, tmp);
  228. break;
  229. case RADEON_HPD_6:
  230. tmp = RREG32(DC_HPD6_INT_CONTROL);
  231. if (connected)
  232. tmp &= ~DC_HPDx_INT_POLARITY;
  233. else
  234. tmp |= DC_HPDx_INT_POLARITY;
  235. WREG32(DC_HPD6_INT_CONTROL, tmp);
  236. break;
  237. default:
  238. break;
  239. }
  240. }
  241. void evergreen_hpd_init(struct radeon_device *rdev)
  242. {
  243. struct drm_device *dev = rdev->ddev;
  244. struct drm_connector *connector;
  245. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  246. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  247. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  248. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  249. switch (radeon_connector->hpd.hpd) {
  250. case RADEON_HPD_1:
  251. WREG32(DC_HPD1_CONTROL, tmp);
  252. rdev->irq.hpd[0] = true;
  253. break;
  254. case RADEON_HPD_2:
  255. WREG32(DC_HPD2_CONTROL, tmp);
  256. rdev->irq.hpd[1] = true;
  257. break;
  258. case RADEON_HPD_3:
  259. WREG32(DC_HPD3_CONTROL, tmp);
  260. rdev->irq.hpd[2] = true;
  261. break;
  262. case RADEON_HPD_4:
  263. WREG32(DC_HPD4_CONTROL, tmp);
  264. rdev->irq.hpd[3] = true;
  265. break;
  266. case RADEON_HPD_5:
  267. WREG32(DC_HPD5_CONTROL, tmp);
  268. rdev->irq.hpd[4] = true;
  269. break;
  270. case RADEON_HPD_6:
  271. WREG32(DC_HPD6_CONTROL, tmp);
  272. rdev->irq.hpd[5] = true;
  273. break;
  274. default:
  275. break;
  276. }
  277. }
  278. if (rdev->irq.installed)
  279. evergreen_irq_set(rdev);
  280. }
  281. void evergreen_hpd_fini(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. case RADEON_HPD_5:
  305. WREG32(DC_HPD5_CONTROL, 0);
  306. rdev->irq.hpd[4] = false;
  307. break;
  308. case RADEON_HPD_6:
  309. WREG32(DC_HPD6_CONTROL, 0);
  310. rdev->irq.hpd[5] = false;
  311. break;
  312. default:
  313. break;
  314. }
  315. }
  316. }
  317. /* watermark setup */
  318. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  319. struct radeon_crtc *radeon_crtc,
  320. struct drm_display_mode *mode,
  321. struct drm_display_mode *other_mode)
  322. {
  323. u32 tmp;
  324. /*
  325. * Line Buffer Setup
  326. * There are 3 line buffers, each one shared by 2 display controllers.
  327. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  328. * the display controllers. The paritioning is done via one of four
  329. * preset allocations specified in bits 2:0:
  330. * first display controller
  331. * 0 - first half of lb (3840 * 2)
  332. * 1 - first 3/4 of lb (5760 * 2)
  333. * 2 - whole lb (7680 * 2), other crtc must be disabled
  334. * 3 - first 1/4 of lb (1920 * 2)
  335. * second display controller
  336. * 4 - second half of lb (3840 * 2)
  337. * 5 - second 3/4 of lb (5760 * 2)
  338. * 6 - whole lb (7680 * 2), other crtc must be disabled
  339. * 7 - last 1/4 of lb (1920 * 2)
  340. */
  341. /* this can get tricky if we have two large displays on a paired group
  342. * of crtcs. Ideally for multiple large displays we'd assign them to
  343. * non-linked crtcs for maximum line buffer allocation.
  344. */
  345. if (radeon_crtc->base.enabled && mode) {
  346. if (other_mode)
  347. tmp = 0; /* 1/2 */
  348. else
  349. tmp = 2; /* whole */
  350. } else
  351. tmp = 0;
  352. /* second controller of the pair uses second half of the lb */
  353. if (radeon_crtc->crtc_id % 2)
  354. tmp += 4;
  355. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  356. if (radeon_crtc->base.enabled && mode) {
  357. switch (tmp) {
  358. case 0:
  359. case 4:
  360. default:
  361. if (ASIC_IS_DCE5(rdev))
  362. return 4096 * 2;
  363. else
  364. return 3840 * 2;
  365. case 1:
  366. case 5:
  367. if (ASIC_IS_DCE5(rdev))
  368. return 6144 * 2;
  369. else
  370. return 5760 * 2;
  371. case 2:
  372. case 6:
  373. if (ASIC_IS_DCE5(rdev))
  374. return 8192 * 2;
  375. else
  376. return 7680 * 2;
  377. case 3:
  378. case 7:
  379. if (ASIC_IS_DCE5(rdev))
  380. return 2048 * 2;
  381. else
  382. return 1920 * 2;
  383. }
  384. }
  385. /* controller not enabled, so no lb used */
  386. return 0;
  387. }
  388. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  389. {
  390. u32 tmp = RREG32(MC_SHARED_CHMAP);
  391. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  392. case 0:
  393. default:
  394. return 1;
  395. case 1:
  396. return 2;
  397. case 2:
  398. return 4;
  399. case 3:
  400. return 8;
  401. }
  402. }
  403. struct evergreen_wm_params {
  404. u32 dram_channels; /* number of dram channels */
  405. u32 yclk; /* bandwidth per dram data pin in kHz */
  406. u32 sclk; /* engine clock in kHz */
  407. u32 disp_clk; /* display clock in kHz */
  408. u32 src_width; /* viewport width */
  409. u32 active_time; /* active display time in ns */
  410. u32 blank_time; /* blank time in ns */
  411. bool interlaced; /* mode is interlaced */
  412. fixed20_12 vsc; /* vertical scale ratio */
  413. u32 num_heads; /* number of active crtcs */
  414. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  415. u32 lb_size; /* line buffer allocated to pipe */
  416. u32 vtaps; /* vertical scaler taps */
  417. };
  418. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  419. {
  420. /* Calculate DRAM Bandwidth and the part allocated to display. */
  421. fixed20_12 dram_efficiency; /* 0.7 */
  422. fixed20_12 yclk, dram_channels, bandwidth;
  423. fixed20_12 a;
  424. a.full = dfixed_const(1000);
  425. yclk.full = dfixed_const(wm->yclk);
  426. yclk.full = dfixed_div(yclk, a);
  427. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  428. a.full = dfixed_const(10);
  429. dram_efficiency.full = dfixed_const(7);
  430. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  431. bandwidth.full = dfixed_mul(dram_channels, yclk);
  432. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  433. return dfixed_trunc(bandwidth);
  434. }
  435. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  436. {
  437. /* Calculate DRAM Bandwidth and the part allocated to display. */
  438. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  439. fixed20_12 yclk, dram_channels, bandwidth;
  440. fixed20_12 a;
  441. a.full = dfixed_const(1000);
  442. yclk.full = dfixed_const(wm->yclk);
  443. yclk.full = dfixed_div(yclk, a);
  444. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  445. a.full = dfixed_const(10);
  446. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  447. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  448. bandwidth.full = dfixed_mul(dram_channels, yclk);
  449. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  450. return dfixed_trunc(bandwidth);
  451. }
  452. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  453. {
  454. /* Calculate the display Data return Bandwidth */
  455. fixed20_12 return_efficiency; /* 0.8 */
  456. fixed20_12 sclk, bandwidth;
  457. fixed20_12 a;
  458. a.full = dfixed_const(1000);
  459. sclk.full = dfixed_const(wm->sclk);
  460. sclk.full = dfixed_div(sclk, a);
  461. a.full = dfixed_const(10);
  462. return_efficiency.full = dfixed_const(8);
  463. return_efficiency.full = dfixed_div(return_efficiency, a);
  464. a.full = dfixed_const(32);
  465. bandwidth.full = dfixed_mul(a, sclk);
  466. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  467. return dfixed_trunc(bandwidth);
  468. }
  469. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  470. {
  471. /* Calculate the DMIF Request Bandwidth */
  472. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  473. fixed20_12 disp_clk, bandwidth;
  474. fixed20_12 a;
  475. a.full = dfixed_const(1000);
  476. disp_clk.full = dfixed_const(wm->disp_clk);
  477. disp_clk.full = dfixed_div(disp_clk, a);
  478. a.full = dfixed_const(10);
  479. disp_clk_request_efficiency.full = dfixed_const(8);
  480. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  481. a.full = dfixed_const(32);
  482. bandwidth.full = dfixed_mul(a, disp_clk);
  483. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  484. return dfixed_trunc(bandwidth);
  485. }
  486. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  487. {
  488. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  489. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  490. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  491. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  492. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  493. }
  494. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  495. {
  496. /* Calculate the display mode Average Bandwidth
  497. * DisplayMode should contain the source and destination dimensions,
  498. * timing, etc.
  499. */
  500. fixed20_12 bpp;
  501. fixed20_12 line_time;
  502. fixed20_12 src_width;
  503. fixed20_12 bandwidth;
  504. fixed20_12 a;
  505. a.full = dfixed_const(1000);
  506. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  507. line_time.full = dfixed_div(line_time, a);
  508. bpp.full = dfixed_const(wm->bytes_per_pixel);
  509. src_width.full = dfixed_const(wm->src_width);
  510. bandwidth.full = dfixed_mul(src_width, bpp);
  511. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  512. bandwidth.full = dfixed_div(bandwidth, line_time);
  513. return dfixed_trunc(bandwidth);
  514. }
  515. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  516. {
  517. /* First calcualte the latency in ns */
  518. u32 mc_latency = 2000; /* 2000 ns. */
  519. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  520. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  521. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  522. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  523. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  524. (wm->num_heads * cursor_line_pair_return_time);
  525. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  526. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  527. fixed20_12 a, b, c;
  528. if (wm->num_heads == 0)
  529. return 0;
  530. a.full = dfixed_const(2);
  531. b.full = dfixed_const(1);
  532. if ((wm->vsc.full > a.full) ||
  533. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  534. (wm->vtaps >= 5) ||
  535. ((wm->vsc.full >= a.full) && wm->interlaced))
  536. max_src_lines_per_dst_line = 4;
  537. else
  538. max_src_lines_per_dst_line = 2;
  539. a.full = dfixed_const(available_bandwidth);
  540. b.full = dfixed_const(wm->num_heads);
  541. a.full = dfixed_div(a, b);
  542. b.full = dfixed_const(1000);
  543. c.full = dfixed_const(wm->disp_clk);
  544. b.full = dfixed_div(c, b);
  545. c.full = dfixed_const(wm->bytes_per_pixel);
  546. b.full = dfixed_mul(b, c);
  547. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  548. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  549. b.full = dfixed_const(1000);
  550. c.full = dfixed_const(lb_fill_bw);
  551. b.full = dfixed_div(c, b);
  552. a.full = dfixed_div(a, b);
  553. line_fill_time = dfixed_trunc(a);
  554. if (line_fill_time < wm->active_time)
  555. return latency;
  556. else
  557. return latency + (line_fill_time - wm->active_time);
  558. }
  559. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  560. {
  561. if (evergreen_average_bandwidth(wm) <=
  562. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  563. return true;
  564. else
  565. return false;
  566. };
  567. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  568. {
  569. if (evergreen_average_bandwidth(wm) <=
  570. (evergreen_available_bandwidth(wm) / wm->num_heads))
  571. return true;
  572. else
  573. return false;
  574. };
  575. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  576. {
  577. u32 lb_partitions = wm->lb_size / wm->src_width;
  578. u32 line_time = wm->active_time + wm->blank_time;
  579. u32 latency_tolerant_lines;
  580. u32 latency_hiding;
  581. fixed20_12 a;
  582. a.full = dfixed_const(1);
  583. if (wm->vsc.full > a.full)
  584. latency_tolerant_lines = 1;
  585. else {
  586. if (lb_partitions <= (wm->vtaps + 1))
  587. latency_tolerant_lines = 1;
  588. else
  589. latency_tolerant_lines = 2;
  590. }
  591. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  592. if (evergreen_latency_watermark(wm) <= latency_hiding)
  593. return true;
  594. else
  595. return false;
  596. }
  597. static void evergreen_program_watermarks(struct radeon_device *rdev,
  598. struct radeon_crtc *radeon_crtc,
  599. u32 lb_size, u32 num_heads)
  600. {
  601. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  602. struct evergreen_wm_params wm;
  603. u32 pixel_period;
  604. u32 line_time = 0;
  605. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  606. u32 priority_a_mark = 0, priority_b_mark = 0;
  607. u32 priority_a_cnt = PRIORITY_OFF;
  608. u32 priority_b_cnt = PRIORITY_OFF;
  609. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  610. u32 tmp, arb_control3;
  611. fixed20_12 a, b, c;
  612. if (radeon_crtc->base.enabled && num_heads && mode) {
  613. pixel_period = 1000000 / (u32)mode->clock;
  614. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  615. priority_a_cnt = 0;
  616. priority_b_cnt = 0;
  617. wm.yclk = rdev->pm.current_mclk * 10;
  618. wm.sclk = rdev->pm.current_sclk * 10;
  619. wm.disp_clk = mode->clock;
  620. wm.src_width = mode->crtc_hdisplay;
  621. wm.active_time = mode->crtc_hdisplay * pixel_period;
  622. wm.blank_time = line_time - wm.active_time;
  623. wm.interlaced = false;
  624. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  625. wm.interlaced = true;
  626. wm.vsc = radeon_crtc->vsc;
  627. wm.vtaps = 1;
  628. if (radeon_crtc->rmx_type != RMX_OFF)
  629. wm.vtaps = 2;
  630. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  631. wm.lb_size = lb_size;
  632. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  633. wm.num_heads = num_heads;
  634. /* set for high clocks */
  635. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  636. /* set for low clocks */
  637. /* wm.yclk = low clk; wm.sclk = low clk */
  638. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  639. /* possibly force display priority to high */
  640. /* should really do this at mode validation time... */
  641. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  642. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  643. !evergreen_check_latency_hiding(&wm) ||
  644. (rdev->disp_priority == 2)) {
  645. DRM_INFO("force priority to high\n");
  646. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  647. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  648. }
  649. a.full = dfixed_const(1000);
  650. b.full = dfixed_const(mode->clock);
  651. b.full = dfixed_div(b, a);
  652. c.full = dfixed_const(latency_watermark_a);
  653. c.full = dfixed_mul(c, b);
  654. c.full = dfixed_mul(c, radeon_crtc->hsc);
  655. c.full = dfixed_div(c, a);
  656. a.full = dfixed_const(16);
  657. c.full = dfixed_div(c, a);
  658. priority_a_mark = dfixed_trunc(c);
  659. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  660. a.full = dfixed_const(1000);
  661. b.full = dfixed_const(mode->clock);
  662. b.full = dfixed_div(b, a);
  663. c.full = dfixed_const(latency_watermark_b);
  664. c.full = dfixed_mul(c, b);
  665. c.full = dfixed_mul(c, radeon_crtc->hsc);
  666. c.full = dfixed_div(c, a);
  667. a.full = dfixed_const(16);
  668. c.full = dfixed_div(c, a);
  669. priority_b_mark = dfixed_trunc(c);
  670. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  671. }
  672. /* select wm A */
  673. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  674. tmp = arb_control3;
  675. tmp &= ~LATENCY_WATERMARK_MASK(3);
  676. tmp |= LATENCY_WATERMARK_MASK(1);
  677. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  678. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  679. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  680. LATENCY_HIGH_WATERMARK(line_time)));
  681. /* select wm B */
  682. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  683. tmp &= ~LATENCY_WATERMARK_MASK(3);
  684. tmp |= LATENCY_WATERMARK_MASK(2);
  685. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  686. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  687. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  688. LATENCY_HIGH_WATERMARK(line_time)));
  689. /* restore original selection */
  690. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  691. /* write the priority marks */
  692. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  693. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  694. }
  695. void evergreen_bandwidth_update(struct radeon_device *rdev)
  696. {
  697. struct drm_display_mode *mode0 = NULL;
  698. struct drm_display_mode *mode1 = NULL;
  699. u32 num_heads = 0, lb_size;
  700. int i;
  701. radeon_update_display_priority(rdev);
  702. for (i = 0; i < rdev->num_crtc; i++) {
  703. if (rdev->mode_info.crtcs[i]->base.enabled)
  704. num_heads++;
  705. }
  706. for (i = 0; i < rdev->num_crtc; i += 2) {
  707. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  708. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  709. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  710. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  711. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  712. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  713. }
  714. }
  715. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  716. {
  717. unsigned i;
  718. u32 tmp;
  719. for (i = 0; i < rdev->usec_timeout; i++) {
  720. /* read MC_STATUS */
  721. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  722. if (!tmp)
  723. return 0;
  724. udelay(1);
  725. }
  726. return -1;
  727. }
  728. /*
  729. * GART
  730. */
  731. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  732. {
  733. unsigned i;
  734. u32 tmp;
  735. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  736. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  737. for (i = 0; i < rdev->usec_timeout; i++) {
  738. /* read MC_STATUS */
  739. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  740. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  741. if (tmp == 2) {
  742. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  743. return;
  744. }
  745. if (tmp) {
  746. return;
  747. }
  748. udelay(1);
  749. }
  750. }
  751. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  752. {
  753. u32 tmp;
  754. int r;
  755. if (rdev->gart.table.vram.robj == NULL) {
  756. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  757. return -EINVAL;
  758. }
  759. r = radeon_gart_table_vram_pin(rdev);
  760. if (r)
  761. return r;
  762. radeon_gart_restore(rdev);
  763. /* Setup L2 cache */
  764. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  765. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  766. EFFECTIVE_L2_QUEUE_SIZE(7));
  767. WREG32(VM_L2_CNTL2, 0);
  768. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  769. /* Setup TLB control */
  770. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  771. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  772. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  773. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  774. if (rdev->flags & RADEON_IS_IGP) {
  775. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  776. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  777. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  778. } else {
  779. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  780. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  781. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  782. }
  783. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  784. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  785. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  786. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  787. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  788. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  789. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  790. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  791. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  792. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  793. (u32)(rdev->dummy_page.addr >> 12));
  794. WREG32(VM_CONTEXT1_CNTL, 0);
  795. evergreen_pcie_gart_tlb_flush(rdev);
  796. rdev->gart.ready = true;
  797. return 0;
  798. }
  799. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  800. {
  801. u32 tmp;
  802. int r;
  803. /* Disable all tables */
  804. WREG32(VM_CONTEXT0_CNTL, 0);
  805. WREG32(VM_CONTEXT1_CNTL, 0);
  806. /* Setup L2 cache */
  807. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  808. EFFECTIVE_L2_QUEUE_SIZE(7));
  809. WREG32(VM_L2_CNTL2, 0);
  810. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  811. /* Setup TLB control */
  812. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  813. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  814. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  815. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  816. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  817. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  818. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  819. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  820. if (rdev->gart.table.vram.robj) {
  821. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  822. if (likely(r == 0)) {
  823. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  824. radeon_bo_unpin(rdev->gart.table.vram.robj);
  825. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  826. }
  827. }
  828. }
  829. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  830. {
  831. evergreen_pcie_gart_disable(rdev);
  832. radeon_gart_table_vram_free(rdev);
  833. radeon_gart_fini(rdev);
  834. }
  835. void evergreen_agp_enable(struct radeon_device *rdev)
  836. {
  837. u32 tmp;
  838. /* Setup L2 cache */
  839. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  840. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  841. EFFECTIVE_L2_QUEUE_SIZE(7));
  842. WREG32(VM_L2_CNTL2, 0);
  843. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  844. /* Setup TLB control */
  845. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  846. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  847. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  848. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  849. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  850. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  851. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  852. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  853. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  854. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  855. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  856. WREG32(VM_CONTEXT0_CNTL, 0);
  857. WREG32(VM_CONTEXT1_CNTL, 0);
  858. }
  859. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  860. {
  861. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  862. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  863. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  864. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  865. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  866. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  867. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  868. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  869. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  870. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  871. if (!(rdev->flags & RADEON_IS_IGP)) {
  872. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  873. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  874. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  875. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  876. }
  877. /* Stop all video */
  878. WREG32(VGA_RENDER_CONTROL, 0);
  879. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  880. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  881. if (!(rdev->flags & RADEON_IS_IGP)) {
  882. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  883. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  884. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  885. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  886. }
  887. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  888. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  889. if (!(rdev->flags & RADEON_IS_IGP)) {
  890. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  891. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  892. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  893. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  894. }
  895. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  896. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  897. if (!(rdev->flags & RADEON_IS_IGP)) {
  898. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  899. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  900. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  901. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  902. }
  903. WREG32(D1VGA_CONTROL, 0);
  904. WREG32(D2VGA_CONTROL, 0);
  905. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  906. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  907. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  908. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  909. }
  910. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  911. {
  912. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  913. upper_32_bits(rdev->mc.vram_start));
  914. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  915. upper_32_bits(rdev->mc.vram_start));
  916. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  917. (u32)rdev->mc.vram_start);
  918. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  919. (u32)rdev->mc.vram_start);
  920. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  921. upper_32_bits(rdev->mc.vram_start));
  922. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  923. upper_32_bits(rdev->mc.vram_start));
  924. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  925. (u32)rdev->mc.vram_start);
  926. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  927. (u32)rdev->mc.vram_start);
  928. if (!(rdev->flags & RADEON_IS_IGP)) {
  929. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  930. upper_32_bits(rdev->mc.vram_start));
  931. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  932. upper_32_bits(rdev->mc.vram_start));
  933. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  934. (u32)rdev->mc.vram_start);
  935. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  936. (u32)rdev->mc.vram_start);
  937. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  938. upper_32_bits(rdev->mc.vram_start));
  939. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  940. upper_32_bits(rdev->mc.vram_start));
  941. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  942. (u32)rdev->mc.vram_start);
  943. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  944. (u32)rdev->mc.vram_start);
  945. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  946. upper_32_bits(rdev->mc.vram_start));
  947. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  948. upper_32_bits(rdev->mc.vram_start));
  949. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  950. (u32)rdev->mc.vram_start);
  951. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  952. (u32)rdev->mc.vram_start);
  953. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  954. upper_32_bits(rdev->mc.vram_start));
  955. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  956. upper_32_bits(rdev->mc.vram_start));
  957. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  958. (u32)rdev->mc.vram_start);
  959. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  960. (u32)rdev->mc.vram_start);
  961. }
  962. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  963. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  964. /* Unlock host access */
  965. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  966. mdelay(1);
  967. /* Restore video state */
  968. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  969. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  970. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  971. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  972. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  973. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  974. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  975. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  976. if (!(rdev->flags & RADEON_IS_IGP)) {
  977. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  978. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  979. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  980. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  981. }
  982. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  983. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  984. if (!(rdev->flags & RADEON_IS_IGP)) {
  985. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  986. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  987. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  988. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  989. }
  990. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  991. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  992. if (!(rdev->flags & RADEON_IS_IGP)) {
  993. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  994. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  995. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  996. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  997. }
  998. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  999. }
  1000. void evergreen_mc_program(struct radeon_device *rdev)
  1001. {
  1002. struct evergreen_mc_save save;
  1003. u32 tmp;
  1004. int i, j;
  1005. /* Initialize HDP */
  1006. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1007. WREG32((0x2c14 + j), 0x00000000);
  1008. WREG32((0x2c18 + j), 0x00000000);
  1009. WREG32((0x2c1c + j), 0x00000000);
  1010. WREG32((0x2c20 + j), 0x00000000);
  1011. WREG32((0x2c24 + j), 0x00000000);
  1012. }
  1013. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1014. evergreen_mc_stop(rdev, &save);
  1015. if (evergreen_mc_wait_for_idle(rdev)) {
  1016. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1017. }
  1018. /* Lockout access through VGA aperture*/
  1019. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1020. /* Update configuration */
  1021. if (rdev->flags & RADEON_IS_AGP) {
  1022. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1023. /* VRAM before AGP */
  1024. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1025. rdev->mc.vram_start >> 12);
  1026. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1027. rdev->mc.gtt_end >> 12);
  1028. } else {
  1029. /* VRAM after AGP */
  1030. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1031. rdev->mc.gtt_start >> 12);
  1032. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1033. rdev->mc.vram_end >> 12);
  1034. }
  1035. } else {
  1036. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1037. rdev->mc.vram_start >> 12);
  1038. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1039. rdev->mc.vram_end >> 12);
  1040. }
  1041. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1042. if (rdev->flags & RADEON_IS_IGP) {
  1043. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1044. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1045. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1046. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1047. }
  1048. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1049. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1050. WREG32(MC_VM_FB_LOCATION, tmp);
  1051. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1052. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1053. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1054. if (rdev->flags & RADEON_IS_AGP) {
  1055. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1056. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1057. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1058. } else {
  1059. WREG32(MC_VM_AGP_BASE, 0);
  1060. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1061. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1062. }
  1063. if (evergreen_mc_wait_for_idle(rdev)) {
  1064. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1065. }
  1066. evergreen_mc_resume(rdev, &save);
  1067. /* we need to own VRAM, so turn off the VGA renderer here
  1068. * to stop it overwriting our objects */
  1069. rv515_vga_render_disable(rdev);
  1070. }
  1071. /*
  1072. * CP.
  1073. */
  1074. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1075. {
  1076. /* set to DX10/11 mode */
  1077. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  1078. radeon_ring_write(rdev, 1);
  1079. /* FIXME: implement */
  1080. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1081. radeon_ring_write(rdev,
  1082. #ifdef __BIG_ENDIAN
  1083. (2 << 0) |
  1084. #endif
  1085. (ib->gpu_addr & 0xFFFFFFFC));
  1086. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1087. radeon_ring_write(rdev, ib->length_dw);
  1088. }
  1089. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1090. {
  1091. const __be32 *fw_data;
  1092. int i;
  1093. if (!rdev->me_fw || !rdev->pfp_fw)
  1094. return -EINVAL;
  1095. r700_cp_stop(rdev);
  1096. WREG32(CP_RB_CNTL,
  1097. #ifdef __BIG_ENDIAN
  1098. BUF_SWAP_32BIT |
  1099. #endif
  1100. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1101. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1102. WREG32(CP_PFP_UCODE_ADDR, 0);
  1103. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1104. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1105. WREG32(CP_PFP_UCODE_ADDR, 0);
  1106. fw_data = (const __be32 *)rdev->me_fw->data;
  1107. WREG32(CP_ME_RAM_WADDR, 0);
  1108. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1109. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1110. WREG32(CP_PFP_UCODE_ADDR, 0);
  1111. WREG32(CP_ME_RAM_WADDR, 0);
  1112. WREG32(CP_ME_RAM_RADDR, 0);
  1113. return 0;
  1114. }
  1115. static int evergreen_cp_start(struct radeon_device *rdev)
  1116. {
  1117. int r, i;
  1118. uint32_t cp_me;
  1119. r = radeon_ring_lock(rdev, 7);
  1120. if (r) {
  1121. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1122. return r;
  1123. }
  1124. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1125. radeon_ring_write(rdev, 0x1);
  1126. radeon_ring_write(rdev, 0x0);
  1127. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1128. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1129. radeon_ring_write(rdev, 0);
  1130. radeon_ring_write(rdev, 0);
  1131. radeon_ring_unlock_commit(rdev);
  1132. cp_me = 0xff;
  1133. WREG32(CP_ME_CNTL, cp_me);
  1134. r = radeon_ring_lock(rdev, evergreen_default_size + 19);
  1135. if (r) {
  1136. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1137. return r;
  1138. }
  1139. /* setup clear context state */
  1140. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1142. for (i = 0; i < evergreen_default_size; i++)
  1143. radeon_ring_write(rdev, evergreen_default_state[i]);
  1144. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1145. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1146. /* set clear context state */
  1147. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1148. radeon_ring_write(rdev, 0);
  1149. /* SQ_VTX_BASE_VTX_LOC */
  1150. radeon_ring_write(rdev, 0xc0026f00);
  1151. radeon_ring_write(rdev, 0x00000000);
  1152. radeon_ring_write(rdev, 0x00000000);
  1153. radeon_ring_write(rdev, 0x00000000);
  1154. /* Clear consts */
  1155. radeon_ring_write(rdev, 0xc0036f00);
  1156. radeon_ring_write(rdev, 0x00000bc4);
  1157. radeon_ring_write(rdev, 0xffffffff);
  1158. radeon_ring_write(rdev, 0xffffffff);
  1159. radeon_ring_write(rdev, 0xffffffff);
  1160. radeon_ring_write(rdev, 0xc0026900);
  1161. radeon_ring_write(rdev, 0x00000316);
  1162. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1163. radeon_ring_write(rdev, 0x00000010); /* */
  1164. radeon_ring_unlock_commit(rdev);
  1165. return 0;
  1166. }
  1167. int evergreen_cp_resume(struct radeon_device *rdev)
  1168. {
  1169. u32 tmp;
  1170. u32 rb_bufsz;
  1171. int r;
  1172. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1173. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1174. SOFT_RESET_PA |
  1175. SOFT_RESET_SH |
  1176. SOFT_RESET_VGT |
  1177. SOFT_RESET_SX));
  1178. RREG32(GRBM_SOFT_RESET);
  1179. mdelay(15);
  1180. WREG32(GRBM_SOFT_RESET, 0);
  1181. RREG32(GRBM_SOFT_RESET);
  1182. /* Set ring buffer size */
  1183. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1184. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1185. #ifdef __BIG_ENDIAN
  1186. tmp |= BUF_SWAP_32BIT;
  1187. #endif
  1188. WREG32(CP_RB_CNTL, tmp);
  1189. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1190. /* Set the write pointer delay */
  1191. WREG32(CP_RB_WPTR_DELAY, 0);
  1192. /* Initialize the ring buffer's read and write pointers */
  1193. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1194. WREG32(CP_RB_RPTR_WR, 0);
  1195. WREG32(CP_RB_WPTR, 0);
  1196. /* set the wb address wether it's enabled or not */
  1197. WREG32(CP_RB_RPTR_ADDR,
  1198. #ifdef __BIG_ENDIAN
  1199. RB_RPTR_SWAP(2) |
  1200. #endif
  1201. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1202. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1203. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1204. if (rdev->wb.enabled)
  1205. WREG32(SCRATCH_UMSK, 0xff);
  1206. else {
  1207. tmp |= RB_NO_UPDATE;
  1208. WREG32(SCRATCH_UMSK, 0);
  1209. }
  1210. mdelay(1);
  1211. WREG32(CP_RB_CNTL, tmp);
  1212. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1213. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1214. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1215. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1216. evergreen_cp_start(rdev);
  1217. rdev->cp.ready = true;
  1218. r = radeon_ring_test(rdev);
  1219. if (r) {
  1220. rdev->cp.ready = false;
  1221. return r;
  1222. }
  1223. return 0;
  1224. }
  1225. /*
  1226. * Core functions
  1227. */
  1228. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1229. u32 num_tile_pipes,
  1230. u32 num_backends,
  1231. u32 backend_disable_mask)
  1232. {
  1233. u32 backend_map = 0;
  1234. u32 enabled_backends_mask = 0;
  1235. u32 enabled_backends_count = 0;
  1236. u32 cur_pipe;
  1237. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1238. u32 cur_backend = 0;
  1239. u32 i;
  1240. bool force_no_swizzle;
  1241. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1242. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1243. if (num_tile_pipes < 1)
  1244. num_tile_pipes = 1;
  1245. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1246. num_backends = EVERGREEN_MAX_BACKENDS;
  1247. if (num_backends < 1)
  1248. num_backends = 1;
  1249. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1250. if (((backend_disable_mask >> i) & 1) == 0) {
  1251. enabled_backends_mask |= (1 << i);
  1252. ++enabled_backends_count;
  1253. }
  1254. if (enabled_backends_count == num_backends)
  1255. break;
  1256. }
  1257. if (enabled_backends_count == 0) {
  1258. enabled_backends_mask = 1;
  1259. enabled_backends_count = 1;
  1260. }
  1261. if (enabled_backends_count != num_backends)
  1262. num_backends = enabled_backends_count;
  1263. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1264. switch (rdev->family) {
  1265. case CHIP_CEDAR:
  1266. case CHIP_REDWOOD:
  1267. case CHIP_PALM:
  1268. case CHIP_TURKS:
  1269. case CHIP_CAICOS:
  1270. force_no_swizzle = false;
  1271. break;
  1272. case CHIP_CYPRESS:
  1273. case CHIP_HEMLOCK:
  1274. case CHIP_JUNIPER:
  1275. case CHIP_BARTS:
  1276. default:
  1277. force_no_swizzle = true;
  1278. break;
  1279. }
  1280. if (force_no_swizzle) {
  1281. bool last_backend_enabled = false;
  1282. force_no_swizzle = false;
  1283. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1284. if (((enabled_backends_mask >> i) & 1) == 1) {
  1285. if (last_backend_enabled)
  1286. force_no_swizzle = true;
  1287. last_backend_enabled = true;
  1288. } else
  1289. last_backend_enabled = false;
  1290. }
  1291. }
  1292. switch (num_tile_pipes) {
  1293. case 1:
  1294. case 3:
  1295. case 5:
  1296. case 7:
  1297. DRM_ERROR("odd number of pipes!\n");
  1298. break;
  1299. case 2:
  1300. swizzle_pipe[0] = 0;
  1301. swizzle_pipe[1] = 1;
  1302. break;
  1303. case 4:
  1304. if (force_no_swizzle) {
  1305. swizzle_pipe[0] = 0;
  1306. swizzle_pipe[1] = 1;
  1307. swizzle_pipe[2] = 2;
  1308. swizzle_pipe[3] = 3;
  1309. } else {
  1310. swizzle_pipe[0] = 0;
  1311. swizzle_pipe[1] = 2;
  1312. swizzle_pipe[2] = 1;
  1313. swizzle_pipe[3] = 3;
  1314. }
  1315. break;
  1316. case 6:
  1317. if (force_no_swizzle) {
  1318. swizzle_pipe[0] = 0;
  1319. swizzle_pipe[1] = 1;
  1320. swizzle_pipe[2] = 2;
  1321. swizzle_pipe[3] = 3;
  1322. swizzle_pipe[4] = 4;
  1323. swizzle_pipe[5] = 5;
  1324. } else {
  1325. swizzle_pipe[0] = 0;
  1326. swizzle_pipe[1] = 2;
  1327. swizzle_pipe[2] = 4;
  1328. swizzle_pipe[3] = 1;
  1329. swizzle_pipe[4] = 3;
  1330. swizzle_pipe[5] = 5;
  1331. }
  1332. break;
  1333. case 8:
  1334. if (force_no_swizzle) {
  1335. swizzle_pipe[0] = 0;
  1336. swizzle_pipe[1] = 1;
  1337. swizzle_pipe[2] = 2;
  1338. swizzle_pipe[3] = 3;
  1339. swizzle_pipe[4] = 4;
  1340. swizzle_pipe[5] = 5;
  1341. swizzle_pipe[6] = 6;
  1342. swizzle_pipe[7] = 7;
  1343. } else {
  1344. swizzle_pipe[0] = 0;
  1345. swizzle_pipe[1] = 2;
  1346. swizzle_pipe[2] = 4;
  1347. swizzle_pipe[3] = 6;
  1348. swizzle_pipe[4] = 1;
  1349. swizzle_pipe[5] = 3;
  1350. swizzle_pipe[6] = 5;
  1351. swizzle_pipe[7] = 7;
  1352. }
  1353. break;
  1354. }
  1355. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1356. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1357. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1358. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1359. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1360. }
  1361. return backend_map;
  1362. }
  1363. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1364. {
  1365. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1366. tmp = RREG32(MC_SHARED_CHMAP);
  1367. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1368. case 0:
  1369. case 1:
  1370. case 2:
  1371. case 3:
  1372. default:
  1373. /* default mapping */
  1374. mc_shared_chremap = 0x00fac688;
  1375. break;
  1376. }
  1377. switch (rdev->family) {
  1378. case CHIP_HEMLOCK:
  1379. case CHIP_CYPRESS:
  1380. case CHIP_BARTS:
  1381. tcp_chan_steer_lo = 0x54763210;
  1382. tcp_chan_steer_hi = 0x0000ba98;
  1383. break;
  1384. case CHIP_JUNIPER:
  1385. case CHIP_REDWOOD:
  1386. case CHIP_CEDAR:
  1387. case CHIP_PALM:
  1388. case CHIP_TURKS:
  1389. case CHIP_CAICOS:
  1390. default:
  1391. tcp_chan_steer_lo = 0x76543210;
  1392. tcp_chan_steer_hi = 0x0000ba98;
  1393. break;
  1394. }
  1395. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1396. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1397. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1398. }
  1399. static void evergreen_gpu_init(struct radeon_device *rdev)
  1400. {
  1401. u32 cc_rb_backend_disable = 0;
  1402. u32 cc_gc_shader_pipe_config;
  1403. u32 gb_addr_config = 0;
  1404. u32 mc_shared_chmap, mc_arb_ramcfg;
  1405. u32 gb_backend_map;
  1406. u32 grbm_gfx_index;
  1407. u32 sx_debug_1;
  1408. u32 smx_dc_ctl0;
  1409. u32 sq_config;
  1410. u32 sq_lds_resource_mgmt;
  1411. u32 sq_gpr_resource_mgmt_1;
  1412. u32 sq_gpr_resource_mgmt_2;
  1413. u32 sq_gpr_resource_mgmt_3;
  1414. u32 sq_thread_resource_mgmt;
  1415. u32 sq_thread_resource_mgmt_2;
  1416. u32 sq_stack_resource_mgmt_1;
  1417. u32 sq_stack_resource_mgmt_2;
  1418. u32 sq_stack_resource_mgmt_3;
  1419. u32 vgt_cache_invalidation;
  1420. u32 hdp_host_path_cntl, tmp;
  1421. int i, j, num_shader_engines, ps_thread_count;
  1422. switch (rdev->family) {
  1423. case CHIP_CYPRESS:
  1424. case CHIP_HEMLOCK:
  1425. rdev->config.evergreen.num_ses = 2;
  1426. rdev->config.evergreen.max_pipes = 4;
  1427. rdev->config.evergreen.max_tile_pipes = 8;
  1428. rdev->config.evergreen.max_simds = 10;
  1429. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1430. rdev->config.evergreen.max_gprs = 256;
  1431. rdev->config.evergreen.max_threads = 248;
  1432. rdev->config.evergreen.max_gs_threads = 32;
  1433. rdev->config.evergreen.max_stack_entries = 512;
  1434. rdev->config.evergreen.sx_num_of_sets = 4;
  1435. rdev->config.evergreen.sx_max_export_size = 256;
  1436. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1437. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1438. rdev->config.evergreen.max_hw_contexts = 8;
  1439. rdev->config.evergreen.sq_num_cf_insts = 2;
  1440. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1441. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1442. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1443. break;
  1444. case CHIP_JUNIPER:
  1445. rdev->config.evergreen.num_ses = 1;
  1446. rdev->config.evergreen.max_pipes = 4;
  1447. rdev->config.evergreen.max_tile_pipes = 4;
  1448. rdev->config.evergreen.max_simds = 10;
  1449. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1450. rdev->config.evergreen.max_gprs = 256;
  1451. rdev->config.evergreen.max_threads = 248;
  1452. rdev->config.evergreen.max_gs_threads = 32;
  1453. rdev->config.evergreen.max_stack_entries = 512;
  1454. rdev->config.evergreen.sx_num_of_sets = 4;
  1455. rdev->config.evergreen.sx_max_export_size = 256;
  1456. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1457. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1458. rdev->config.evergreen.max_hw_contexts = 8;
  1459. rdev->config.evergreen.sq_num_cf_insts = 2;
  1460. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1461. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1462. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1463. break;
  1464. case CHIP_REDWOOD:
  1465. rdev->config.evergreen.num_ses = 1;
  1466. rdev->config.evergreen.max_pipes = 4;
  1467. rdev->config.evergreen.max_tile_pipes = 4;
  1468. rdev->config.evergreen.max_simds = 5;
  1469. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1470. rdev->config.evergreen.max_gprs = 256;
  1471. rdev->config.evergreen.max_threads = 248;
  1472. rdev->config.evergreen.max_gs_threads = 32;
  1473. rdev->config.evergreen.max_stack_entries = 256;
  1474. rdev->config.evergreen.sx_num_of_sets = 4;
  1475. rdev->config.evergreen.sx_max_export_size = 256;
  1476. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1477. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1478. rdev->config.evergreen.max_hw_contexts = 8;
  1479. rdev->config.evergreen.sq_num_cf_insts = 2;
  1480. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1481. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1482. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1483. break;
  1484. case CHIP_CEDAR:
  1485. default:
  1486. rdev->config.evergreen.num_ses = 1;
  1487. rdev->config.evergreen.max_pipes = 2;
  1488. rdev->config.evergreen.max_tile_pipes = 2;
  1489. rdev->config.evergreen.max_simds = 2;
  1490. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1491. rdev->config.evergreen.max_gprs = 256;
  1492. rdev->config.evergreen.max_threads = 192;
  1493. rdev->config.evergreen.max_gs_threads = 16;
  1494. rdev->config.evergreen.max_stack_entries = 256;
  1495. rdev->config.evergreen.sx_num_of_sets = 4;
  1496. rdev->config.evergreen.sx_max_export_size = 128;
  1497. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1498. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1499. rdev->config.evergreen.max_hw_contexts = 4;
  1500. rdev->config.evergreen.sq_num_cf_insts = 1;
  1501. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1502. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1503. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1504. break;
  1505. case CHIP_PALM:
  1506. rdev->config.evergreen.num_ses = 1;
  1507. rdev->config.evergreen.max_pipes = 2;
  1508. rdev->config.evergreen.max_tile_pipes = 2;
  1509. rdev->config.evergreen.max_simds = 2;
  1510. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1511. rdev->config.evergreen.max_gprs = 256;
  1512. rdev->config.evergreen.max_threads = 192;
  1513. rdev->config.evergreen.max_gs_threads = 16;
  1514. rdev->config.evergreen.max_stack_entries = 256;
  1515. rdev->config.evergreen.sx_num_of_sets = 4;
  1516. rdev->config.evergreen.sx_max_export_size = 128;
  1517. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1518. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1519. rdev->config.evergreen.max_hw_contexts = 4;
  1520. rdev->config.evergreen.sq_num_cf_insts = 1;
  1521. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1522. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1523. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1524. break;
  1525. case CHIP_BARTS:
  1526. rdev->config.evergreen.num_ses = 2;
  1527. rdev->config.evergreen.max_pipes = 4;
  1528. rdev->config.evergreen.max_tile_pipes = 8;
  1529. rdev->config.evergreen.max_simds = 7;
  1530. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1531. rdev->config.evergreen.max_gprs = 256;
  1532. rdev->config.evergreen.max_threads = 248;
  1533. rdev->config.evergreen.max_gs_threads = 32;
  1534. rdev->config.evergreen.max_stack_entries = 512;
  1535. rdev->config.evergreen.sx_num_of_sets = 4;
  1536. rdev->config.evergreen.sx_max_export_size = 256;
  1537. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1538. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1539. rdev->config.evergreen.max_hw_contexts = 8;
  1540. rdev->config.evergreen.sq_num_cf_insts = 2;
  1541. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1542. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1543. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1544. break;
  1545. case CHIP_TURKS:
  1546. rdev->config.evergreen.num_ses = 1;
  1547. rdev->config.evergreen.max_pipes = 4;
  1548. rdev->config.evergreen.max_tile_pipes = 4;
  1549. rdev->config.evergreen.max_simds = 6;
  1550. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1551. rdev->config.evergreen.max_gprs = 256;
  1552. rdev->config.evergreen.max_threads = 248;
  1553. rdev->config.evergreen.max_gs_threads = 32;
  1554. rdev->config.evergreen.max_stack_entries = 256;
  1555. rdev->config.evergreen.sx_num_of_sets = 4;
  1556. rdev->config.evergreen.sx_max_export_size = 256;
  1557. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1558. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1559. rdev->config.evergreen.max_hw_contexts = 8;
  1560. rdev->config.evergreen.sq_num_cf_insts = 2;
  1561. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1562. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1563. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1564. break;
  1565. case CHIP_CAICOS:
  1566. rdev->config.evergreen.num_ses = 1;
  1567. rdev->config.evergreen.max_pipes = 4;
  1568. rdev->config.evergreen.max_tile_pipes = 2;
  1569. rdev->config.evergreen.max_simds = 2;
  1570. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1571. rdev->config.evergreen.max_gprs = 256;
  1572. rdev->config.evergreen.max_threads = 192;
  1573. rdev->config.evergreen.max_gs_threads = 16;
  1574. rdev->config.evergreen.max_stack_entries = 256;
  1575. rdev->config.evergreen.sx_num_of_sets = 4;
  1576. rdev->config.evergreen.sx_max_export_size = 128;
  1577. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1578. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1579. rdev->config.evergreen.max_hw_contexts = 4;
  1580. rdev->config.evergreen.sq_num_cf_insts = 1;
  1581. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1582. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1583. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1584. break;
  1585. }
  1586. /* Initialize HDP */
  1587. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1588. WREG32((0x2c14 + j), 0x00000000);
  1589. WREG32((0x2c18 + j), 0x00000000);
  1590. WREG32((0x2c1c + j), 0x00000000);
  1591. WREG32((0x2c20 + j), 0x00000000);
  1592. WREG32((0x2c24 + j), 0x00000000);
  1593. }
  1594. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1595. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1596. cc_gc_shader_pipe_config |=
  1597. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1598. & EVERGREEN_MAX_PIPES_MASK);
  1599. cc_gc_shader_pipe_config |=
  1600. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1601. & EVERGREEN_MAX_SIMDS_MASK);
  1602. cc_rb_backend_disable =
  1603. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1604. & EVERGREEN_MAX_BACKENDS_MASK);
  1605. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1606. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1607. switch (rdev->config.evergreen.max_tile_pipes) {
  1608. case 1:
  1609. default:
  1610. gb_addr_config |= NUM_PIPES(0);
  1611. break;
  1612. case 2:
  1613. gb_addr_config |= NUM_PIPES(1);
  1614. break;
  1615. case 4:
  1616. gb_addr_config |= NUM_PIPES(2);
  1617. break;
  1618. case 8:
  1619. gb_addr_config |= NUM_PIPES(3);
  1620. break;
  1621. }
  1622. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1623. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1624. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1625. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1626. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1627. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1628. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1629. gb_addr_config |= ROW_SIZE(2);
  1630. else
  1631. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1632. if (rdev->ddev->pdev->device == 0x689e) {
  1633. u32 efuse_straps_4;
  1634. u32 efuse_straps_3;
  1635. u8 efuse_box_bit_131_124;
  1636. WREG32(RCU_IND_INDEX, 0x204);
  1637. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1638. WREG32(RCU_IND_INDEX, 0x203);
  1639. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1640. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1641. switch(efuse_box_bit_131_124) {
  1642. case 0x00:
  1643. gb_backend_map = 0x76543210;
  1644. break;
  1645. case 0x55:
  1646. gb_backend_map = 0x77553311;
  1647. break;
  1648. case 0x56:
  1649. gb_backend_map = 0x77553300;
  1650. break;
  1651. case 0x59:
  1652. gb_backend_map = 0x77552211;
  1653. break;
  1654. case 0x66:
  1655. gb_backend_map = 0x77443300;
  1656. break;
  1657. case 0x99:
  1658. gb_backend_map = 0x66552211;
  1659. break;
  1660. case 0x5a:
  1661. gb_backend_map = 0x77552200;
  1662. break;
  1663. case 0xaa:
  1664. gb_backend_map = 0x66442200;
  1665. break;
  1666. case 0x95:
  1667. gb_backend_map = 0x66553311;
  1668. break;
  1669. default:
  1670. DRM_ERROR("bad backend map, using default\n");
  1671. gb_backend_map =
  1672. evergreen_get_tile_pipe_to_backend_map(rdev,
  1673. rdev->config.evergreen.max_tile_pipes,
  1674. rdev->config.evergreen.max_backends,
  1675. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1676. rdev->config.evergreen.max_backends) &
  1677. EVERGREEN_MAX_BACKENDS_MASK));
  1678. break;
  1679. }
  1680. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1681. u32 efuse_straps_3;
  1682. u8 efuse_box_bit_127_124;
  1683. WREG32(RCU_IND_INDEX, 0x203);
  1684. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1685. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1686. switch(efuse_box_bit_127_124) {
  1687. case 0x0:
  1688. gb_backend_map = 0x00003210;
  1689. break;
  1690. case 0x5:
  1691. case 0x6:
  1692. case 0x9:
  1693. case 0xa:
  1694. gb_backend_map = 0x00003311;
  1695. break;
  1696. default:
  1697. DRM_ERROR("bad backend map, using default\n");
  1698. gb_backend_map =
  1699. evergreen_get_tile_pipe_to_backend_map(rdev,
  1700. rdev->config.evergreen.max_tile_pipes,
  1701. rdev->config.evergreen.max_backends,
  1702. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1703. rdev->config.evergreen.max_backends) &
  1704. EVERGREEN_MAX_BACKENDS_MASK));
  1705. break;
  1706. }
  1707. } else {
  1708. switch (rdev->family) {
  1709. case CHIP_CYPRESS:
  1710. case CHIP_HEMLOCK:
  1711. case CHIP_BARTS:
  1712. gb_backend_map = 0x66442200;
  1713. break;
  1714. case CHIP_JUNIPER:
  1715. gb_backend_map = 0x00006420;
  1716. break;
  1717. default:
  1718. gb_backend_map =
  1719. evergreen_get_tile_pipe_to_backend_map(rdev,
  1720. rdev->config.evergreen.max_tile_pipes,
  1721. rdev->config.evergreen.max_backends,
  1722. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1723. rdev->config.evergreen.max_backends) &
  1724. EVERGREEN_MAX_BACKENDS_MASK));
  1725. }
  1726. }
  1727. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1728. * not have bank info, so create a custom tiling dword.
  1729. * bits 3:0 num_pipes
  1730. * bits 7:4 num_banks
  1731. * bits 11:8 group_size
  1732. * bits 15:12 row_size
  1733. */
  1734. rdev->config.evergreen.tile_config = 0;
  1735. switch (rdev->config.evergreen.max_tile_pipes) {
  1736. case 1:
  1737. default:
  1738. rdev->config.evergreen.tile_config |= (0 << 0);
  1739. break;
  1740. case 2:
  1741. rdev->config.evergreen.tile_config |= (1 << 0);
  1742. break;
  1743. case 4:
  1744. rdev->config.evergreen.tile_config |= (2 << 0);
  1745. break;
  1746. case 8:
  1747. rdev->config.evergreen.tile_config |= (3 << 0);
  1748. break;
  1749. }
  1750. rdev->config.evergreen.tile_config |=
  1751. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1752. rdev->config.evergreen.tile_config |=
  1753. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1754. rdev->config.evergreen.tile_config |=
  1755. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1756. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1757. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1758. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1759. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1760. evergreen_program_channel_remap(rdev);
  1761. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1762. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1763. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1764. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1765. u32 sp = cc_gc_shader_pipe_config;
  1766. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1767. if (i == num_shader_engines) {
  1768. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1769. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1770. }
  1771. WREG32(GRBM_GFX_INDEX, gfx);
  1772. WREG32(RLC_GFX_INDEX, gfx);
  1773. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1774. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1775. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1776. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1777. }
  1778. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1779. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1780. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1781. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1782. WREG32(CGTS_TCC_DISABLE, 0);
  1783. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1784. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1785. /* set HW defaults for 3D engine */
  1786. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1787. ROQ_IB2_START(0x2b)));
  1788. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1789. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1790. SYNC_GRADIENT |
  1791. SYNC_WALKER |
  1792. SYNC_ALIGNER));
  1793. sx_debug_1 = RREG32(SX_DEBUG_1);
  1794. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1795. WREG32(SX_DEBUG_1, sx_debug_1);
  1796. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1797. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1798. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1799. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1800. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1801. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1802. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1803. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1804. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1805. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1806. WREG32(VGT_NUM_INSTANCES, 1);
  1807. WREG32(SPI_CONFIG_CNTL, 0);
  1808. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1809. WREG32(CP_PERFMON_CNTL, 0);
  1810. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1811. FETCH_FIFO_HIWATER(0x4) |
  1812. DONE_FIFO_HIWATER(0xe0) |
  1813. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1814. sq_config = RREG32(SQ_CONFIG);
  1815. sq_config &= ~(PS_PRIO(3) |
  1816. VS_PRIO(3) |
  1817. GS_PRIO(3) |
  1818. ES_PRIO(3));
  1819. sq_config |= (VC_ENABLE |
  1820. EXPORT_SRC_C |
  1821. PS_PRIO(0) |
  1822. VS_PRIO(1) |
  1823. GS_PRIO(2) |
  1824. ES_PRIO(3));
  1825. switch (rdev->family) {
  1826. case CHIP_CEDAR:
  1827. case CHIP_PALM:
  1828. case CHIP_CAICOS:
  1829. /* no vertex cache */
  1830. sq_config &= ~VC_ENABLE;
  1831. break;
  1832. default:
  1833. break;
  1834. }
  1835. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1836. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1837. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1838. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1839. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1840. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1841. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1842. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1843. switch (rdev->family) {
  1844. case CHIP_CEDAR:
  1845. case CHIP_PALM:
  1846. ps_thread_count = 96;
  1847. break;
  1848. default:
  1849. ps_thread_count = 128;
  1850. break;
  1851. }
  1852. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1853. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1854. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1855. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1856. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1857. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1858. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1859. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1860. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1861. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1862. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1863. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1864. WREG32(SQ_CONFIG, sq_config);
  1865. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1866. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1867. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1868. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1869. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1870. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1871. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1872. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1873. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1874. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1875. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1876. FORCE_EOV_MAX_REZ_CNT(255)));
  1877. switch (rdev->family) {
  1878. case CHIP_CEDAR:
  1879. case CHIP_PALM:
  1880. case CHIP_CAICOS:
  1881. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1882. break;
  1883. default:
  1884. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1885. break;
  1886. }
  1887. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1888. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1889. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1890. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1891. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1892. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1893. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1894. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1895. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1896. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1897. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1898. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1899. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1900. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1901. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1902. /* clear render buffer base addresses */
  1903. WREG32(CB_COLOR0_BASE, 0);
  1904. WREG32(CB_COLOR1_BASE, 0);
  1905. WREG32(CB_COLOR2_BASE, 0);
  1906. WREG32(CB_COLOR3_BASE, 0);
  1907. WREG32(CB_COLOR4_BASE, 0);
  1908. WREG32(CB_COLOR5_BASE, 0);
  1909. WREG32(CB_COLOR6_BASE, 0);
  1910. WREG32(CB_COLOR7_BASE, 0);
  1911. WREG32(CB_COLOR8_BASE, 0);
  1912. WREG32(CB_COLOR9_BASE, 0);
  1913. WREG32(CB_COLOR10_BASE, 0);
  1914. WREG32(CB_COLOR11_BASE, 0);
  1915. /* set the shader const cache sizes to 0 */
  1916. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1917. WREG32(i, 0);
  1918. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1919. WREG32(i, 0);
  1920. tmp = RREG32(HDP_MISC_CNTL);
  1921. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1922. WREG32(HDP_MISC_CNTL, tmp);
  1923. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1924. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1925. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1926. udelay(50);
  1927. }
  1928. int evergreen_mc_init(struct radeon_device *rdev)
  1929. {
  1930. u32 tmp;
  1931. int chansize, numchan;
  1932. /* Get VRAM informations */
  1933. rdev->mc.vram_is_ddr = true;
  1934. tmp = RREG32(MC_ARB_RAMCFG);
  1935. if (tmp & CHANSIZE_OVERRIDE) {
  1936. chansize = 16;
  1937. } else if (tmp & CHANSIZE_MASK) {
  1938. chansize = 64;
  1939. } else {
  1940. chansize = 32;
  1941. }
  1942. tmp = RREG32(MC_SHARED_CHMAP);
  1943. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1944. case 0:
  1945. default:
  1946. numchan = 1;
  1947. break;
  1948. case 1:
  1949. numchan = 2;
  1950. break;
  1951. case 2:
  1952. numchan = 4;
  1953. break;
  1954. case 3:
  1955. numchan = 8;
  1956. break;
  1957. }
  1958. rdev->mc.vram_width = numchan * chansize;
  1959. /* Could aper size report 0 ? */
  1960. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1961. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1962. /* Setup GPU memory space */
  1963. if (rdev->flags & RADEON_IS_IGP) {
  1964. /* size in bytes on fusion */
  1965. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1966. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1967. } else {
  1968. /* size in MB on evergreen */
  1969. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1970. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1971. }
  1972. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1973. r700_vram_gtt_location(rdev, &rdev->mc);
  1974. radeon_update_bandwidth_info(rdev);
  1975. return 0;
  1976. }
  1977. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1978. {
  1979. u32 srbm_status;
  1980. u32 grbm_status;
  1981. u32 grbm_status_se0, grbm_status_se1;
  1982. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  1983. int r;
  1984. srbm_status = RREG32(SRBM_STATUS);
  1985. grbm_status = RREG32(GRBM_STATUS);
  1986. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1987. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1988. if (!(grbm_status & GUI_ACTIVE)) {
  1989. r100_gpu_lockup_update(lockup, &rdev->cp);
  1990. return false;
  1991. }
  1992. /* force CP activities */
  1993. r = radeon_ring_lock(rdev, 2);
  1994. if (!r) {
  1995. /* PACKET2 NOP */
  1996. radeon_ring_write(rdev, 0x80000000);
  1997. radeon_ring_write(rdev, 0x80000000);
  1998. radeon_ring_unlock_commit(rdev);
  1999. }
  2000. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2001. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  2002. }
  2003. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2004. {
  2005. struct evergreen_mc_save save;
  2006. u32 grbm_reset = 0;
  2007. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2008. return 0;
  2009. dev_info(rdev->dev, "GPU softreset \n");
  2010. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2011. RREG32(GRBM_STATUS));
  2012. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2013. RREG32(GRBM_STATUS_SE0));
  2014. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2015. RREG32(GRBM_STATUS_SE1));
  2016. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2017. RREG32(SRBM_STATUS));
  2018. evergreen_mc_stop(rdev, &save);
  2019. if (evergreen_mc_wait_for_idle(rdev)) {
  2020. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2021. }
  2022. /* Disable CP parsing/prefetching */
  2023. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2024. /* reset all the gfx blocks */
  2025. grbm_reset = (SOFT_RESET_CP |
  2026. SOFT_RESET_CB |
  2027. SOFT_RESET_DB |
  2028. SOFT_RESET_PA |
  2029. SOFT_RESET_SC |
  2030. SOFT_RESET_SPI |
  2031. SOFT_RESET_SH |
  2032. SOFT_RESET_SX |
  2033. SOFT_RESET_TC |
  2034. SOFT_RESET_TA |
  2035. SOFT_RESET_VC |
  2036. SOFT_RESET_VGT);
  2037. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2038. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2039. (void)RREG32(GRBM_SOFT_RESET);
  2040. udelay(50);
  2041. WREG32(GRBM_SOFT_RESET, 0);
  2042. (void)RREG32(GRBM_SOFT_RESET);
  2043. /* Wait a little for things to settle down */
  2044. udelay(50);
  2045. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2046. RREG32(GRBM_STATUS));
  2047. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2048. RREG32(GRBM_STATUS_SE0));
  2049. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2050. RREG32(GRBM_STATUS_SE1));
  2051. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2052. RREG32(SRBM_STATUS));
  2053. evergreen_mc_resume(rdev, &save);
  2054. return 0;
  2055. }
  2056. int evergreen_asic_reset(struct radeon_device *rdev)
  2057. {
  2058. return evergreen_gpu_soft_reset(rdev);
  2059. }
  2060. /* Interrupts */
  2061. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2062. {
  2063. switch (crtc) {
  2064. case 0:
  2065. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2066. case 1:
  2067. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2068. case 2:
  2069. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2070. case 3:
  2071. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2072. case 4:
  2073. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2074. case 5:
  2075. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2076. default:
  2077. return 0;
  2078. }
  2079. }
  2080. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2081. {
  2082. u32 tmp;
  2083. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2084. WREG32(GRBM_INT_CNTL, 0);
  2085. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2086. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2087. if (!(rdev->flags & RADEON_IS_IGP)) {
  2088. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2089. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2090. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2091. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2092. }
  2093. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2094. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2095. if (!(rdev->flags & RADEON_IS_IGP)) {
  2096. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2097. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2098. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2099. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2100. }
  2101. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2102. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2103. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2104. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2105. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2106. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2107. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2108. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2109. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2110. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2111. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2112. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2113. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2114. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2115. }
  2116. int evergreen_irq_set(struct radeon_device *rdev)
  2117. {
  2118. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2119. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2120. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2121. u32 grbm_int_cntl = 0;
  2122. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2123. if (!rdev->irq.installed) {
  2124. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2125. return -EINVAL;
  2126. }
  2127. /* don't enable anything if the ih is disabled */
  2128. if (!rdev->ih.enabled) {
  2129. r600_disable_interrupts(rdev);
  2130. /* force the active interrupt state to all disabled */
  2131. evergreen_disable_interrupt_state(rdev);
  2132. return 0;
  2133. }
  2134. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2135. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2136. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2137. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2138. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2139. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2140. if (rdev->irq.sw_int) {
  2141. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2142. cp_int_cntl |= RB_INT_ENABLE;
  2143. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2144. }
  2145. if (rdev->irq.crtc_vblank_int[0] ||
  2146. rdev->irq.pflip[0]) {
  2147. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2148. crtc1 |= VBLANK_INT_MASK;
  2149. }
  2150. if (rdev->irq.crtc_vblank_int[1] ||
  2151. rdev->irq.pflip[1]) {
  2152. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2153. crtc2 |= VBLANK_INT_MASK;
  2154. }
  2155. if (rdev->irq.crtc_vblank_int[2] ||
  2156. rdev->irq.pflip[2]) {
  2157. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2158. crtc3 |= VBLANK_INT_MASK;
  2159. }
  2160. if (rdev->irq.crtc_vblank_int[3] ||
  2161. rdev->irq.pflip[3]) {
  2162. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2163. crtc4 |= VBLANK_INT_MASK;
  2164. }
  2165. if (rdev->irq.crtc_vblank_int[4] ||
  2166. rdev->irq.pflip[4]) {
  2167. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2168. crtc5 |= VBLANK_INT_MASK;
  2169. }
  2170. if (rdev->irq.crtc_vblank_int[5] ||
  2171. rdev->irq.pflip[5]) {
  2172. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2173. crtc6 |= VBLANK_INT_MASK;
  2174. }
  2175. if (rdev->irq.hpd[0]) {
  2176. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2177. hpd1 |= DC_HPDx_INT_EN;
  2178. }
  2179. if (rdev->irq.hpd[1]) {
  2180. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2181. hpd2 |= DC_HPDx_INT_EN;
  2182. }
  2183. if (rdev->irq.hpd[2]) {
  2184. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2185. hpd3 |= DC_HPDx_INT_EN;
  2186. }
  2187. if (rdev->irq.hpd[3]) {
  2188. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2189. hpd4 |= DC_HPDx_INT_EN;
  2190. }
  2191. if (rdev->irq.hpd[4]) {
  2192. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2193. hpd5 |= DC_HPDx_INT_EN;
  2194. }
  2195. if (rdev->irq.hpd[5]) {
  2196. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2197. hpd6 |= DC_HPDx_INT_EN;
  2198. }
  2199. if (rdev->irq.gui_idle) {
  2200. DRM_DEBUG("gui idle\n");
  2201. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2202. }
  2203. WREG32(CP_INT_CNTL, cp_int_cntl);
  2204. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2205. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2206. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2207. if (!(rdev->flags & RADEON_IS_IGP)) {
  2208. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2209. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2210. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2211. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2212. }
  2213. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2214. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2215. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2216. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2217. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2218. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2219. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2220. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2221. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2222. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2223. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2224. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2225. return 0;
  2226. }
  2227. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2228. {
  2229. u32 tmp;
  2230. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2231. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2232. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2233. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2234. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2235. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2236. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2237. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2238. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2239. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2240. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2241. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2242. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2243. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2244. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2245. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2246. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2247. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2248. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2249. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2250. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2251. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2252. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2253. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2254. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2255. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2256. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2257. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2258. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2259. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2260. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2261. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2262. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2263. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2264. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2265. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2266. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2267. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2268. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2269. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2270. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2271. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2272. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2273. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2274. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2275. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2276. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2277. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2278. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2279. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2280. tmp |= DC_HPDx_INT_ACK;
  2281. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2282. }
  2283. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2284. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2285. tmp |= DC_HPDx_INT_ACK;
  2286. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2287. }
  2288. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2289. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2290. tmp |= DC_HPDx_INT_ACK;
  2291. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2292. }
  2293. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2294. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2295. tmp |= DC_HPDx_INT_ACK;
  2296. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2297. }
  2298. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2299. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2300. tmp |= DC_HPDx_INT_ACK;
  2301. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2302. }
  2303. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2304. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2305. tmp |= DC_HPDx_INT_ACK;
  2306. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2307. }
  2308. }
  2309. void evergreen_irq_disable(struct radeon_device *rdev)
  2310. {
  2311. r600_disable_interrupts(rdev);
  2312. /* Wait and acknowledge irq */
  2313. mdelay(1);
  2314. evergreen_irq_ack(rdev);
  2315. evergreen_disable_interrupt_state(rdev);
  2316. }
  2317. void evergreen_irq_suspend(struct radeon_device *rdev)
  2318. {
  2319. evergreen_irq_disable(rdev);
  2320. r600_rlc_stop(rdev);
  2321. }
  2322. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2323. {
  2324. u32 wptr, tmp;
  2325. if (rdev->wb.enabled)
  2326. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2327. else
  2328. wptr = RREG32(IH_RB_WPTR);
  2329. if (wptr & RB_OVERFLOW) {
  2330. /* When a ring buffer overflow happen start parsing interrupt
  2331. * from the last not overwritten vector (wptr + 16). Hopefully
  2332. * this should allow us to catchup.
  2333. */
  2334. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2335. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2336. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2337. tmp = RREG32(IH_RB_CNTL);
  2338. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2339. WREG32(IH_RB_CNTL, tmp);
  2340. }
  2341. return (wptr & rdev->ih.ptr_mask);
  2342. }
  2343. int evergreen_irq_process(struct radeon_device *rdev)
  2344. {
  2345. u32 wptr = evergreen_get_ih_wptr(rdev);
  2346. u32 rptr = rdev->ih.rptr;
  2347. u32 src_id, src_data;
  2348. u32 ring_index;
  2349. unsigned long flags;
  2350. bool queue_hotplug = false;
  2351. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2352. if (!rdev->ih.enabled)
  2353. return IRQ_NONE;
  2354. spin_lock_irqsave(&rdev->ih.lock, flags);
  2355. if (rptr == wptr) {
  2356. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2357. return IRQ_NONE;
  2358. }
  2359. if (rdev->shutdown) {
  2360. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2361. return IRQ_NONE;
  2362. }
  2363. restart_ih:
  2364. /* display interrupts */
  2365. evergreen_irq_ack(rdev);
  2366. rdev->ih.wptr = wptr;
  2367. while (rptr != wptr) {
  2368. /* wptr/rptr are in bytes! */
  2369. ring_index = rptr / 4;
  2370. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2371. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2372. switch (src_id) {
  2373. case 1: /* D1 vblank/vline */
  2374. switch (src_data) {
  2375. case 0: /* D1 vblank */
  2376. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2377. if (rdev->irq.crtc_vblank_int[0]) {
  2378. drm_handle_vblank(rdev->ddev, 0);
  2379. rdev->pm.vblank_sync = true;
  2380. wake_up(&rdev->irq.vblank_queue);
  2381. }
  2382. if (rdev->irq.pflip[0])
  2383. radeon_crtc_handle_flip(rdev, 0);
  2384. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2385. DRM_DEBUG("IH: D1 vblank\n");
  2386. }
  2387. break;
  2388. case 1: /* D1 vline */
  2389. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2390. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2391. DRM_DEBUG("IH: D1 vline\n");
  2392. }
  2393. break;
  2394. default:
  2395. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2396. break;
  2397. }
  2398. break;
  2399. case 2: /* D2 vblank/vline */
  2400. switch (src_data) {
  2401. case 0: /* D2 vblank */
  2402. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2403. if (rdev->irq.crtc_vblank_int[1]) {
  2404. drm_handle_vblank(rdev->ddev, 1);
  2405. rdev->pm.vblank_sync = true;
  2406. wake_up(&rdev->irq.vblank_queue);
  2407. }
  2408. if (rdev->irq.pflip[1])
  2409. radeon_crtc_handle_flip(rdev, 1);
  2410. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2411. DRM_DEBUG("IH: D2 vblank\n");
  2412. }
  2413. break;
  2414. case 1: /* D2 vline */
  2415. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2416. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2417. DRM_DEBUG("IH: D2 vline\n");
  2418. }
  2419. break;
  2420. default:
  2421. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2422. break;
  2423. }
  2424. break;
  2425. case 3: /* D3 vblank/vline */
  2426. switch (src_data) {
  2427. case 0: /* D3 vblank */
  2428. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2429. if (rdev->irq.crtc_vblank_int[2]) {
  2430. drm_handle_vblank(rdev->ddev, 2);
  2431. rdev->pm.vblank_sync = true;
  2432. wake_up(&rdev->irq.vblank_queue);
  2433. }
  2434. if (rdev->irq.pflip[2])
  2435. radeon_crtc_handle_flip(rdev, 2);
  2436. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2437. DRM_DEBUG("IH: D3 vblank\n");
  2438. }
  2439. break;
  2440. case 1: /* D3 vline */
  2441. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2442. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2443. DRM_DEBUG("IH: D3 vline\n");
  2444. }
  2445. break;
  2446. default:
  2447. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2448. break;
  2449. }
  2450. break;
  2451. case 4: /* D4 vblank/vline */
  2452. switch (src_data) {
  2453. case 0: /* D4 vblank */
  2454. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2455. if (rdev->irq.crtc_vblank_int[3]) {
  2456. drm_handle_vblank(rdev->ddev, 3);
  2457. rdev->pm.vblank_sync = true;
  2458. wake_up(&rdev->irq.vblank_queue);
  2459. }
  2460. if (rdev->irq.pflip[3])
  2461. radeon_crtc_handle_flip(rdev, 3);
  2462. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2463. DRM_DEBUG("IH: D4 vblank\n");
  2464. }
  2465. break;
  2466. case 1: /* D4 vline */
  2467. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2468. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2469. DRM_DEBUG("IH: D4 vline\n");
  2470. }
  2471. break;
  2472. default:
  2473. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2474. break;
  2475. }
  2476. break;
  2477. case 5: /* D5 vblank/vline */
  2478. switch (src_data) {
  2479. case 0: /* D5 vblank */
  2480. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2481. if (rdev->irq.crtc_vblank_int[4]) {
  2482. drm_handle_vblank(rdev->ddev, 4);
  2483. rdev->pm.vblank_sync = true;
  2484. wake_up(&rdev->irq.vblank_queue);
  2485. }
  2486. if (rdev->irq.pflip[4])
  2487. radeon_crtc_handle_flip(rdev, 4);
  2488. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2489. DRM_DEBUG("IH: D5 vblank\n");
  2490. }
  2491. break;
  2492. case 1: /* D5 vline */
  2493. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2494. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2495. DRM_DEBUG("IH: D5 vline\n");
  2496. }
  2497. break;
  2498. default:
  2499. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2500. break;
  2501. }
  2502. break;
  2503. case 6: /* D6 vblank/vline */
  2504. switch (src_data) {
  2505. case 0: /* D6 vblank */
  2506. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2507. if (rdev->irq.crtc_vblank_int[5]) {
  2508. drm_handle_vblank(rdev->ddev, 5);
  2509. rdev->pm.vblank_sync = true;
  2510. wake_up(&rdev->irq.vblank_queue);
  2511. }
  2512. if (rdev->irq.pflip[5])
  2513. radeon_crtc_handle_flip(rdev, 5);
  2514. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2515. DRM_DEBUG("IH: D6 vblank\n");
  2516. }
  2517. break;
  2518. case 1: /* D6 vline */
  2519. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2520. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2521. DRM_DEBUG("IH: D6 vline\n");
  2522. }
  2523. break;
  2524. default:
  2525. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2526. break;
  2527. }
  2528. break;
  2529. case 42: /* HPD hotplug */
  2530. switch (src_data) {
  2531. case 0:
  2532. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2533. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2534. queue_hotplug = true;
  2535. DRM_DEBUG("IH: HPD1\n");
  2536. }
  2537. break;
  2538. case 1:
  2539. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2540. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2541. queue_hotplug = true;
  2542. DRM_DEBUG("IH: HPD2\n");
  2543. }
  2544. break;
  2545. case 2:
  2546. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2547. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2548. queue_hotplug = true;
  2549. DRM_DEBUG("IH: HPD3\n");
  2550. }
  2551. break;
  2552. case 3:
  2553. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2554. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2555. queue_hotplug = true;
  2556. DRM_DEBUG("IH: HPD4\n");
  2557. }
  2558. break;
  2559. case 4:
  2560. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2561. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2562. queue_hotplug = true;
  2563. DRM_DEBUG("IH: HPD5\n");
  2564. }
  2565. break;
  2566. case 5:
  2567. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2568. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2569. queue_hotplug = true;
  2570. DRM_DEBUG("IH: HPD6\n");
  2571. }
  2572. break;
  2573. default:
  2574. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2575. break;
  2576. }
  2577. break;
  2578. case 176: /* CP_INT in ring buffer */
  2579. case 177: /* CP_INT in IB1 */
  2580. case 178: /* CP_INT in IB2 */
  2581. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2582. radeon_fence_process(rdev);
  2583. break;
  2584. case 181: /* CP EOP event */
  2585. DRM_DEBUG("IH: CP EOP\n");
  2586. radeon_fence_process(rdev);
  2587. break;
  2588. case 233: /* GUI IDLE */
  2589. DRM_DEBUG("IH: CP EOP\n");
  2590. rdev->pm.gui_idle = true;
  2591. wake_up(&rdev->irq.idle_queue);
  2592. break;
  2593. default:
  2594. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2595. break;
  2596. }
  2597. /* wptr/rptr are in bytes! */
  2598. rptr += 16;
  2599. rptr &= rdev->ih.ptr_mask;
  2600. }
  2601. /* make sure wptr hasn't changed while processing */
  2602. wptr = evergreen_get_ih_wptr(rdev);
  2603. if (wptr != rdev->ih.wptr)
  2604. goto restart_ih;
  2605. if (queue_hotplug)
  2606. schedule_work(&rdev->hotplug_work);
  2607. rdev->ih.rptr = rptr;
  2608. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2609. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2610. return IRQ_HANDLED;
  2611. }
  2612. static int evergreen_startup(struct radeon_device *rdev)
  2613. {
  2614. int r;
  2615. /* enable pcie gen2 link */
  2616. if (!ASIC_IS_DCE5(rdev))
  2617. evergreen_pcie_gen2_enable(rdev);
  2618. if (ASIC_IS_DCE5(rdev)) {
  2619. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2620. r = ni_init_microcode(rdev);
  2621. if (r) {
  2622. DRM_ERROR("Failed to load firmware!\n");
  2623. return r;
  2624. }
  2625. }
  2626. r = ni_mc_load_microcode(rdev);
  2627. if (r) {
  2628. DRM_ERROR("Failed to load MC firmware!\n");
  2629. return r;
  2630. }
  2631. } else {
  2632. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2633. r = r600_init_microcode(rdev);
  2634. if (r) {
  2635. DRM_ERROR("Failed to load firmware!\n");
  2636. return r;
  2637. }
  2638. }
  2639. }
  2640. evergreen_mc_program(rdev);
  2641. if (rdev->flags & RADEON_IS_AGP) {
  2642. evergreen_agp_enable(rdev);
  2643. } else {
  2644. r = evergreen_pcie_gart_enable(rdev);
  2645. if (r)
  2646. return r;
  2647. }
  2648. evergreen_gpu_init(rdev);
  2649. r = evergreen_blit_init(rdev);
  2650. if (r) {
  2651. evergreen_blit_fini(rdev);
  2652. rdev->asic->copy = NULL;
  2653. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2654. }
  2655. /* allocate wb buffer */
  2656. r = radeon_wb_init(rdev);
  2657. if (r)
  2658. return r;
  2659. /* Enable IRQ */
  2660. r = r600_irq_init(rdev);
  2661. if (r) {
  2662. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2663. radeon_irq_kms_fini(rdev);
  2664. return r;
  2665. }
  2666. evergreen_irq_set(rdev);
  2667. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2668. if (r)
  2669. return r;
  2670. r = evergreen_cp_load_microcode(rdev);
  2671. if (r)
  2672. return r;
  2673. r = evergreen_cp_resume(rdev);
  2674. if (r)
  2675. return r;
  2676. return 0;
  2677. }
  2678. int evergreen_resume(struct radeon_device *rdev)
  2679. {
  2680. int r;
  2681. /* reset the asic, the gfx blocks are often in a bad state
  2682. * after the driver is unloaded or after a resume
  2683. */
  2684. if (radeon_asic_reset(rdev))
  2685. dev_warn(rdev->dev, "GPU reset failed !\n");
  2686. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2687. * posting will perform necessary task to bring back GPU into good
  2688. * shape.
  2689. */
  2690. /* post card */
  2691. atom_asic_init(rdev->mode_info.atom_context);
  2692. r = evergreen_startup(rdev);
  2693. if (r) {
  2694. DRM_ERROR("evergreen startup failed on resume\n");
  2695. return r;
  2696. }
  2697. r = r600_ib_test(rdev);
  2698. if (r) {
  2699. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2700. return r;
  2701. }
  2702. return r;
  2703. }
  2704. int evergreen_suspend(struct radeon_device *rdev)
  2705. {
  2706. int r;
  2707. /* FIXME: we should wait for ring to be empty */
  2708. r700_cp_stop(rdev);
  2709. rdev->cp.ready = false;
  2710. evergreen_irq_suspend(rdev);
  2711. radeon_wb_disable(rdev);
  2712. evergreen_pcie_gart_disable(rdev);
  2713. /* unpin shaders bo */
  2714. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2715. if (likely(r == 0)) {
  2716. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2717. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2718. }
  2719. return 0;
  2720. }
  2721. int evergreen_copy_blit(struct radeon_device *rdev,
  2722. uint64_t src_offset, uint64_t dst_offset,
  2723. unsigned num_pages, struct radeon_fence *fence)
  2724. {
  2725. int r;
  2726. mutex_lock(&rdev->r600_blit.mutex);
  2727. rdev->r600_blit.vb_ib = NULL;
  2728. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2729. if (r) {
  2730. if (rdev->r600_blit.vb_ib)
  2731. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2732. mutex_unlock(&rdev->r600_blit.mutex);
  2733. return r;
  2734. }
  2735. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2736. evergreen_blit_done_copy(rdev, fence);
  2737. mutex_unlock(&rdev->r600_blit.mutex);
  2738. return 0;
  2739. }
  2740. /* Plan is to move initialization in that function and use
  2741. * helper function so that radeon_device_init pretty much
  2742. * do nothing more than calling asic specific function. This
  2743. * should also allow to remove a bunch of callback function
  2744. * like vram_info.
  2745. */
  2746. int evergreen_init(struct radeon_device *rdev)
  2747. {
  2748. int r;
  2749. /* This don't do much */
  2750. r = radeon_gem_init(rdev);
  2751. if (r)
  2752. return r;
  2753. /* Read BIOS */
  2754. if (!radeon_get_bios(rdev)) {
  2755. if (ASIC_IS_AVIVO(rdev))
  2756. return -EINVAL;
  2757. }
  2758. /* Must be an ATOMBIOS */
  2759. if (!rdev->is_atom_bios) {
  2760. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2761. return -EINVAL;
  2762. }
  2763. r = radeon_atombios_init(rdev);
  2764. if (r)
  2765. return r;
  2766. /* reset the asic, the gfx blocks are often in a bad state
  2767. * after the driver is unloaded or after a resume
  2768. */
  2769. if (radeon_asic_reset(rdev))
  2770. dev_warn(rdev->dev, "GPU reset failed !\n");
  2771. /* Post card if necessary */
  2772. if (!radeon_card_posted(rdev)) {
  2773. if (!rdev->bios) {
  2774. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2775. return -EINVAL;
  2776. }
  2777. DRM_INFO("GPU not posted. posting now...\n");
  2778. atom_asic_init(rdev->mode_info.atom_context);
  2779. }
  2780. /* Initialize scratch registers */
  2781. r600_scratch_init(rdev);
  2782. /* Initialize surface registers */
  2783. radeon_surface_init(rdev);
  2784. /* Initialize clocks */
  2785. radeon_get_clock_info(rdev->ddev);
  2786. /* Fence driver */
  2787. r = radeon_fence_driver_init(rdev);
  2788. if (r)
  2789. return r;
  2790. /* initialize AGP */
  2791. if (rdev->flags & RADEON_IS_AGP) {
  2792. r = radeon_agp_init(rdev);
  2793. if (r)
  2794. radeon_agp_disable(rdev);
  2795. }
  2796. /* initialize memory controller */
  2797. r = evergreen_mc_init(rdev);
  2798. if (r)
  2799. return r;
  2800. /* Memory manager */
  2801. r = radeon_bo_init(rdev);
  2802. if (r)
  2803. return r;
  2804. r = radeon_irq_kms_init(rdev);
  2805. if (r)
  2806. return r;
  2807. rdev->cp.ring_obj = NULL;
  2808. r600_ring_init(rdev, 1024 * 1024);
  2809. rdev->ih.ring_obj = NULL;
  2810. r600_ih_ring_init(rdev, 64 * 1024);
  2811. r = r600_pcie_gart_init(rdev);
  2812. if (r)
  2813. return r;
  2814. rdev->accel_working = true;
  2815. r = evergreen_startup(rdev);
  2816. if (r) {
  2817. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2818. r700_cp_fini(rdev);
  2819. r600_irq_fini(rdev);
  2820. radeon_wb_fini(rdev);
  2821. radeon_irq_kms_fini(rdev);
  2822. evergreen_pcie_gart_fini(rdev);
  2823. rdev->accel_working = false;
  2824. }
  2825. if (rdev->accel_working) {
  2826. r = radeon_ib_pool_init(rdev);
  2827. if (r) {
  2828. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2829. rdev->accel_working = false;
  2830. }
  2831. r = r600_ib_test(rdev);
  2832. if (r) {
  2833. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2834. rdev->accel_working = false;
  2835. }
  2836. }
  2837. return 0;
  2838. }
  2839. void evergreen_fini(struct radeon_device *rdev)
  2840. {
  2841. evergreen_blit_fini(rdev);
  2842. r700_cp_fini(rdev);
  2843. r600_irq_fini(rdev);
  2844. radeon_wb_fini(rdev);
  2845. radeon_irq_kms_fini(rdev);
  2846. evergreen_pcie_gart_fini(rdev);
  2847. radeon_gem_fini(rdev);
  2848. radeon_fence_driver_fini(rdev);
  2849. radeon_agp_fini(rdev);
  2850. radeon_bo_fini(rdev);
  2851. radeon_atombios_fini(rdev);
  2852. kfree(rdev->bios);
  2853. rdev->bios = NULL;
  2854. }
  2855. static void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  2856. {
  2857. u32 link_width_cntl, speed_cntl;
  2858. if (radeon_pcie_gen2 == 0)
  2859. return;
  2860. if (rdev->flags & RADEON_IS_IGP)
  2861. return;
  2862. if (!(rdev->flags & RADEON_IS_PCIE))
  2863. return;
  2864. /* x2 cards have a special sequence */
  2865. if (ASIC_IS_X2(rdev))
  2866. return;
  2867. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2868. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  2869. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2870. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2871. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2872. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2873. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2874. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  2875. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2876. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2877. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2878. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2879. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2880. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2881. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2882. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  2883. speed_cntl |= LC_GEN2_EN_STRAP;
  2884. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  2885. } else {
  2886. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  2887. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  2888. if (1)
  2889. link_width_cntl |= LC_UPCONFIGURE_DIS;
  2890. else
  2891. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  2892. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  2893. }
  2894. }