exynos_drm_fimd.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include "drmP.h"
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_win_data {
  51. unsigned int offset_x;
  52. unsigned int offset_y;
  53. unsigned int ovl_width;
  54. unsigned int ovl_height;
  55. unsigned int fb_width;
  56. unsigned int fb_height;
  57. unsigned int bpp;
  58. dma_addr_t dma_addr;
  59. void __iomem *vaddr;
  60. unsigned int buf_offsize;
  61. unsigned int line_size; /* bytes */
  62. bool enabled;
  63. };
  64. struct fimd_context {
  65. struct exynos_drm_subdrv subdrv;
  66. int irq;
  67. struct drm_crtc *crtc;
  68. struct clk *bus_clk;
  69. struct clk *lcd_clk;
  70. struct resource *regs_res;
  71. void __iomem *regs;
  72. struct fimd_win_data win_data[WINDOWS_NR];
  73. unsigned int clkdiv;
  74. unsigned int default_win;
  75. unsigned long irq_flags;
  76. u32 vidcon0;
  77. u32 vidcon1;
  78. bool suspended;
  79. struct mutex lock;
  80. struct fb_videomode *timing;
  81. };
  82. static bool fimd_display_is_connected(struct device *dev)
  83. {
  84. DRM_DEBUG_KMS("%s\n", __FILE__);
  85. /* TODO. */
  86. return true;
  87. }
  88. static void *fimd_get_timing(struct device *dev)
  89. {
  90. struct fimd_context *ctx = get_fimd_context(dev);
  91. DRM_DEBUG_KMS("%s\n", __FILE__);
  92. return ctx->timing;
  93. }
  94. static int fimd_check_timing(struct device *dev, void *timing)
  95. {
  96. DRM_DEBUG_KMS("%s\n", __FILE__);
  97. /* TODO. */
  98. return 0;
  99. }
  100. static int fimd_display_power_on(struct device *dev, int mode)
  101. {
  102. DRM_DEBUG_KMS("%s\n", __FILE__);
  103. /* TODO */
  104. return 0;
  105. }
  106. static struct exynos_drm_display_ops fimd_display_ops = {
  107. .type = EXYNOS_DISPLAY_TYPE_LCD,
  108. .is_connected = fimd_display_is_connected,
  109. .get_timing = fimd_get_timing,
  110. .check_timing = fimd_check_timing,
  111. .power_on = fimd_display_power_on,
  112. };
  113. static void fimd_dpms(struct device *subdrv_dev, int mode)
  114. {
  115. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  116. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  117. mutex_lock(&ctx->lock);
  118. switch (mode) {
  119. case DRM_MODE_DPMS_ON:
  120. /*
  121. * enable fimd hardware only if suspended status.
  122. *
  123. * P.S. fimd_dpms function would be called at booting time so
  124. * clk_enable could be called double time.
  125. */
  126. if (ctx->suspended)
  127. pm_runtime_get_sync(subdrv_dev);
  128. break;
  129. case DRM_MODE_DPMS_STANDBY:
  130. case DRM_MODE_DPMS_SUSPEND:
  131. case DRM_MODE_DPMS_OFF:
  132. if (!ctx->suspended)
  133. pm_runtime_put_sync(subdrv_dev);
  134. break;
  135. default:
  136. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  137. break;
  138. }
  139. mutex_unlock(&ctx->lock);
  140. }
  141. static void fimd_apply(struct device *subdrv_dev)
  142. {
  143. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  144. struct exynos_drm_manager *mgr = &ctx->subdrv.manager;
  145. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  146. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  147. struct fimd_win_data *win_data;
  148. int i;
  149. DRM_DEBUG_KMS("%s\n", __FILE__);
  150. for (i = 0; i < WINDOWS_NR; i++) {
  151. win_data = &ctx->win_data[i];
  152. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  153. ovl_ops->commit(subdrv_dev, i);
  154. }
  155. if (mgr_ops && mgr_ops->commit)
  156. mgr_ops->commit(subdrv_dev);
  157. }
  158. static void fimd_commit(struct device *dev)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(dev);
  161. struct fb_videomode *timing = ctx->timing;
  162. u32 val;
  163. if (ctx->suspended)
  164. return;
  165. DRM_DEBUG_KMS("%s\n", __FILE__);
  166. /* setup polarity values from machine code. */
  167. writel(ctx->vidcon1, ctx->regs + VIDCON1);
  168. /* setup vertical timing values. */
  169. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  170. VIDTCON0_VFPD(timing->lower_margin - 1) |
  171. VIDTCON0_VSPW(timing->vsync_len - 1);
  172. writel(val, ctx->regs + VIDTCON0);
  173. /* setup horizontal timing values. */
  174. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  175. VIDTCON1_HFPD(timing->right_margin - 1) |
  176. VIDTCON1_HSPW(timing->hsync_len - 1);
  177. writel(val, ctx->regs + VIDTCON1);
  178. /* setup horizontal and vertical display size. */
  179. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  180. VIDTCON2_HOZVAL(timing->xres - 1);
  181. writel(val, ctx->regs + VIDTCON2);
  182. /* setup clock source, clock divider, enable dma. */
  183. val = ctx->vidcon0;
  184. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  185. if (ctx->clkdiv > 1)
  186. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  187. else
  188. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  189. /*
  190. * fields of register with prefix '_F' would be updated
  191. * at vsync(same as dma start)
  192. */
  193. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  194. writel(val, ctx->regs + VIDCON0);
  195. }
  196. static int fimd_enable_vblank(struct device *dev)
  197. {
  198. struct fimd_context *ctx = get_fimd_context(dev);
  199. u32 val;
  200. DRM_DEBUG_KMS("%s\n", __FILE__);
  201. if (ctx->suspended)
  202. return -EPERM;
  203. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  204. val = readl(ctx->regs + VIDINTCON0);
  205. val |= VIDINTCON0_INT_ENABLE;
  206. val |= VIDINTCON0_INT_FRAME;
  207. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  208. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  209. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  210. val |= VIDINTCON0_FRAMESEL1_NONE;
  211. writel(val, ctx->regs + VIDINTCON0);
  212. }
  213. return 0;
  214. }
  215. static void fimd_disable_vblank(struct device *dev)
  216. {
  217. struct fimd_context *ctx = get_fimd_context(dev);
  218. u32 val;
  219. DRM_DEBUG_KMS("%s\n", __FILE__);
  220. if (ctx->suspended)
  221. return;
  222. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  223. val = readl(ctx->regs + VIDINTCON0);
  224. val &= ~VIDINTCON0_INT_FRAME;
  225. val &= ~VIDINTCON0_INT_ENABLE;
  226. writel(val, ctx->regs + VIDINTCON0);
  227. }
  228. }
  229. static struct exynos_drm_manager_ops fimd_manager_ops = {
  230. .dpms = fimd_dpms,
  231. .apply = fimd_apply,
  232. .commit = fimd_commit,
  233. .enable_vblank = fimd_enable_vblank,
  234. .disable_vblank = fimd_disable_vblank,
  235. };
  236. static void fimd_win_mode_set(struct device *dev,
  237. struct exynos_drm_overlay *overlay)
  238. {
  239. struct fimd_context *ctx = get_fimd_context(dev);
  240. struct fimd_win_data *win_data;
  241. int win;
  242. unsigned long offset;
  243. DRM_DEBUG_KMS("%s\n", __FILE__);
  244. if (!overlay) {
  245. dev_err(dev, "overlay is NULL\n");
  246. return;
  247. }
  248. win = overlay->zpos;
  249. if (win == DEFAULT_ZPOS)
  250. win = ctx->default_win;
  251. if (win < 0 || win > WINDOWS_NR)
  252. return;
  253. offset = overlay->fb_x * (overlay->bpp >> 3);
  254. offset += overlay->fb_y * overlay->pitch;
  255. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  256. win_data = &ctx->win_data[win];
  257. win_data->offset_x = overlay->crtc_x;
  258. win_data->offset_y = overlay->crtc_y;
  259. win_data->ovl_width = overlay->crtc_width;
  260. win_data->ovl_height = overlay->crtc_height;
  261. win_data->fb_width = overlay->fb_width;
  262. win_data->fb_height = overlay->fb_height;
  263. win_data->dma_addr = overlay->dma_addr[0] + offset;
  264. win_data->vaddr = overlay->vaddr[0] + offset;
  265. win_data->bpp = overlay->bpp;
  266. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  267. (overlay->bpp >> 3);
  268. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  269. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  270. win_data->offset_x, win_data->offset_y);
  271. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  272. win_data->ovl_width, win_data->ovl_height);
  273. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  274. (unsigned long)win_data->dma_addr,
  275. (unsigned long)win_data->vaddr);
  276. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  277. overlay->fb_width, overlay->crtc_width);
  278. }
  279. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  280. {
  281. struct fimd_context *ctx = get_fimd_context(dev);
  282. struct fimd_win_data *win_data = &ctx->win_data[win];
  283. unsigned long val;
  284. DRM_DEBUG_KMS("%s\n", __FILE__);
  285. val = WINCONx_ENWIN;
  286. switch (win_data->bpp) {
  287. case 1:
  288. val |= WINCON0_BPPMODE_1BPP;
  289. val |= WINCONx_BITSWP;
  290. val |= WINCONx_BURSTLEN_4WORD;
  291. break;
  292. case 2:
  293. val |= WINCON0_BPPMODE_2BPP;
  294. val |= WINCONx_BITSWP;
  295. val |= WINCONx_BURSTLEN_8WORD;
  296. break;
  297. case 4:
  298. val |= WINCON0_BPPMODE_4BPP;
  299. val |= WINCONx_BITSWP;
  300. val |= WINCONx_BURSTLEN_8WORD;
  301. break;
  302. case 8:
  303. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  304. val |= WINCONx_BURSTLEN_8WORD;
  305. val |= WINCONx_BYTSWP;
  306. break;
  307. case 16:
  308. val |= WINCON0_BPPMODE_16BPP_565;
  309. val |= WINCONx_HAWSWP;
  310. val |= WINCONx_BURSTLEN_16WORD;
  311. break;
  312. case 24:
  313. val |= WINCON0_BPPMODE_24BPP_888;
  314. val |= WINCONx_WSWP;
  315. val |= WINCONx_BURSTLEN_16WORD;
  316. break;
  317. case 32:
  318. val |= WINCON1_BPPMODE_28BPP_A4888
  319. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  320. val |= WINCONx_WSWP;
  321. val |= WINCONx_BURSTLEN_16WORD;
  322. break;
  323. default:
  324. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  325. val |= WINCON0_BPPMODE_24BPP_888;
  326. val |= WINCONx_WSWP;
  327. val |= WINCONx_BURSTLEN_16WORD;
  328. break;
  329. }
  330. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  331. writel(val, ctx->regs + WINCON(win));
  332. }
  333. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  334. {
  335. struct fimd_context *ctx = get_fimd_context(dev);
  336. unsigned int keycon0 = 0, keycon1 = 0;
  337. DRM_DEBUG_KMS("%s\n", __FILE__);
  338. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  339. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  340. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  341. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  342. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  343. }
  344. static void fimd_win_commit(struct device *dev, int zpos)
  345. {
  346. struct fimd_context *ctx = get_fimd_context(dev);
  347. struct fimd_win_data *win_data;
  348. int win = zpos;
  349. unsigned long val, alpha, size;
  350. DRM_DEBUG_KMS("%s\n", __FILE__);
  351. if (ctx->suspended)
  352. return;
  353. if (win == DEFAULT_ZPOS)
  354. win = ctx->default_win;
  355. if (win < 0 || win > WINDOWS_NR)
  356. return;
  357. win_data = &ctx->win_data[win];
  358. /*
  359. * SHADOWCON register is used for enabling timing.
  360. *
  361. * for example, once only width value of a register is set,
  362. * if the dma is started then fimd hardware could malfunction so
  363. * with protect window setting, the register fields with prefix '_F'
  364. * wouldn't be updated at vsync also but updated once unprotect window
  365. * is set.
  366. */
  367. /* protect windows */
  368. val = readl(ctx->regs + SHADOWCON);
  369. val |= SHADOWCON_WINx_PROTECT(win);
  370. writel(val, ctx->regs + SHADOWCON);
  371. /* buffer start address */
  372. val = (unsigned long)win_data->dma_addr;
  373. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  374. /* buffer end address */
  375. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  376. val = (unsigned long)(win_data->dma_addr + size);
  377. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  378. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  379. (unsigned long)win_data->dma_addr, val, size);
  380. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  381. win_data->ovl_width, win_data->ovl_height);
  382. /* buffer size */
  383. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  384. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  385. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  386. /* OSD position */
  387. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  388. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  389. writel(val, ctx->regs + VIDOSD_A(win));
  390. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  391. win_data->ovl_width - 1) |
  392. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  393. win_data->ovl_height - 1);
  394. writel(val, ctx->regs + VIDOSD_B(win));
  395. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  396. win_data->offset_x, win_data->offset_y,
  397. win_data->offset_x + win_data->ovl_width - 1,
  398. win_data->offset_y + win_data->ovl_height - 1);
  399. /* hardware window 0 doesn't support alpha channel. */
  400. if (win != 0) {
  401. /* OSD alpha */
  402. alpha = VIDISD14C_ALPHA1_R(0xf) |
  403. VIDISD14C_ALPHA1_G(0xf) |
  404. VIDISD14C_ALPHA1_B(0xf);
  405. writel(alpha, ctx->regs + VIDOSD_C(win));
  406. }
  407. /* OSD size */
  408. if (win != 3 && win != 4) {
  409. u32 offset = VIDOSD_D(win);
  410. if (win == 0)
  411. offset = VIDOSD_C_SIZE_W0;
  412. val = win_data->ovl_width * win_data->ovl_height;
  413. writel(val, ctx->regs + offset);
  414. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  415. }
  416. fimd_win_set_pixfmt(dev, win);
  417. /* hardware window 0 doesn't support color key. */
  418. if (win != 0)
  419. fimd_win_set_colkey(dev, win);
  420. /* wincon */
  421. val = readl(ctx->regs + WINCON(win));
  422. val |= WINCONx_ENWIN;
  423. writel(val, ctx->regs + WINCON(win));
  424. /* Enable DMA channel and unprotect windows */
  425. val = readl(ctx->regs + SHADOWCON);
  426. val |= SHADOWCON_CHx_ENABLE(win);
  427. val &= ~SHADOWCON_WINx_PROTECT(win);
  428. writel(val, ctx->regs + SHADOWCON);
  429. win_data->enabled = true;
  430. }
  431. static void fimd_win_disable(struct device *dev, int zpos)
  432. {
  433. struct fimd_context *ctx = get_fimd_context(dev);
  434. struct fimd_win_data *win_data;
  435. int win = zpos;
  436. u32 val;
  437. DRM_DEBUG_KMS("%s\n", __FILE__);
  438. if (win == DEFAULT_ZPOS)
  439. win = ctx->default_win;
  440. if (win < 0 || win > WINDOWS_NR)
  441. return;
  442. win_data = &ctx->win_data[win];
  443. /* protect windows */
  444. val = readl(ctx->regs + SHADOWCON);
  445. val |= SHADOWCON_WINx_PROTECT(win);
  446. writel(val, ctx->regs + SHADOWCON);
  447. /* wincon */
  448. val = readl(ctx->regs + WINCON(win));
  449. val &= ~WINCONx_ENWIN;
  450. writel(val, ctx->regs + WINCON(win));
  451. /* unprotect windows */
  452. val = readl(ctx->regs + SHADOWCON);
  453. val &= ~SHADOWCON_CHx_ENABLE(win);
  454. val &= ~SHADOWCON_WINx_PROTECT(win);
  455. writel(val, ctx->regs + SHADOWCON);
  456. win_data->enabled = false;
  457. }
  458. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  459. .mode_set = fimd_win_mode_set,
  460. .commit = fimd_win_commit,
  461. .disable = fimd_win_disable,
  462. };
  463. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  464. {
  465. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  466. struct drm_pending_vblank_event *e, *t;
  467. struct timeval now;
  468. unsigned long flags;
  469. bool is_checked = false;
  470. spin_lock_irqsave(&drm_dev->event_lock, flags);
  471. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  472. base.link) {
  473. /* if event's pipe isn't same as crtc then ignore it. */
  474. if (crtc != e->pipe)
  475. continue;
  476. is_checked = true;
  477. do_gettimeofday(&now);
  478. e->event.sequence = 0;
  479. e->event.tv_sec = now.tv_sec;
  480. e->event.tv_usec = now.tv_usec;
  481. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  482. wake_up_interruptible(&e->base.file_priv->event_wait);
  483. }
  484. if (is_checked) {
  485. /*
  486. * call drm_vblank_put only in case that drm_vblank_get was
  487. * called.
  488. */
  489. if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0)
  490. drm_vblank_put(drm_dev, crtc);
  491. /*
  492. * don't off vblank if vblank_disable_allowed is 1,
  493. * because vblank would be off by timer handler.
  494. */
  495. if (!drm_dev->vblank_disable_allowed)
  496. drm_vblank_off(drm_dev, crtc);
  497. }
  498. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  499. }
  500. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  501. {
  502. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  503. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  504. struct drm_device *drm_dev = subdrv->drm_dev;
  505. struct exynos_drm_manager *manager = &subdrv->manager;
  506. u32 val;
  507. val = readl(ctx->regs + VIDINTCON1);
  508. if (val & VIDINTCON1_INT_FRAME)
  509. /* VSYNC interrupt */
  510. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  511. /* check the crtc is detached already from encoder */
  512. if (manager->pipe < 0)
  513. goto out;
  514. drm_handle_vblank(drm_dev, manager->pipe);
  515. fimd_finish_pageflip(drm_dev, manager->pipe);
  516. out:
  517. return IRQ_HANDLED;
  518. }
  519. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  520. {
  521. DRM_DEBUG_KMS("%s\n", __FILE__);
  522. /*
  523. * enable drm irq mode.
  524. * - with irq_enabled = 1, we can use the vblank feature.
  525. *
  526. * P.S. note that we wouldn't use drm irq handler but
  527. * just specific driver own one instead because
  528. * drm framework supports only one irq handler.
  529. */
  530. drm_dev->irq_enabled = 1;
  531. /*
  532. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  533. * by drm timer once a current process gives up ownership of
  534. * vblank event.(after drm_vblank_put function is called)
  535. */
  536. drm_dev->vblank_disable_allowed = 1;
  537. return 0;
  538. }
  539. static void fimd_subdrv_remove(struct drm_device *drm_dev)
  540. {
  541. DRM_DEBUG_KMS("%s\n", __FILE__);
  542. /* TODO. */
  543. }
  544. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  545. struct fb_videomode *timing)
  546. {
  547. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  548. u32 retrace;
  549. u32 clkdiv;
  550. u32 best_framerate = 0;
  551. u32 framerate;
  552. DRM_DEBUG_KMS("%s\n", __FILE__);
  553. retrace = timing->left_margin + timing->hsync_len +
  554. timing->right_margin + timing->xres;
  555. retrace *= timing->upper_margin + timing->vsync_len +
  556. timing->lower_margin + timing->yres;
  557. /* default framerate is 60Hz */
  558. if (!timing->refresh)
  559. timing->refresh = 60;
  560. clk /= retrace;
  561. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  562. int tmp;
  563. /* get best framerate */
  564. framerate = clk / clkdiv;
  565. tmp = timing->refresh - framerate;
  566. if (tmp < 0) {
  567. best_framerate = framerate;
  568. continue;
  569. } else {
  570. if (!best_framerate)
  571. best_framerate = framerate;
  572. else if (tmp < (best_framerate - framerate))
  573. best_framerate = framerate;
  574. break;
  575. }
  576. }
  577. return clkdiv;
  578. }
  579. static void fimd_clear_win(struct fimd_context *ctx, int win)
  580. {
  581. u32 val;
  582. DRM_DEBUG_KMS("%s\n", __FILE__);
  583. writel(0, ctx->regs + WINCON(win));
  584. writel(0, ctx->regs + VIDOSD_A(win));
  585. writel(0, ctx->regs + VIDOSD_B(win));
  586. writel(0, ctx->regs + VIDOSD_C(win));
  587. if (win == 1 || win == 2)
  588. writel(0, ctx->regs + VIDOSD_D(win));
  589. val = readl(ctx->regs + SHADOWCON);
  590. val &= ~SHADOWCON_WINx_PROTECT(win);
  591. writel(val, ctx->regs + SHADOWCON);
  592. }
  593. static int fimd_power_on(struct fimd_context *ctx, bool enable)
  594. {
  595. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  596. struct device *dev = subdrv->manager.dev;
  597. DRM_DEBUG_KMS("%s\n", __FILE__);
  598. if (enable != false && enable != true)
  599. return -EINVAL;
  600. if (enable) {
  601. int ret;
  602. ret = clk_enable(ctx->bus_clk);
  603. if (ret < 0)
  604. return ret;
  605. ret = clk_enable(ctx->lcd_clk);
  606. if (ret < 0) {
  607. clk_disable(ctx->bus_clk);
  608. return ret;
  609. }
  610. ctx->suspended = false;
  611. /* if vblank was enabled status, enable it again. */
  612. if (test_and_clear_bit(0, &ctx->irq_flags))
  613. fimd_enable_vblank(dev);
  614. fimd_apply(dev);
  615. } else {
  616. clk_disable(ctx->lcd_clk);
  617. clk_disable(ctx->bus_clk);
  618. ctx->suspended = true;
  619. }
  620. return 0;
  621. }
  622. static int __devinit fimd_probe(struct platform_device *pdev)
  623. {
  624. struct device *dev = &pdev->dev;
  625. struct fimd_context *ctx;
  626. struct exynos_drm_subdrv *subdrv;
  627. struct exynos_drm_fimd_pdata *pdata;
  628. struct fb_videomode *timing;
  629. struct resource *res;
  630. int win;
  631. int ret = -EINVAL;
  632. DRM_DEBUG_KMS("%s\n", __FILE__);
  633. pdata = pdev->dev.platform_data;
  634. if (!pdata) {
  635. dev_err(dev, "no platform data specified\n");
  636. return -EINVAL;
  637. }
  638. timing = &pdata->timing;
  639. if (!timing) {
  640. dev_err(dev, "timing is null.\n");
  641. return -EINVAL;
  642. }
  643. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  644. if (!ctx)
  645. return -ENOMEM;
  646. ctx->bus_clk = clk_get(dev, "fimd");
  647. if (IS_ERR(ctx->bus_clk)) {
  648. dev_err(dev, "failed to get bus clock\n");
  649. ret = PTR_ERR(ctx->bus_clk);
  650. goto err_clk_get;
  651. }
  652. clk_enable(ctx->bus_clk);
  653. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  654. if (IS_ERR(ctx->lcd_clk)) {
  655. dev_err(dev, "failed to get lcd clock\n");
  656. ret = PTR_ERR(ctx->lcd_clk);
  657. goto err_bus_clk;
  658. }
  659. clk_enable(ctx->lcd_clk);
  660. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  661. if (!res) {
  662. dev_err(dev, "failed to find registers\n");
  663. ret = -ENOENT;
  664. goto err_clk;
  665. }
  666. ctx->regs_res = request_mem_region(res->start, resource_size(res),
  667. dev_name(dev));
  668. if (!ctx->regs_res) {
  669. dev_err(dev, "failed to claim register region\n");
  670. ret = -ENOENT;
  671. goto err_clk;
  672. }
  673. ctx->regs = ioremap(res->start, resource_size(res));
  674. if (!ctx->regs) {
  675. dev_err(dev, "failed to map registers\n");
  676. ret = -ENXIO;
  677. goto err_req_region_io;
  678. }
  679. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  680. if (!res) {
  681. dev_err(dev, "irq request failed.\n");
  682. goto err_req_region_irq;
  683. }
  684. ctx->irq = res->start;
  685. ret = request_irq(ctx->irq, fimd_irq_handler, 0, "drm_fimd", ctx);
  686. if (ret < 0) {
  687. dev_err(dev, "irq request failed.\n");
  688. goto err_req_irq;
  689. }
  690. ctx->clkdiv = fimd_calc_clkdiv(ctx, timing);
  691. ctx->vidcon0 = pdata->vidcon0;
  692. ctx->vidcon1 = pdata->vidcon1;
  693. ctx->default_win = pdata->default_win;
  694. ctx->timing = timing;
  695. timing->pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  696. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  697. timing->pixclock, ctx->clkdiv);
  698. subdrv = &ctx->subdrv;
  699. subdrv->probe = fimd_subdrv_probe;
  700. subdrv->remove = fimd_subdrv_remove;
  701. subdrv->manager.pipe = -1;
  702. subdrv->manager.ops = &fimd_manager_ops;
  703. subdrv->manager.overlay_ops = &fimd_overlay_ops;
  704. subdrv->manager.display_ops = &fimd_display_ops;
  705. subdrv->manager.dev = dev;
  706. mutex_init(&ctx->lock);
  707. platform_set_drvdata(pdev, ctx);
  708. pm_runtime_set_active(dev);
  709. pm_runtime_enable(dev);
  710. pm_runtime_get_sync(dev);
  711. for (win = 0; win < WINDOWS_NR; win++)
  712. fimd_clear_win(ctx, win);
  713. exynos_drm_subdrv_register(subdrv);
  714. return 0;
  715. err_req_irq:
  716. err_req_region_irq:
  717. iounmap(ctx->regs);
  718. err_req_region_io:
  719. release_resource(ctx->regs_res);
  720. kfree(ctx->regs_res);
  721. err_clk:
  722. clk_disable(ctx->lcd_clk);
  723. clk_put(ctx->lcd_clk);
  724. err_bus_clk:
  725. clk_disable(ctx->bus_clk);
  726. clk_put(ctx->bus_clk);
  727. err_clk_get:
  728. kfree(ctx);
  729. return ret;
  730. }
  731. static int __devexit fimd_remove(struct platform_device *pdev)
  732. {
  733. struct device *dev = &pdev->dev;
  734. struct fimd_context *ctx = platform_get_drvdata(pdev);
  735. DRM_DEBUG_KMS("%s\n", __FILE__);
  736. exynos_drm_subdrv_unregister(&ctx->subdrv);
  737. if (ctx->suspended)
  738. goto out;
  739. clk_disable(ctx->lcd_clk);
  740. clk_disable(ctx->bus_clk);
  741. pm_runtime_set_suspended(dev);
  742. pm_runtime_put_sync(dev);
  743. out:
  744. pm_runtime_disable(dev);
  745. clk_put(ctx->lcd_clk);
  746. clk_put(ctx->bus_clk);
  747. iounmap(ctx->regs);
  748. release_resource(ctx->regs_res);
  749. kfree(ctx->regs_res);
  750. free_irq(ctx->irq, ctx);
  751. kfree(ctx);
  752. return 0;
  753. }
  754. #ifdef CONFIG_PM_SLEEP
  755. static int fimd_suspend(struct device *dev)
  756. {
  757. struct fimd_context *ctx = get_fimd_context(dev);
  758. if (pm_runtime_suspended(dev))
  759. return 0;
  760. /*
  761. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  762. * called here, an error would be returned by that interface
  763. * because the usage_count of pm runtime is more than 1.
  764. */
  765. return fimd_power_on(ctx, false);
  766. }
  767. static int fimd_resume(struct device *dev)
  768. {
  769. struct fimd_context *ctx = get_fimd_context(dev);
  770. /*
  771. * if entered to sleep when lcd panel was on, the usage_count
  772. * of pm runtime would still be 1 so in this case, fimd driver
  773. * should be on directly not drawing on pm runtime interface.
  774. */
  775. if (!pm_runtime_suspended(dev))
  776. return fimd_power_on(ctx, true);
  777. return 0;
  778. }
  779. #endif
  780. #ifdef CONFIG_PM_RUNTIME
  781. static int fimd_runtime_suspend(struct device *dev)
  782. {
  783. struct fimd_context *ctx = get_fimd_context(dev);
  784. DRM_DEBUG_KMS("%s\n", __FILE__);
  785. return fimd_power_on(ctx, false);
  786. }
  787. static int fimd_runtime_resume(struct device *dev)
  788. {
  789. struct fimd_context *ctx = get_fimd_context(dev);
  790. DRM_DEBUG_KMS("%s\n", __FILE__);
  791. return fimd_power_on(ctx, true);
  792. }
  793. #endif
  794. static const struct dev_pm_ops fimd_pm_ops = {
  795. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  796. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  797. };
  798. static struct platform_driver fimd_driver = {
  799. .probe = fimd_probe,
  800. .remove = __devexit_p(fimd_remove),
  801. .driver = {
  802. .name = "exynos4-fb",
  803. .owner = THIS_MODULE,
  804. .pm = &fimd_pm_ops,
  805. },
  806. };
  807. static int __init fimd_init(void)
  808. {
  809. return platform_driver_register(&fimd_driver);
  810. }
  811. static void __exit fimd_exit(void)
  812. {
  813. platform_driver_unregister(&fimd_driver);
  814. }
  815. module_init(fimd_init);
  816. module_exit(fimd_exit);
  817. MODULE_AUTHOR("Joonyoung Shim <jy0922.shim@samsung.com>");
  818. MODULE_AUTHOR("Inki Dae <inki.dae@samsung.com>");
  819. MODULE_DESCRIPTION("Samsung DRM FIMD Driver");
  820. MODULE_LICENSE("GPL");