be_cmds.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0x0,
  50. /* The client does not have sufficient privileges to execute the command */
  51. MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
  52. /* A parameter in the command was invalid. */
  53. MCC_STATUS_INVALID_PARAMETER = 0x2,
  54. /* There are insufficient chip resources to execute the command */
  55. MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
  56. /* The command is completing because the queue was getting flushed */
  57. MCC_STATUS_QUEUE_FLUSHING = 0x4,
  58. /* The command is completing with a DMA error */
  59. MCC_STATUS_DMA_FAILED = 0x5,
  60. MCC_STATUS_NOT_SUPPORTED = 66
  61. };
  62. #define CQE_STATUS_COMPL_MASK 0xFFFF
  63. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  64. #define CQE_STATUS_EXTD_MASK 0xFFFF
  65. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  66. struct be_mcc_compl {
  67. u32 status; /* dword 0 */
  68. u32 tag0; /* dword 1 */
  69. u32 tag1; /* dword 2 */
  70. u32 flags; /* dword 3 */
  71. };
  72. /* When the async bit of mcc_compl is set, the last 4 bytes of
  73. * mcc_compl is interpreted as follows:
  74. */
  75. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  76. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  77. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  78. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  79. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  80. #define ASYNC_EVENT_CODE_GRP_5 0x5
  81. #define ASYNC_EVENT_QOS_SPEED 0x1
  82. #define ASYNC_EVENT_COS_PRIORITY 0x2
  83. #define ASYNC_EVENT_PVID_STATE 0x3
  84. struct be_async_event_trailer {
  85. u32 code;
  86. };
  87. enum {
  88. ASYNC_EVENT_LINK_DOWN = 0x0,
  89. ASYNC_EVENT_LINK_UP = 0x1
  90. };
  91. /* When the event code of an async trailer is link-state, the mcc_compl
  92. * must be interpreted as follows
  93. */
  94. struct be_async_event_link_state {
  95. u8 physical_port;
  96. u8 port_link_status;
  97. u8 port_duplex;
  98. u8 port_speed;
  99. u8 port_fault;
  100. u8 rsvd0[7];
  101. struct be_async_event_trailer trailer;
  102. } __packed;
  103. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  104. * the mcc_compl must be interpreted as follows
  105. */
  106. struct be_async_event_grp5_qos_link_speed {
  107. u8 physical_port;
  108. u8 rsvd[5];
  109. u16 qos_link_speed;
  110. u32 event_tag;
  111. struct be_async_event_trailer trailer;
  112. } __packed;
  113. /* When the event code of an async trailer is GRP5 and event type is
  114. * CoS-Priority, the mcc_compl must be interpreted as follows
  115. */
  116. struct be_async_event_grp5_cos_priority {
  117. u8 physical_port;
  118. u8 available_priority_bmap;
  119. u8 reco_default_priority;
  120. u8 valid;
  121. u8 rsvd0;
  122. u8 event_tag;
  123. struct be_async_event_trailer trailer;
  124. } __packed;
  125. /* When the event code of an async trailer is GRP5 and event type is
  126. * PVID state, the mcc_compl must be interpreted as follows
  127. */
  128. struct be_async_event_grp5_pvid_state {
  129. u8 enabled;
  130. u8 rsvd0;
  131. u16 tag;
  132. u32 event_tag;
  133. u32 rsvd1;
  134. struct be_async_event_trailer trailer;
  135. } __packed;
  136. struct be_mcc_mailbox {
  137. struct be_mcc_wrb wrb;
  138. struct be_mcc_compl compl;
  139. };
  140. #define CMD_SUBSYSTEM_COMMON 0x1
  141. #define CMD_SUBSYSTEM_ETH 0x3
  142. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  143. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  144. #define OPCODE_COMMON_NTWK_MAC_SET 2
  145. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  146. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  147. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  148. #define OPCODE_COMMON_READ_FLASHROM 6
  149. #define OPCODE_COMMON_WRITE_FLASHROM 7
  150. #define OPCODE_COMMON_CQ_CREATE 12
  151. #define OPCODE_COMMON_EQ_CREATE 13
  152. #define OPCODE_COMMON_MCC_CREATE 21
  153. #define OPCODE_COMMON_SET_QOS 28
  154. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  155. #define OPCODE_COMMON_SEEPROM_READ 30
  156. #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
  157. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  158. #define OPCODE_COMMON_GET_FW_VERSION 35
  159. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  160. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  161. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  162. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  163. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  164. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  165. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  166. #define OPCODE_COMMON_MCC_DESTROY 53
  167. #define OPCODE_COMMON_CQ_DESTROY 54
  168. #define OPCODE_COMMON_EQ_DESTROY 55
  169. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  170. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  171. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  172. #define OPCODE_COMMON_FUNCTION_RESET 61
  173. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  174. #define OPCODE_COMMON_GET_BEACON_STATE 70
  175. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  176. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  177. #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
  178. #define OPCODE_ETH_RSS_CONFIG 1
  179. #define OPCODE_ETH_ACPI_CONFIG 2
  180. #define OPCODE_ETH_PROMISCUOUS 3
  181. #define OPCODE_ETH_GET_STATISTICS 4
  182. #define OPCODE_ETH_TX_CREATE 7
  183. #define OPCODE_ETH_RX_CREATE 8
  184. #define OPCODE_ETH_TX_DESTROY 9
  185. #define OPCODE_ETH_RX_DESTROY 10
  186. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  187. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  188. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  189. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  190. struct be_cmd_req_hdr {
  191. u8 opcode; /* dword 0 */
  192. u8 subsystem; /* dword 0 */
  193. u8 port_number; /* dword 0 */
  194. u8 domain; /* dword 0 */
  195. u32 timeout; /* dword 1 */
  196. u32 request_length; /* dword 2 */
  197. u8 version; /* dword 3 */
  198. u8 rsvd[3]; /* dword 3 */
  199. };
  200. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  201. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  202. struct be_cmd_resp_hdr {
  203. u32 info; /* dword 0 */
  204. u32 status; /* dword 1 */
  205. u32 response_length; /* dword 2 */
  206. u32 actual_resp_len; /* dword 3 */
  207. };
  208. struct phys_addr {
  209. u32 lo;
  210. u32 hi;
  211. };
  212. /**************************
  213. * BE Command definitions *
  214. **************************/
  215. /* Pseudo amap definition in which each bit of the actual structure is defined
  216. * as a byte: used to calculate offset/shift/mask of each field */
  217. struct amap_eq_context {
  218. u8 cidx[13]; /* dword 0*/
  219. u8 rsvd0[3]; /* dword 0*/
  220. u8 epidx[13]; /* dword 0*/
  221. u8 valid; /* dword 0*/
  222. u8 rsvd1; /* dword 0*/
  223. u8 size; /* dword 0*/
  224. u8 pidx[13]; /* dword 1*/
  225. u8 rsvd2[3]; /* dword 1*/
  226. u8 pd[10]; /* dword 1*/
  227. u8 count[3]; /* dword 1*/
  228. u8 solevent; /* dword 1*/
  229. u8 stalled; /* dword 1*/
  230. u8 armed; /* dword 1*/
  231. u8 rsvd3[4]; /* dword 2*/
  232. u8 func[8]; /* dword 2*/
  233. u8 rsvd4; /* dword 2*/
  234. u8 delaymult[10]; /* dword 2*/
  235. u8 rsvd5[2]; /* dword 2*/
  236. u8 phase[2]; /* dword 2*/
  237. u8 nodelay; /* dword 2*/
  238. u8 rsvd6[4]; /* dword 2*/
  239. u8 rsvd7[32]; /* dword 3*/
  240. } __packed;
  241. struct be_cmd_req_eq_create {
  242. struct be_cmd_req_hdr hdr;
  243. u16 num_pages; /* sword */
  244. u16 rsvd0; /* sword */
  245. u8 context[sizeof(struct amap_eq_context) / 8];
  246. struct phys_addr pages[8];
  247. } __packed;
  248. struct be_cmd_resp_eq_create {
  249. struct be_cmd_resp_hdr resp_hdr;
  250. u16 eq_id; /* sword */
  251. u16 rsvd0; /* sword */
  252. } __packed;
  253. /******************** Mac query ***************************/
  254. enum {
  255. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  256. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  257. MAC_ADDRESS_TYPE_PD = 0x2,
  258. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  259. };
  260. struct mac_addr {
  261. u16 size_of_struct;
  262. u8 addr[ETH_ALEN];
  263. } __packed;
  264. struct be_cmd_req_mac_query {
  265. struct be_cmd_req_hdr hdr;
  266. u8 type;
  267. u8 permanent;
  268. u16 if_id;
  269. } __packed;
  270. struct be_cmd_resp_mac_query {
  271. struct be_cmd_resp_hdr hdr;
  272. struct mac_addr mac;
  273. };
  274. /******************** PMac Add ***************************/
  275. struct be_cmd_req_pmac_add {
  276. struct be_cmd_req_hdr hdr;
  277. u32 if_id;
  278. u8 mac_address[ETH_ALEN];
  279. u8 rsvd0[2];
  280. } __packed;
  281. struct be_cmd_resp_pmac_add {
  282. struct be_cmd_resp_hdr hdr;
  283. u32 pmac_id;
  284. };
  285. /******************** PMac Del ***************************/
  286. struct be_cmd_req_pmac_del {
  287. struct be_cmd_req_hdr hdr;
  288. u32 if_id;
  289. u32 pmac_id;
  290. };
  291. /******************** Create CQ ***************************/
  292. /* Pseudo amap definition in which each bit of the actual structure is defined
  293. * as a byte: used to calculate offset/shift/mask of each field */
  294. struct amap_cq_context_be {
  295. u8 cidx[11]; /* dword 0*/
  296. u8 rsvd0; /* dword 0*/
  297. u8 coalescwm[2]; /* dword 0*/
  298. u8 nodelay; /* dword 0*/
  299. u8 epidx[11]; /* dword 0*/
  300. u8 rsvd1; /* dword 0*/
  301. u8 count[2]; /* dword 0*/
  302. u8 valid; /* dword 0*/
  303. u8 solevent; /* dword 0*/
  304. u8 eventable; /* dword 0*/
  305. u8 pidx[11]; /* dword 1*/
  306. u8 rsvd2; /* dword 1*/
  307. u8 pd[10]; /* dword 1*/
  308. u8 eqid[8]; /* dword 1*/
  309. u8 stalled; /* dword 1*/
  310. u8 armed; /* dword 1*/
  311. u8 rsvd3[4]; /* dword 2*/
  312. u8 func[8]; /* dword 2*/
  313. u8 rsvd4[20]; /* dword 2*/
  314. u8 rsvd5[32]; /* dword 3*/
  315. } __packed;
  316. struct amap_cq_context_lancer {
  317. u8 rsvd0[12]; /* dword 0*/
  318. u8 coalescwm[2]; /* dword 0*/
  319. u8 nodelay; /* dword 0*/
  320. u8 rsvd1[12]; /* dword 0*/
  321. u8 count[2]; /* dword 0*/
  322. u8 valid; /* dword 0*/
  323. u8 rsvd2; /* dword 0*/
  324. u8 eventable; /* dword 0*/
  325. u8 eqid[16]; /* dword 1*/
  326. u8 rsvd3[15]; /* dword 1*/
  327. u8 armed; /* dword 1*/
  328. u8 rsvd4[32]; /* dword 2*/
  329. u8 rsvd5[32]; /* dword 3*/
  330. } __packed;
  331. struct be_cmd_req_cq_create {
  332. struct be_cmd_req_hdr hdr;
  333. u16 num_pages;
  334. u8 page_size;
  335. u8 rsvd0;
  336. u8 context[sizeof(struct amap_cq_context_be) / 8];
  337. struct phys_addr pages[8];
  338. } __packed;
  339. struct be_cmd_resp_cq_create {
  340. struct be_cmd_resp_hdr hdr;
  341. u16 cq_id;
  342. u16 rsvd0;
  343. } __packed;
  344. /******************** Create MCCQ ***************************/
  345. /* Pseudo amap definition in which each bit of the actual structure is defined
  346. * as a byte: used to calculate offset/shift/mask of each field */
  347. struct amap_mcc_context_be {
  348. u8 con_index[14];
  349. u8 rsvd0[2];
  350. u8 ring_size[4];
  351. u8 fetch_wrb;
  352. u8 fetch_r2t;
  353. u8 cq_id[10];
  354. u8 prod_index[14];
  355. u8 fid[8];
  356. u8 pdid[9];
  357. u8 valid;
  358. u8 rsvd1[32];
  359. u8 rsvd2[32];
  360. } __packed;
  361. struct amap_mcc_context_lancer {
  362. u8 async_cq_id[16];
  363. u8 ring_size[4];
  364. u8 rsvd0[12];
  365. u8 rsvd1[31];
  366. u8 valid;
  367. u8 async_cq_valid[1];
  368. u8 rsvd2[31];
  369. u8 rsvd3[32];
  370. } __packed;
  371. struct be_cmd_req_mcc_create {
  372. struct be_cmd_req_hdr hdr;
  373. u16 num_pages;
  374. u16 cq_id;
  375. u32 async_event_bitmap[1];
  376. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  377. struct phys_addr pages[8];
  378. } __packed;
  379. struct be_cmd_resp_mcc_create {
  380. struct be_cmd_resp_hdr hdr;
  381. u16 id;
  382. u16 rsvd0;
  383. } __packed;
  384. /******************** Create TxQ ***************************/
  385. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  386. #define BE_ULP1_NUM 1
  387. /* Pseudo amap definition in which each bit of the actual structure is defined
  388. * as a byte: used to calculate offset/shift/mask of each field */
  389. struct amap_tx_context {
  390. u8 if_id[16]; /* dword 0 */
  391. u8 tx_ring_size[4]; /* dword 0 */
  392. u8 rsvd1[26]; /* dword 0 */
  393. u8 pci_func_id[8]; /* dword 1 */
  394. u8 rsvd2[9]; /* dword 1 */
  395. u8 ctx_valid; /* dword 1 */
  396. u8 cq_id_send[16]; /* dword 2 */
  397. u8 rsvd3[16]; /* dword 2 */
  398. u8 rsvd4[32]; /* dword 3 */
  399. u8 rsvd5[32]; /* dword 4 */
  400. u8 rsvd6[32]; /* dword 5 */
  401. u8 rsvd7[32]; /* dword 6 */
  402. u8 rsvd8[32]; /* dword 7 */
  403. u8 rsvd9[32]; /* dword 8 */
  404. u8 rsvd10[32]; /* dword 9 */
  405. u8 rsvd11[32]; /* dword 10 */
  406. u8 rsvd12[32]; /* dword 11 */
  407. u8 rsvd13[32]; /* dword 12 */
  408. u8 rsvd14[32]; /* dword 13 */
  409. u8 rsvd15[32]; /* dword 14 */
  410. u8 rsvd16[32]; /* dword 15 */
  411. } __packed;
  412. struct be_cmd_req_eth_tx_create {
  413. struct be_cmd_req_hdr hdr;
  414. u8 num_pages;
  415. u8 ulp_num;
  416. u8 type;
  417. u8 bound_port;
  418. u8 context[sizeof(struct amap_tx_context) / 8];
  419. struct phys_addr pages[8];
  420. } __packed;
  421. struct be_cmd_resp_eth_tx_create {
  422. struct be_cmd_resp_hdr hdr;
  423. u16 cid;
  424. u16 rsvd0;
  425. } __packed;
  426. /******************** Create RxQ ***************************/
  427. struct be_cmd_req_eth_rx_create {
  428. struct be_cmd_req_hdr hdr;
  429. u16 cq_id;
  430. u8 frag_size;
  431. u8 num_pages;
  432. struct phys_addr pages[2];
  433. u32 interface_id;
  434. u16 max_frame_size;
  435. u16 rsvd0;
  436. u32 rss_queue;
  437. } __packed;
  438. struct be_cmd_resp_eth_rx_create {
  439. struct be_cmd_resp_hdr hdr;
  440. u16 id;
  441. u8 rss_id;
  442. u8 rsvd0;
  443. } __packed;
  444. /******************** Q Destroy ***************************/
  445. /* Type of Queue to be destroyed */
  446. enum {
  447. QTYPE_EQ = 1,
  448. QTYPE_CQ,
  449. QTYPE_TXQ,
  450. QTYPE_RXQ,
  451. QTYPE_MCCQ
  452. };
  453. struct be_cmd_req_q_destroy {
  454. struct be_cmd_req_hdr hdr;
  455. u16 id;
  456. u16 bypass_flush; /* valid only for rx q destroy */
  457. } __packed;
  458. /************ I/f Create (it's actually I/f Config Create)**********/
  459. /* Capability flags for the i/f */
  460. enum be_if_flags {
  461. BE_IF_FLAGS_RSS = 0x4,
  462. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  463. BE_IF_FLAGS_BROADCAST = 0x10,
  464. BE_IF_FLAGS_UNTAGGED = 0x20,
  465. BE_IF_FLAGS_ULP = 0x40,
  466. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  467. BE_IF_FLAGS_VLAN = 0x100,
  468. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  469. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  470. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
  471. BE_IF_FLAGS_MULTICAST = 0x1000
  472. };
  473. /* An RX interface is an object with one or more MAC addresses and
  474. * filtering capabilities. */
  475. struct be_cmd_req_if_create {
  476. struct be_cmd_req_hdr hdr;
  477. u32 version; /* ignore currently */
  478. u32 capability_flags;
  479. u32 enable_flags;
  480. u8 mac_addr[ETH_ALEN];
  481. u8 rsvd0;
  482. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  483. u32 vlan_tag; /* not used currently */
  484. } __packed;
  485. struct be_cmd_resp_if_create {
  486. struct be_cmd_resp_hdr hdr;
  487. u32 interface_id;
  488. u32 pmac_id;
  489. };
  490. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  491. struct be_cmd_req_if_destroy {
  492. struct be_cmd_req_hdr hdr;
  493. u32 interface_id;
  494. };
  495. /*************** HW Stats Get **********************************/
  496. struct be_port_rxf_stats {
  497. u32 rx_bytes_lsd; /* dword 0*/
  498. u32 rx_bytes_msd; /* dword 1*/
  499. u32 rx_total_frames; /* dword 2*/
  500. u32 rx_unicast_frames; /* dword 3*/
  501. u32 rx_multicast_frames; /* dword 4*/
  502. u32 rx_broadcast_frames; /* dword 5*/
  503. u32 rx_crc_errors; /* dword 6*/
  504. u32 rx_alignment_symbol_errors; /* dword 7*/
  505. u32 rx_pause_frames; /* dword 8*/
  506. u32 rx_control_frames; /* dword 9*/
  507. u32 rx_in_range_errors; /* dword 10*/
  508. u32 rx_out_range_errors; /* dword 11*/
  509. u32 rx_frame_too_long; /* dword 12*/
  510. u32 rx_address_match_errors; /* dword 13*/
  511. u32 rx_vlan_mismatch; /* dword 14*/
  512. u32 rx_dropped_too_small; /* dword 15*/
  513. u32 rx_dropped_too_short; /* dword 16*/
  514. u32 rx_dropped_header_too_small; /* dword 17*/
  515. u32 rx_dropped_tcp_length; /* dword 18*/
  516. u32 rx_dropped_runt; /* dword 19*/
  517. u32 rx_64_byte_packets; /* dword 20*/
  518. u32 rx_65_127_byte_packets; /* dword 21*/
  519. u32 rx_128_256_byte_packets; /* dword 22*/
  520. u32 rx_256_511_byte_packets; /* dword 23*/
  521. u32 rx_512_1023_byte_packets; /* dword 24*/
  522. u32 rx_1024_1518_byte_packets; /* dword 25*/
  523. u32 rx_1519_2047_byte_packets; /* dword 26*/
  524. u32 rx_2048_4095_byte_packets; /* dword 27*/
  525. u32 rx_4096_8191_byte_packets; /* dword 28*/
  526. u32 rx_8192_9216_byte_packets; /* dword 29*/
  527. u32 rx_ip_checksum_errs; /* dword 30*/
  528. u32 rx_tcp_checksum_errs; /* dword 31*/
  529. u32 rx_udp_checksum_errs; /* dword 32*/
  530. u32 rx_non_rss_packets; /* dword 33*/
  531. u32 rx_ipv4_packets; /* dword 34*/
  532. u32 rx_ipv6_packets; /* dword 35*/
  533. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  534. u32 rx_ipv4_bytes_msd; /* dword 37*/
  535. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  536. u32 rx_ipv6_bytes_msd; /* dword 39*/
  537. u32 rx_chute1_packets; /* dword 40*/
  538. u32 rx_chute2_packets; /* dword 41*/
  539. u32 rx_chute3_packets; /* dword 42*/
  540. u32 rx_management_packets; /* dword 43*/
  541. u32 rx_switched_unicast_packets; /* dword 44*/
  542. u32 rx_switched_multicast_packets; /* dword 45*/
  543. u32 rx_switched_broadcast_packets; /* dword 46*/
  544. u32 tx_bytes_lsd; /* dword 47*/
  545. u32 tx_bytes_msd; /* dword 48*/
  546. u32 tx_unicastframes; /* dword 49*/
  547. u32 tx_multicastframes; /* dword 50*/
  548. u32 tx_broadcastframes; /* dword 51*/
  549. u32 tx_pauseframes; /* dword 52*/
  550. u32 tx_controlframes; /* dword 53*/
  551. u32 tx_64_byte_packets; /* dword 54*/
  552. u32 tx_65_127_byte_packets; /* dword 55*/
  553. u32 tx_128_256_byte_packets; /* dword 56*/
  554. u32 tx_256_511_byte_packets; /* dword 57*/
  555. u32 tx_512_1023_byte_packets; /* dword 58*/
  556. u32 tx_1024_1518_byte_packets; /* dword 59*/
  557. u32 tx_1519_2047_byte_packets; /* dword 60*/
  558. u32 tx_2048_4095_byte_packets; /* dword 61*/
  559. u32 tx_4096_8191_byte_packets; /* dword 62*/
  560. u32 tx_8192_9216_byte_packets; /* dword 63*/
  561. u32 rx_fifo_overflow; /* dword 64*/
  562. u32 rx_input_fifo_overflow; /* dword 65*/
  563. };
  564. struct be_rxf_stats {
  565. struct be_port_rxf_stats port[2];
  566. u32 rx_drops_no_pbuf; /* dword 132*/
  567. u32 rx_drops_no_txpb; /* dword 133*/
  568. u32 rx_drops_no_erx_descr; /* dword 134*/
  569. u32 rx_drops_no_tpre_descr; /* dword 135*/
  570. u32 management_rx_port_packets; /* dword 136*/
  571. u32 management_rx_port_bytes; /* dword 137*/
  572. u32 management_rx_port_pause_frames; /* dword 138*/
  573. u32 management_rx_port_errors; /* dword 139*/
  574. u32 management_tx_port_packets; /* dword 140*/
  575. u32 management_tx_port_bytes; /* dword 141*/
  576. u32 management_tx_port_pause; /* dword 142*/
  577. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  578. u32 rx_drops_too_many_frags; /* dword 144*/
  579. u32 rx_drops_invalid_ring; /* dword 145*/
  580. u32 forwarded_packets; /* dword 146*/
  581. u32 rx_drops_mtu; /* dword 147*/
  582. u32 rsvd0[7];
  583. u32 port0_jabber_events;
  584. u32 port1_jabber_events;
  585. u32 rsvd1[6];
  586. };
  587. struct be_erx_stats {
  588. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  589. u32 debug_wdma_sent_hold; /* dword 44*/
  590. u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
  591. u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
  592. u32 debug_pmem_pbuf_dealloc; /* dword 47*/
  593. };
  594. struct be_pmem_stats {
  595. u32 eth_red_drops;
  596. u32 rsvd[4];
  597. };
  598. struct be_hw_stats {
  599. struct be_rxf_stats rxf;
  600. u32 rsvd[48];
  601. struct be_erx_stats erx;
  602. struct be_pmem_stats pmem;
  603. };
  604. struct be_cmd_req_get_stats {
  605. struct be_cmd_req_hdr hdr;
  606. u8 rsvd[sizeof(struct be_hw_stats)];
  607. };
  608. struct be_cmd_resp_get_stats {
  609. struct be_cmd_resp_hdr hdr;
  610. struct be_hw_stats hw_stats;
  611. };
  612. struct be_cmd_req_get_cntl_addnl_attribs {
  613. struct be_cmd_req_hdr hdr;
  614. u8 rsvd[8];
  615. };
  616. struct be_cmd_resp_get_cntl_addnl_attribs {
  617. struct be_cmd_resp_hdr hdr;
  618. u16 ipl_file_number;
  619. u8 ipl_file_version;
  620. u8 rsvd0;
  621. u8 on_die_temperature; /* in degrees centigrade*/
  622. u8 rsvd1[3];
  623. };
  624. struct be_cmd_req_vlan_config {
  625. struct be_cmd_req_hdr hdr;
  626. u8 interface_id;
  627. u8 promiscuous;
  628. u8 untagged;
  629. u8 num_vlan;
  630. u16 normal_vlan[64];
  631. } __packed;
  632. struct be_cmd_req_promiscuous_config {
  633. struct be_cmd_req_hdr hdr;
  634. u8 port0_promiscuous;
  635. u8 port1_promiscuous;
  636. u16 rsvd0;
  637. } __packed;
  638. /******************** Multicast MAC Config *******************/
  639. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  640. struct macaddr {
  641. u8 byte[ETH_ALEN];
  642. };
  643. struct be_cmd_req_mcast_mac_config {
  644. struct be_cmd_req_hdr hdr;
  645. u16 num_mac;
  646. u8 promiscuous;
  647. u8 interface_id;
  648. struct macaddr mac[BE_MAX_MC];
  649. } __packed;
  650. static inline struct be_hw_stats *
  651. hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
  652. {
  653. return &cmd->hw_stats;
  654. }
  655. /******************** Link Status Query *******************/
  656. struct be_cmd_req_link_status {
  657. struct be_cmd_req_hdr hdr;
  658. u32 rsvd;
  659. };
  660. enum {
  661. PHY_LINK_DUPLEX_NONE = 0x0,
  662. PHY_LINK_DUPLEX_HALF = 0x1,
  663. PHY_LINK_DUPLEX_FULL = 0x2
  664. };
  665. enum {
  666. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  667. PHY_LINK_SPEED_10MBPS = 0x1,
  668. PHY_LINK_SPEED_100MBPS = 0x2,
  669. PHY_LINK_SPEED_1GBPS = 0x3,
  670. PHY_LINK_SPEED_10GBPS = 0x4
  671. };
  672. struct be_cmd_resp_link_status {
  673. struct be_cmd_resp_hdr hdr;
  674. u8 physical_port;
  675. u8 mac_duplex;
  676. u8 mac_speed;
  677. u8 mac_fault;
  678. u8 mgmt_mac_duplex;
  679. u8 mgmt_mac_speed;
  680. u16 link_speed;
  681. u32 rsvd0;
  682. } __packed;
  683. /******************** Port Identification ***************************/
  684. /* Identifies the type of port attached to NIC */
  685. struct be_cmd_req_port_type {
  686. struct be_cmd_req_hdr hdr;
  687. u32 page_num;
  688. u32 port;
  689. };
  690. enum {
  691. TR_PAGE_A0 = 0xa0,
  692. TR_PAGE_A2 = 0xa2
  693. };
  694. struct be_cmd_resp_port_type {
  695. struct be_cmd_resp_hdr hdr;
  696. u32 page_num;
  697. u32 port;
  698. struct data {
  699. u8 identifier;
  700. u8 identifier_ext;
  701. u8 connector;
  702. u8 transceiver[8];
  703. u8 rsvd0[3];
  704. u8 length_km;
  705. u8 length_hm;
  706. u8 length_om1;
  707. u8 length_om2;
  708. u8 length_cu;
  709. u8 length_cu_m;
  710. u8 vendor_name[16];
  711. u8 rsvd;
  712. u8 vendor_oui[3];
  713. u8 vendor_pn[16];
  714. u8 vendor_rev[4];
  715. } data;
  716. };
  717. /******************** Get FW Version *******************/
  718. struct be_cmd_req_get_fw_version {
  719. struct be_cmd_req_hdr hdr;
  720. u8 rsvd0[FW_VER_LEN];
  721. u8 rsvd1[FW_VER_LEN];
  722. } __packed;
  723. struct be_cmd_resp_get_fw_version {
  724. struct be_cmd_resp_hdr hdr;
  725. u8 firmware_version_string[FW_VER_LEN];
  726. u8 fw_on_flash_version_string[FW_VER_LEN];
  727. } __packed;
  728. /******************** Set Flow Contrl *******************/
  729. struct be_cmd_req_set_flow_control {
  730. struct be_cmd_req_hdr hdr;
  731. u16 tx_flow_control;
  732. u16 rx_flow_control;
  733. } __packed;
  734. /******************** Get Flow Contrl *******************/
  735. struct be_cmd_req_get_flow_control {
  736. struct be_cmd_req_hdr hdr;
  737. u32 rsvd;
  738. };
  739. struct be_cmd_resp_get_flow_control {
  740. struct be_cmd_resp_hdr hdr;
  741. u16 tx_flow_control;
  742. u16 rx_flow_control;
  743. } __packed;
  744. /******************** Modify EQ Delay *******************/
  745. struct be_cmd_req_modify_eq_delay {
  746. struct be_cmd_req_hdr hdr;
  747. u32 num_eq;
  748. struct {
  749. u32 eq_id;
  750. u32 phase;
  751. u32 delay_multiplier;
  752. } delay[8];
  753. } __packed;
  754. struct be_cmd_resp_modify_eq_delay {
  755. struct be_cmd_resp_hdr hdr;
  756. u32 rsvd0;
  757. } __packed;
  758. /******************** Get FW Config *******************/
  759. #define BE_FUNCTION_CAPS_RSS 0x2
  760. struct be_cmd_req_query_fw_cfg {
  761. struct be_cmd_req_hdr hdr;
  762. u32 rsvd[31];
  763. };
  764. struct be_cmd_resp_query_fw_cfg {
  765. struct be_cmd_resp_hdr hdr;
  766. u32 be_config_number;
  767. u32 asic_revision;
  768. u32 phys_port;
  769. u32 function_mode;
  770. u32 rsvd[26];
  771. u32 function_caps;
  772. };
  773. /******************** RSS Config *******************/
  774. /* RSS types */
  775. #define RSS_ENABLE_NONE 0x0
  776. #define RSS_ENABLE_IPV4 0x1
  777. #define RSS_ENABLE_TCP_IPV4 0x2
  778. #define RSS_ENABLE_IPV6 0x4
  779. #define RSS_ENABLE_TCP_IPV6 0x8
  780. struct be_cmd_req_rss_config {
  781. struct be_cmd_req_hdr hdr;
  782. u32 if_id;
  783. u16 enable_rss;
  784. u16 cpu_table_size_log2;
  785. u32 hash[10];
  786. u8 cpu_table[128];
  787. u8 flush;
  788. u8 rsvd0[3];
  789. };
  790. /******************** Port Beacon ***************************/
  791. #define BEACON_STATE_ENABLED 0x1
  792. #define BEACON_STATE_DISABLED 0x0
  793. struct be_cmd_req_enable_disable_beacon {
  794. struct be_cmd_req_hdr hdr;
  795. u8 port_num;
  796. u8 beacon_state;
  797. u8 beacon_duration;
  798. u8 status_duration;
  799. } __packed;
  800. struct be_cmd_resp_enable_disable_beacon {
  801. struct be_cmd_resp_hdr resp_hdr;
  802. u32 rsvd0;
  803. } __packed;
  804. struct be_cmd_req_get_beacon_state {
  805. struct be_cmd_req_hdr hdr;
  806. u8 port_num;
  807. u8 rsvd0;
  808. u16 rsvd1;
  809. } __packed;
  810. struct be_cmd_resp_get_beacon_state {
  811. struct be_cmd_resp_hdr resp_hdr;
  812. u8 beacon_state;
  813. u8 rsvd0[3];
  814. } __packed;
  815. /****************** Firmware Flash ******************/
  816. struct flashrom_params {
  817. u32 op_code;
  818. u32 op_type;
  819. u32 data_buf_size;
  820. u32 offset;
  821. u8 data_buf[4];
  822. };
  823. struct be_cmd_write_flashrom {
  824. struct be_cmd_req_hdr hdr;
  825. struct flashrom_params params;
  826. };
  827. /************************ WOL *******************************/
  828. struct be_cmd_req_acpi_wol_magic_config{
  829. struct be_cmd_req_hdr hdr;
  830. u32 rsvd0[145];
  831. u8 magic_mac[6];
  832. u8 rsvd2[2];
  833. } __packed;
  834. /********************** LoopBack test *********************/
  835. struct be_cmd_req_loopback_test {
  836. struct be_cmd_req_hdr hdr;
  837. u32 loopback_type;
  838. u32 num_pkts;
  839. u64 pattern;
  840. u32 src_port;
  841. u32 dest_port;
  842. u32 pkt_size;
  843. };
  844. struct be_cmd_resp_loopback_test {
  845. struct be_cmd_resp_hdr resp_hdr;
  846. u32 status;
  847. u32 num_txfer;
  848. u32 num_rx;
  849. u32 miscomp_off;
  850. u32 ticks_compl;
  851. };
  852. struct be_cmd_req_set_lmode {
  853. struct be_cmd_req_hdr hdr;
  854. u8 src_port;
  855. u8 dest_port;
  856. u8 loopback_type;
  857. u8 loopback_state;
  858. };
  859. struct be_cmd_resp_set_lmode {
  860. struct be_cmd_resp_hdr resp_hdr;
  861. u8 rsvd0[4];
  862. };
  863. /********************** DDR DMA test *********************/
  864. struct be_cmd_req_ddrdma_test {
  865. struct be_cmd_req_hdr hdr;
  866. u64 pattern;
  867. u32 byte_count;
  868. u32 rsvd0;
  869. u8 snd_buff[4096];
  870. u8 rsvd1[4096];
  871. };
  872. struct be_cmd_resp_ddrdma_test {
  873. struct be_cmd_resp_hdr hdr;
  874. u64 pattern;
  875. u32 byte_cnt;
  876. u32 snd_err;
  877. u8 rsvd0[4096];
  878. u8 rcv_buff[4096];
  879. };
  880. /*********************** SEEPROM Read ***********************/
  881. #define BE_READ_SEEPROM_LEN 1024
  882. struct be_cmd_req_seeprom_read {
  883. struct be_cmd_req_hdr hdr;
  884. u8 rsvd0[BE_READ_SEEPROM_LEN];
  885. };
  886. struct be_cmd_resp_seeprom_read {
  887. struct be_cmd_req_hdr hdr;
  888. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  889. };
  890. enum {
  891. PHY_TYPE_CX4_10GB = 0,
  892. PHY_TYPE_XFP_10GB,
  893. PHY_TYPE_SFP_1GB,
  894. PHY_TYPE_SFP_PLUS_10GB,
  895. PHY_TYPE_KR_10GB,
  896. PHY_TYPE_KX4_10GB,
  897. PHY_TYPE_BASET_10GB,
  898. PHY_TYPE_BASET_1GB,
  899. PHY_TYPE_DISABLED = 255
  900. };
  901. struct be_cmd_req_get_phy_info {
  902. struct be_cmd_req_hdr hdr;
  903. u8 rsvd0[24];
  904. };
  905. struct be_cmd_resp_get_phy_info {
  906. struct be_cmd_req_hdr hdr;
  907. u16 phy_type;
  908. u16 interface_type;
  909. u32 misc_params;
  910. u32 future_use[4];
  911. };
  912. /*********************** Set QOS ***********************/
  913. #define BE_QOS_BITS_NIC 1
  914. struct be_cmd_req_set_qos {
  915. struct be_cmd_req_hdr hdr;
  916. u32 valid_bits;
  917. u32 max_bps_nic;
  918. u32 rsvd[7];
  919. };
  920. struct be_cmd_resp_set_qos {
  921. struct be_cmd_resp_hdr hdr;
  922. u32 rsvd;
  923. };
  924. /*********************** Controller Attributes ***********************/
  925. struct be_cmd_req_cntl_attribs {
  926. struct be_cmd_req_hdr hdr;
  927. };
  928. struct be_cmd_resp_cntl_attribs {
  929. struct be_cmd_resp_hdr hdr;
  930. struct mgmt_controller_attrib attribs;
  931. };
  932. extern int be_pci_fnum_get(struct be_adapter *adapter);
  933. extern int be_cmd_POST(struct be_adapter *adapter);
  934. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  935. u8 type, bool permanent, u32 if_handle);
  936. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  937. u32 if_id, u32 *pmac_id, u32 domain);
  938. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
  939. u32 pmac_id, u32 domain);
  940. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  941. u32 en_flags, u8 *mac, bool pmac_invalid,
  942. u32 *if_handle, u32 *pmac_id, u32 domain);
  943. extern int be_cmd_if_destroy(struct be_adapter *adapter, u32 if_handle,
  944. u32 domain);
  945. extern int be_cmd_eq_create(struct be_adapter *adapter,
  946. struct be_queue_info *eq, int eq_delay);
  947. extern int be_cmd_cq_create(struct be_adapter *adapter,
  948. struct be_queue_info *cq, struct be_queue_info *eq,
  949. bool sol_evts, bool no_delay,
  950. int num_cqe_dma_coalesce);
  951. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  952. struct be_queue_info *mccq,
  953. struct be_queue_info *cq);
  954. extern int be_cmd_txq_create(struct be_adapter *adapter,
  955. struct be_queue_info *txq,
  956. struct be_queue_info *cq);
  957. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  958. struct be_queue_info *rxq, u16 cq_id,
  959. u16 frag_size, u16 max_frame_size, u32 if_id,
  960. u32 rss, u8 *rss_id);
  961. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  962. int type);
  963. extern int be_cmd_link_status_query(struct be_adapter *adapter,
  964. bool *link_up, u8 *mac_speed, u16 *link_speed);
  965. extern int be_cmd_reset(struct be_adapter *adapter);
  966. extern int be_cmd_get_stats(struct be_adapter *adapter,
  967. struct be_dma_mem *nonemb_cmd);
  968. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver);
  969. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  970. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  971. u16 *vtag_array, u32 num, bool untagged,
  972. bool promiscuous);
  973. extern int be_cmd_promiscuous_config(struct be_adapter *adapter,
  974. u8 port_num, bool en);
  975. extern int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  976. struct net_device *netdev, struct be_dma_mem *mem);
  977. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  978. u32 tx_fc, u32 rx_fc);
  979. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  980. u32 *tx_fc, u32 *rx_fc);
  981. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  982. u32 *port_num, u32 *function_mode, u32 *function_caps);
  983. extern int be_cmd_reset_function(struct be_adapter *adapter);
  984. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  985. u16 table_size);
  986. extern int be_process_mcc(struct be_adapter *adapter, int *status);
  987. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  988. u8 port_num, u8 beacon, u8 status, u8 state);
  989. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  990. u8 port_num, u32 *state);
  991. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  992. struct be_dma_mem *cmd, u32 flash_oper,
  993. u32 flash_opcode, u32 buf_size);
  994. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  995. int offset);
  996. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  997. struct be_dma_mem *nonemb_cmd);
  998. extern int be_cmd_fw_init(struct be_adapter *adapter);
  999. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  1000. extern void be_async_mcc_enable(struct be_adapter *adapter);
  1001. extern void be_async_mcc_disable(struct be_adapter *adapter);
  1002. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1003. u32 loopback_type, u32 pkt_size,
  1004. u32 num_pkts, u64 pattern);
  1005. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1006. u32 byte_cnt, struct be_dma_mem *cmd);
  1007. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1008. struct be_dma_mem *nonemb_cmd);
  1009. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1010. u8 loopback_type, u8 enable);
  1011. extern int be_cmd_get_phy_info(struct be_adapter *adapter,
  1012. struct be_dma_mem *cmd);
  1013. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  1014. extern void be_detect_dump_ue(struct be_adapter *adapter);
  1015. extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
  1016. extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);